xref: /rk3399_rockchip-uboot/include/configs/cm_t335.h (revision c1b62ba9ca0e41fdd548cb3bb9af3b3f90d4a393)
154e7445dSIlya Ledvich /*
254e7445dSIlya Ledvich  * Config file for Compulab CM-T335 board
354e7445dSIlya Ledvich  *
454e7445dSIlya Ledvich  * Copyright (C) 2013, Compulab Ltd - http://compulab.co.il/
554e7445dSIlya Ledvich  *
654e7445dSIlya Ledvich  * Author: Ilya Ledvich <ilya@compulab.co.il>
754e7445dSIlya Ledvich  *
854e7445dSIlya Ledvich  * SPDX-License-Identifier:	GPL-2.0+
954e7445dSIlya Ledvich  */
1054e7445dSIlya Ledvich 
1154e7445dSIlya Ledvich #ifndef __CONFIG_CM_T335_H
1254e7445dSIlya Ledvich #define __CONFIG_CM_T335_H
1354e7445dSIlya Ledvich 
1454e7445dSIlya Ledvich #define CONFIG_CM_T335
1554e7445dSIlya Ledvich 
1654e7445dSIlya Ledvich #include <configs/ti_am335x_common.h>
1754e7445dSIlya Ledvich 
1854e7445dSIlya Ledvich #undef CONFIG_SPI
1954e7445dSIlya Ledvich #undef CONFIG_BOOTCOUNT_LIMIT
2054e7445dSIlya Ledvich #undef CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC
2154e7445dSIlya Ledvich 
2254e7445dSIlya Ledvich #undef CONFIG_MAX_RAM_BANK_SIZE
2354e7445dSIlya Ledvich #define CONFIG_MAX_RAM_BANK_SIZE	(512 << 20)	/* 512MB */
2454e7445dSIlya Ledvich 
2554e7445dSIlya Ledvich #define CONFIG_MACH_TYPE		MACH_TYPE_CM_T335
2654e7445dSIlya Ledvich 
2754e7445dSIlya Ledvich /* Clock Defines */
2854e7445dSIlya Ledvich #define V_OSCK				25000000  /* Clock output from T2 */
2954e7445dSIlya Ledvich #define V_SCLK				(V_OSCK)
3054e7445dSIlya Ledvich 
3154e7445dSIlya Ledvich #define CONFIG_ENV_SIZE			(16 << 10)	/* 16 KiB */
3254e7445dSIlya Ledvich 
3354e7445dSIlya Ledvich #ifndef CONFIG_SPL_BUILD
3454e7445dSIlya Ledvich #define MMCARGS \
3554e7445dSIlya Ledvich 	"mmcdev=0\0" \
3654e7445dSIlya Ledvich 	"mmcroot=/dev/mmcblk0p2 rw rootwait\0" \
3754e7445dSIlya Ledvich 	"mmcrootfstype=ext4\0" \
3854e7445dSIlya Ledvich 	"mmcargs=setenv bootargs console=${console} " \
3954e7445dSIlya Ledvich 		"root=${mmcroot} " \
4054e7445dSIlya Ledvich 		"rootfstype=${mmcrootfstype}\0" \
4154e7445dSIlya Ledvich 	"mmcboot=echo Booting from mmc ...; " \
4254e7445dSIlya Ledvich 		"run mmcargs; " \
4354e7445dSIlya Ledvich 		"bootm ${loadaddr}\0"
4454e7445dSIlya Ledvich 
4554e7445dSIlya Ledvich #define NANDARGS \
4654e7445dSIlya Ledvich 	"mtdids=" MTDIDS_DEFAULT "\0" \
4754e7445dSIlya Ledvich 	"mtdparts=" MTDPARTS_DEFAULT "\0" \
4854e7445dSIlya Ledvich 	"nandroot=ubi0:rootfs rw\0" \
4954e7445dSIlya Ledvich 	"nandrootfstype=ubifs\0" \
5054e7445dSIlya Ledvich 	"nandargs=setenv bootargs console=${console} " \
5154e7445dSIlya Ledvich 		"root=${nandroot} " \
5254e7445dSIlya Ledvich 		"rootfstype=${nandrootfstype} " \
5354e7445dSIlya Ledvich 		"ubi.mtd=${rootfs_name}\0" \
5454e7445dSIlya Ledvich 	"nandboot=echo Booting from nand ...; " \
5554e7445dSIlya Ledvich 		"run nandargs; " \
5654e7445dSIlya Ledvich 		"nboot ${loadaddr} nand0 900000; " \
5754e7445dSIlya Ledvich 		"bootm ${loadaddr}\0"
5854e7445dSIlya Ledvich 
5954e7445dSIlya Ledvich #define CONFIG_EXTRA_ENV_SETTINGS \
6054e7445dSIlya Ledvich 	"loadaddr=82000000\0" \
6154e7445dSIlya Ledvich 	"console=ttyO0,115200n8\0" \
6254e7445dSIlya Ledvich 	"rootfs_name=rootfs\0" \
6354e7445dSIlya Ledvich 	"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
6454e7445dSIlya Ledvich 	"bootscript=echo Running bootscript from mmc ...; " \
6554e7445dSIlya Ledvich 		"source ${loadaddr}\0" \
6654e7445dSIlya Ledvich 	"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
6754e7445dSIlya Ledvich 	MMCARGS \
6854e7445dSIlya Ledvich 	NANDARGS
6954e7445dSIlya Ledvich 
7054e7445dSIlya Ledvich #define CONFIG_BOOTCOMMAND \
7154e7445dSIlya Ledvich 	"mmc dev ${mmcdev}; if mmc rescan; then " \
7254e7445dSIlya Ledvich 		"if run loadbootscript; then " \
7354e7445dSIlya Ledvich 			"run bootscript; " \
7454e7445dSIlya Ledvich 		"else " \
7554e7445dSIlya Ledvich 			"if run loaduimage; then " \
7654e7445dSIlya Ledvich 				"run mmcboot; " \
7754e7445dSIlya Ledvich 			"else run nandboot; " \
7854e7445dSIlya Ledvich 			"fi; " \
7954e7445dSIlya Ledvich 		"fi; " \
8054e7445dSIlya Ledvich 	"else run nandboot; fi"
8154e7445dSIlya Ledvich #endif /* CONFIG_SPL_BUILD */
8254e7445dSIlya Ledvich 
8354e7445dSIlya Ledvich #define CONFIG_TIMESTAMP
8454e7445dSIlya Ledvich #define CONFIG_SYS_AUTOLOAD		"no"
8554e7445dSIlya Ledvich 
8654e7445dSIlya Ledvich /* Serial console configuration */
8754e7445dSIlya Ledvich #define CONFIG_CONS_INDEX		1
8854e7445dSIlya Ledvich #define CONFIG_SERIAL1			1	/* UART0 */
8954e7445dSIlya Ledvich 
9054e7445dSIlya Ledvich /* NS16550 Configuration */
9154e7445dSIlya Ledvich #define CONFIG_SYS_NS16550_COM1		0x44e09000	/* UART0 */
9254e7445dSIlya Ledvich #define CONFIG_SYS_NS16550_COM2		0x48022000	/* UART1 */
9354e7445dSIlya Ledvich 
9454e7445dSIlya Ledvich /* I2C Configuration */
9554e7445dSIlya Ledvich #define CONFIG_SYS_I2C_EEPROM_ADDR	0x50	/* Main EEPROM */
9654e7445dSIlya Ledvich #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
9752658fdaSNikita Kiryanov #define CONFIG_SYS_I2C_EEPROM_BUS	0
9854e7445dSIlya Ledvich 
9954e7445dSIlya Ledvich /* SPL */
10054e7445dSIlya Ledvich 
10154e7445dSIlya Ledvich /* Network. */
10254e7445dSIlya Ledvich #define CONFIG_PHY_ATHEROS
10354e7445dSIlya Ledvich 
10454e7445dSIlya Ledvich /* NAND support */
10554e7445dSIlya Ledvich #define CONFIG_SYS_NAND_5_ADDR_CYCLE
10654e7445dSIlya Ledvich #define CONFIG_SYS_NAND_PAGE_COUNT	(CONFIG_SYS_NAND_BLOCK_SIZE / \
10754e7445dSIlya Ledvich 					 CONFIG_SYS_NAND_PAGE_SIZE)
10854e7445dSIlya Ledvich #define CONFIG_SYS_NAND_PAGE_SIZE	2048
10954e7445dSIlya Ledvich #define CONFIG_SYS_NAND_OOBSIZE		64
11054e7445dSIlya Ledvich #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
11154e7445dSIlya Ledvich #define CONFIG_SYS_NAND_BAD_BLOCK_POS	NAND_LARGE_BADBLOCK_POS
11254e7445dSIlya Ledvich #define CONFIG_SYS_NAND_ECCPOS		{ 2, 3, 4, 5, 6, 7, 8, 9, \
11354e7445dSIlya Ledvich 					 10, 11, 12, 13, 14, 15, 16, 17, \
11454e7445dSIlya Ledvich 					 18, 19, 20, 21, 22, 23, 24, 25, \
11554e7445dSIlya Ledvich 					 26, 27, 28, 29, 30, 31, 32, 33, \
11654e7445dSIlya Ledvich 					 34, 35, 36, 37, 38, 39, 40, 41, \
11754e7445dSIlya Ledvich 					 42, 43, 44, 45, 46, 47, 48, 49, \
11854e7445dSIlya Ledvich 					 50, 51, 52, 53, 54, 55, 56, 57, }
11954e7445dSIlya Ledvich 
12054e7445dSIlya Ledvich #define CONFIG_SYS_NAND_ECCSIZE		512
12154e7445dSIlya Ledvich #define CONFIG_SYS_NAND_ECCBYTES	14
12254e7445dSIlya Ledvich 
12354e7445dSIlya Ledvich #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
12454e7445dSIlya Ledvich 
12554e7445dSIlya Ledvich #undef CONFIG_SYS_NAND_U_BOOT_OFFS
12654e7445dSIlya Ledvich #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x200000
12754e7445dSIlya Ledvich 
12854e7445dSIlya Ledvich #define MTDIDS_DEFAULT			"nand0=nand"
12954e7445dSIlya Ledvich #define MTDPARTS_DEFAULT		"mtdparts=nand:2m(spl)," \
13054e7445dSIlya Ledvich 					"1m(u-boot),1m(u-boot-env)," \
13154e7445dSIlya Ledvich 					"1m(dtb),4m(splash)," \
13254e7445dSIlya Ledvich 					"6m(kernel),-(rootfs)"
13354e7445dSIlya Ledvich #define CONFIG_ENV_OFFSET		0x300000 /* environment starts here */
13454e7445dSIlya Ledvich #define CONFIG_SYS_ENV_SECT_SIZE	(128 << 10)	/* 128 KiB */
13554e7445dSIlya Ledvich #define CONFIG_SYS_NAND_ONFI_DETECTION
136434f2cfcSpekon gupta #ifdef CONFIG_SPL_OS_BOOT
137434f2cfcSpekon gupta #define CONFIG_SYS_NAND_SPL_KERNEL_OFFS	0x500000
138434f2cfcSpekon gupta #endif
13954e7445dSIlya Ledvich 
14054e7445dSIlya Ledvich /* GPIO pin + bank to pin ID mapping */
14154e7445dSIlya Ledvich #define GPIO_PIN(_bank, _pin)		((_bank << 5) + _pin)
14254e7445dSIlya Ledvich 
143e8ac22beSIlya Ledvich /* Status LED */
144e8ac22beSIlya Ledvich /* Status LED polarity is inversed, so init it in the "off" state */
145e8ac22beSIlya Ledvich 
146*0e656b82SNikita Kiryanov /* EEPROM */
147*0e656b82SNikita Kiryanov #define CONFIG_ENV_EEPROM_IS_ON_I2C
148*0e656b82SNikita Kiryanov #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		1
149*0e656b82SNikita Kiryanov #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	4
150*0e656b82SNikita Kiryanov #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	5
151*0e656b82SNikita Kiryanov #define CONFIG_SYS_EEPROM_SIZE			256
152*0e656b82SNikita Kiryanov 
153ef62df80SIlya Ledvich #ifndef CONFIG_SPL_BUILD
154ef62df80SIlya Ledvich /*
155ef62df80SIlya Ledvich  * Enable PCA9555 at I2C0-0x26.
156ef62df80SIlya Ledvich  * First select the I2C0 bus with "i2c dev 0", then use "pca953x" command.
157ef62df80SIlya Ledvich  */
158ef62df80SIlya Ledvich #define CONFIG_PCA953X
159ef62df80SIlya Ledvich #define CONFIG_SYS_I2C_PCA953X_ADDR	0x26
160ef62df80SIlya Ledvich #define CONFIG_SYS_I2C_PCA953X_WIDTH	{ {0x26, 16} }
161ef62df80SIlya Ledvich #endif /* CONFIG_SPL_BUILD */
162ef62df80SIlya Ledvich 
16354e7445dSIlya Ledvich #endif	/* __CONFIG_CM_T335_H */
16454e7445dSIlya Ledvich 
165