1f7fa2f37SBo Shen /* 2f7fa2f37SBo Shen * Copyright (C) 2012 Atmel Corporation 3f7fa2f37SBo Shen * 4f7fa2f37SBo Shen * Configuation settings for the AT91SAM9X5EK board. 5f7fa2f37SBo Shen * 6f7fa2f37SBo Shen * See file CREDITS for list of people who contributed to this 7f7fa2f37SBo Shen * project. 8f7fa2f37SBo Shen * 9f7fa2f37SBo Shen * This program is free software; you can redistribute it and/or 10f7fa2f37SBo Shen * modify it under the terms of the GNU General Public License as 11f7fa2f37SBo Shen * published by the Free Software Foundation; either version 2 of 12f7fa2f37SBo Shen * the License, or (at your option) any later version. 13f7fa2f37SBo Shen * 14f7fa2f37SBo Shen * This program is distributed in the hope that it will be useful, 15f7fa2f37SBo Shen * but WITHOUT ANY WARRANTY; without even the implied warranty of 16f7fa2f37SBo Shen * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17f7fa2f37SBo Shen * GNU General Public License for more details. 18f7fa2f37SBo Shen * 19f7fa2f37SBo Shen * You should have received a copy of the GNU General Public License 20f7fa2f37SBo Shen * along with this program; if not, write to the Free Software 21f7fa2f37SBo Shen * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 22f7fa2f37SBo Shen * MA 02111-1307 USA 23f7fa2f37SBo Shen */ 24f7fa2f37SBo Shen 25f7fa2f37SBo Shen #ifndef __CONFIG_H__ 26f7fa2f37SBo Shen #define __CONFIG_H__ 27f7fa2f37SBo Shen 28f7fa2f37SBo Shen #include <asm/hardware.h> 29f7fa2f37SBo Shen 30f7fa2f37SBo Shen /* ARM asynchronous clock */ 31f7fa2f37SBo Shen #define CONFIG_SYS_AT91_SLOW_CLOCK 32768 32f7fa2f37SBo Shen #define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* 12 MHz crystal */ 33f7fa2f37SBo Shen #define CONFIG_SYS_HZ 1000 34f7fa2f37SBo Shen 35f7fa2f37SBo Shen #define CONFIG_AT91SAM9X5EK 36f7fa2f37SBo Shen #define CONFIG_AT91FAMILY 37f7fa2f37SBo Shen 38f7fa2f37SBo Shen #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 39f7fa2f37SBo Shen #define CONFIG_SETUP_MEMORY_TAGS 40f7fa2f37SBo Shen #define CONFIG_INITRD_TAG 41f7fa2f37SBo Shen #define CONFIG_SKIP_LOWLEVEL_INIT 42f7fa2f37SBo Shen #define CONFIG_BOARD_EARLY_INIT_F 43f7fa2f37SBo Shen #define CONFIG_DISPLAY_CPUINFO 44f7fa2f37SBo Shen 45*dc3e30baSBo Shen #define CONFIG_OF_LIBFDT 46*dc3e30baSBo Shen 47f7fa2f37SBo Shen /* general purpose I/O */ 48f7fa2f37SBo Shen #define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */ 49f7fa2f37SBo Shen #define CONFIG_AT91_GPIO 50f7fa2f37SBo Shen 51f7fa2f37SBo Shen /* serial console */ 52f7fa2f37SBo Shen #define CONFIG_ATMEL_USART 53f7fa2f37SBo Shen #define CONFIG_USART_BASE ATMEL_BASE_DBGU 54f7fa2f37SBo Shen #define CONFIG_USART_ID ATMEL_ID_SYS 55f7fa2f37SBo Shen 56f7fa2f37SBo Shen /* LCD */ 57f7fa2f37SBo Shen #define CONFIG_LCD 58f7fa2f37SBo Shen #define LCD_BPP LCD_COLOR16 59f7fa2f37SBo Shen #define LCD_OUTPUT_BPP 24 60f7fa2f37SBo Shen #define CONFIG_LCD_LOGO 61f7fa2f37SBo Shen #undef LCD_TEST_PATTERN 62f7fa2f37SBo Shen #define CONFIG_LCD_INFO 63f7fa2f37SBo Shen #define CONFIG_LCD_INFO_BELOW_LOGO 64f7fa2f37SBo Shen #define CONFIG_SYS_WHITE_ON_BLACK 65f7fa2f37SBo Shen #define CONFIG_ATMEL_HLCD 66f7fa2f37SBo Shen #define CONFIG_ATMEL_LCD_RGB565 67f7fa2f37SBo Shen #define CONFIG_SYS_CONSOLE_IS_IN_ENV 68f7fa2f37SBo Shen 69f7fa2f37SBo Shen #define CONFIG_BOOTDELAY 3 70f7fa2f37SBo Shen 71f7fa2f37SBo Shen /* 72f7fa2f37SBo Shen * BOOTP options 73f7fa2f37SBo Shen */ 74f7fa2f37SBo Shen #define CONFIG_BOOTP_BOOTFILESIZE 75f7fa2f37SBo Shen #define CONFIG_BOOTP_BOOTPATH 76f7fa2f37SBo Shen #define CONFIG_BOOTP_GATEWAY 77f7fa2f37SBo Shen #define CONFIG_BOOTP_HOSTNAME 78f7fa2f37SBo Shen 79f7fa2f37SBo Shen /* 80f7fa2f37SBo Shen * Command line configuration. 81f7fa2f37SBo Shen */ 82f7fa2f37SBo Shen #include <config_cmd_default.h> 83f7fa2f37SBo Shen #undef CONFIG_CMD_FPGA 84f7fa2f37SBo Shen #undef CONFIG_CMD_IMI 85f7fa2f37SBo Shen #undef CONFIG_CMD_IMLS 86f7fa2f37SBo Shen #undef CONFIG_CMD_LOADS 87f7fa2f37SBo Shen 88f7fa2f37SBo Shen #define CONFIG_CMD_PING 89f7fa2f37SBo Shen #define CONFIG_CMD_DHCP 90f7fa2f37SBo Shen #define CONFIG_CMD_NAND 911d7442e6SBo Shen #define CONFIG_CMD_SF 92f7fa2f37SBo Shen 93f7fa2f37SBo Shen /* SDRAM */ 94f7fa2f37SBo Shen #define CONFIG_NR_DRAM_BANKS 1 95f7fa2f37SBo Shen #define CONFIG_SYS_SDRAM_BASE 0x20000000 96f7fa2f37SBo Shen #define CONFIG_SYS_SDRAM_SIZE 0x08000000 /* 128 megs */ 97f7fa2f37SBo Shen 98f7fa2f37SBo Shen #define CONFIG_SYS_INIT_SP_ADDR \ 99f7fa2f37SBo Shen (CONFIG_SYS_SDRAM_BASE + 4 * 1024 - GENERATED_GBL_DATA_SIZE) 100f7fa2f37SBo Shen 101f7fa2f37SBo Shen /* DataFlash */ 1021d7442e6SBo Shen #ifdef CONFIG_CMD_SF 1031d7442e6SBo Shen #define CONFIG_ATMEL_SPI 104f7fa2f37SBo Shen #define CONFIG_SPI_FLASH 105f7fa2f37SBo Shen #define CONFIG_SPI_FLASH_ATMEL 1061d7442e6SBo Shen #define CONFIG_SF_DEFAULT_SPEED 30000000 107f7fa2f37SBo Shen #endif 108f7fa2f37SBo Shen 109f7fa2f37SBo Shen /* no NOR flash */ 110f7fa2f37SBo Shen #define CONFIG_SYS_NO_FLASH 111f7fa2f37SBo Shen 112f7fa2f37SBo Shen /* NAND flash */ 113f7fa2f37SBo Shen #ifdef CONFIG_CMD_NAND 114f7fa2f37SBo Shen #define CONFIG_NAND_ATMEL 115f7fa2f37SBo Shen #define CONFIG_SYS_MAX_NAND_DEVICE 1 116f7fa2f37SBo Shen #define CONFIG_SYS_NAND_BASE 0x40000000 117f7fa2f37SBo Shen #define CONFIG_SYS_NAND_DBW_8 1 118f7fa2f37SBo Shen /* our ALE is AD21 */ 119f7fa2f37SBo Shen #define CONFIG_SYS_NAND_MASK_ALE (1 << 21) 120f7fa2f37SBo Shen /* our CLE is AD22 */ 121f7fa2f37SBo Shen #define CONFIG_SYS_NAND_MASK_CLE (1 << 22) 122f7fa2f37SBo Shen #define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD4 123f7fa2f37SBo Shen #define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PD5 124f7fa2f37SBo Shen 125df95321cSWu, Josh /* PMECC & PMERRLOC */ 126df95321cSWu, Josh #define CONFIG_ATMEL_NAND_HWECC 1 127df95321cSWu, Josh #define CONFIG_ATMEL_NAND_HW_PMECC 1 128df95321cSWu, Josh #define CONFIG_PMECC_CAP 2 129df95321cSWu, Josh #define CONFIG_PMECC_SECTOR_SIZE 512 130df95321cSWu, Josh #define CONFIG_PMECC_INDEX_TABLE_OFFSET 0x8000 131df95321cSWu, Josh 132f7fa2f37SBo Shen #define CONFIG_MTD_DEVICE 133f7fa2f37SBo Shen #define CONFIG_CMD_MTDPARTS 134f7fa2f37SBo Shen #define CONFIG_MTD_PARTITIONS 135f7fa2f37SBo Shen #define CONFIG_RBTREE 136f7fa2f37SBo Shen #define CONFIG_LZO 137f7fa2f37SBo Shen #define CONFIG_CMD_UBI 138f7fa2f37SBo Shen #define CONFIG_CMD_UBIFS 139f7fa2f37SBo Shen #endif 140f7fa2f37SBo Shen 141f7fa2f37SBo Shen /* Ethernet */ 142f7fa2f37SBo Shen #define CONFIG_MACB 143f7fa2f37SBo Shen #define CONFIG_RMII 144f7fa2f37SBo Shen #define CONFIG_NET_RETRY_COUNT 20 145f7fa2f37SBo Shen #define CONFIG_MACB_SEARCH_PHY 146f7fa2f37SBo Shen 147f7fa2f37SBo Shen #define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */ 148f7fa2f37SBo Shen 149f7fa2f37SBo Shen #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE 150f7fa2f37SBo Shen #define CONFIG_SYS_MEMTEST_END 0x26e00000 151f7fa2f37SBo Shen 152f7fa2f37SBo Shen #ifdef CONFIG_SYS_USE_NANDFLASH 153f7fa2f37SBo Shen /* bootstrap + u-boot + env + linux in nandflash */ 154f7fa2f37SBo Shen #define CONFIG_ENV_IS_IN_NAND 155f7fa2f37SBo Shen #define CONFIG_ENV_OFFSET 0xc0000 156f7fa2f37SBo Shen #define CONFIG_ENV_OFFSET_REDUND 0x100000 157f7fa2f37SBo Shen #define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */ 158f7fa2f37SBo Shen #define CONFIG_BOOTCOMMAND "nand read " \ 159f7fa2f37SBo Shen "0x22000000 0x200000 0x300000; " \ 160f7fa2f37SBo Shen "bootm 0x22000000" 1611d7442e6SBo Shen #else 1621d7442e6SBo Shen #ifdef CONFIG_SYS_USE_SPIFLASH 1631d7442e6SBo Shen /* bootstrap + u-boot + env + linux in spi flash */ 1641d7442e6SBo Shen #define CONFIG_ENV_IS_IN_SPI_FLASH 1651d7442e6SBo Shen #define CONFIG_ENV_OFFSET 0x5000 1661d7442e6SBo Shen #define CONFIG_ENV_SIZE 0x3000 1671d7442e6SBo Shen #define CONFIG_ENV_SECT_SIZE 0x1000 1681d7442e6SBo Shen #define CONFIG_ENV_SPI_MAX_HZ 30000000 1691d7442e6SBo Shen #define CONFIG_BOOTCOMMAND "sf probe 0; " \ 1701d7442e6SBo Shen "sf read 0x22000000 0x100000 0x300000; " \ 1711d7442e6SBo Shen "bootm 0x22000000" 1721d7442e6SBo Shen #endif 173f7fa2f37SBo Shen #endif 174f7fa2f37SBo Shen 175f7fa2f37SBo Shen #define CONFIG_BOOTARGS "mem=128M console=ttyS0,115200 " \ 176f7fa2f37SBo Shen "mtdparts=atmel_nand:" \ 177f7fa2f37SBo Shen "8M(bootstrap/uboot/kernel)ro,-(rootfs) " \ 178f7fa2f37SBo Shen "root=/dev/mtdblock1 rw " \ 179f7fa2f37SBo Shen "rootfstype=ubifs ubi.mtd=1 root=ubi0:rootfs" 180f7fa2f37SBo Shen 181f7fa2f37SBo Shen #define CONFIG_BAUDRATE 115200 182f7fa2f37SBo Shen 183f7fa2f37SBo Shen #define CONFIG_SYS_PROMPT "U-Boot> " 184f7fa2f37SBo Shen #define CONFIG_SYS_CBSIZE 256 185f7fa2f37SBo Shen #define CONFIG_SYS_MAXARGS 16 186f7fa2f37SBo Shen #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) \ 187f7fa2f37SBo Shen + 16) 188f7fa2f37SBo Shen #define CONFIG_SYS_LONGHELP 189f7fa2f37SBo Shen #define CONFIG_CMDLINE_EDITING 190f7fa2f37SBo Shen #define CONFIG_AUTO_COMPLETE 191f7fa2f37SBo Shen #define CONFIG_SYS_HUSH_PARSER 192f7fa2f37SBo Shen 193f7fa2f37SBo Shen /* 194f7fa2f37SBo Shen * Size of malloc() pool 195f7fa2f37SBo Shen */ 196f7fa2f37SBo Shen #define CONFIG_SYS_MALLOC_LEN (512 * 1024 + 0x1000) 197f7fa2f37SBo Shen 198f7fa2f37SBo Shen #ifdef CONFIG_USE_IRQ 199f7fa2f37SBo Shen #error CONFIG_USE_IRQ not supported 200f7fa2f37SBo Shen #endif 201f7fa2f37SBo Shen 202f7fa2f37SBo Shen #endif 203