xref: /rk3399_rockchip-uboot/include/configs/at91sam9263ek.h (revision ea8fbba73184a40437bdeccd888cf448d5f1105e)
18e429b3eSStelian Pop /*
28e429b3eSStelian Pop  * (C) Copyright 2007-2008
38e429b3eSStelian Pop  * Stelian Pop <stelian.pop@leadtechdesign.com>
48e429b3eSStelian Pop  * Lead Tech Design <www.leadtechdesign.com>
58e429b3eSStelian Pop  *
68e429b3eSStelian Pop  * Configuation settings for the AT91SAM9263EK board.
78e429b3eSStelian Pop  *
88e429b3eSStelian Pop  * See file CREDITS for list of people who contributed to this
98e429b3eSStelian Pop  * project.
108e429b3eSStelian Pop  *
118e429b3eSStelian Pop  * This program is free software; you can redistribute it and/or
128e429b3eSStelian Pop  * modify it under the terms of the GNU General Public License as
138e429b3eSStelian Pop  * published by the Free Software Foundation; either version 2 of
148e429b3eSStelian Pop  * the License, or (at your option) any later version.
158e429b3eSStelian Pop  *
168e429b3eSStelian Pop  * This program is distributed in the hope that it will be useful,
178e429b3eSStelian Pop  * but WITHOUT ANY WARRANTY; without even the implied warranty of
188e429b3eSStelian Pop  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
198e429b3eSStelian Pop  * GNU General Public License for more details.
208e429b3eSStelian Pop  *
218e429b3eSStelian Pop  * You should have received a copy of the GNU General Public License
228e429b3eSStelian Pop  * along with this program; if not, write to the Free Software
238e429b3eSStelian Pop  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
248e429b3eSStelian Pop  * MA 02111-1307 USA
258e429b3eSStelian Pop  */
268e429b3eSStelian Pop 
278e429b3eSStelian Pop #ifndef __CONFIG_H
288e429b3eSStelian Pop #define __CONFIG_H
298e429b3eSStelian Pop 
30425de62dSJens Scharsig #define CONFIG_AT91_LEGACY
31425de62dSJens Scharsig 
328e429b3eSStelian Pop /* ARM asynchronous clock */
33ad229a44SStelian Pop #define AT91_MAIN_CLOCK		16367660	/* 16.367 MHz crystal */
346ebff365SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000
358e429b3eSStelian Pop 
368e429b3eSStelian Pop #define CONFIG_ARM926EJS	1	/* This is an ARM926EJS Core	*/
378e429b3eSStelian Pop #define CONFIG_AT91SAM9263	1	/* It's an Atmel AT91SAM9263 SoC*/
388e429b3eSStelian Pop #define CONFIG_AT91SAM9263EK	1	/* on an AT91SAM9263EK Board	*/
39dc39ae95SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ARCH_CPU_INIT
408e429b3eSStelian Pop #undef CONFIG_USE_IRQ			/* we don't need IRQ/FIQ stuff	*/
418e429b3eSStelian Pop 
428e429b3eSStelian Pop #define CONFIG_CMDLINE_TAG	1	/* enable passing of ATAGs	*/
438e429b3eSStelian Pop #define CONFIG_SETUP_MEMORY_TAGS 1
448e429b3eSStelian Pop #define CONFIG_INITRD_TAG	1
458e429b3eSStelian Pop 
461b3b7c64SJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_USE_BOOT_NORFLASH
478e429b3eSStelian Pop #define CONFIG_SKIP_LOWLEVEL_INIT
488e429b3eSStelian Pop #define CONFIG_SKIP_RELOCATE_UBOOT
491b3b7c64SJean-Christophe PLAGNIOL-VILLARD #endif
508e429b3eSStelian Pop 
518e429b3eSStelian Pop /*
528e429b3eSStelian Pop  * Hardware drivers
538e429b3eSStelian Pop  */
54*ea8fbba7SJens Scharsig #define CONFIG_AT91_GPIO	1
558e429b3eSStelian Pop #define CONFIG_ATMEL_USART	1
568e429b3eSStelian Pop #undef CONFIG_USART0
578e429b3eSStelian Pop #undef CONFIG_USART1
588e429b3eSStelian Pop #undef CONFIG_USART2
598e429b3eSStelian Pop #define CONFIG_USART3		1	/* USART 3 is DBGU */
608e429b3eSStelian Pop 
6156a2479cSStelian Pop /* LCD */
6256a2479cSStelian Pop #define CONFIG_LCD			1
6356a2479cSStelian Pop #define LCD_BPP				LCD_COLOR8
6456a2479cSStelian Pop #define CONFIG_LCD_LOGO			1
6556a2479cSStelian Pop #undef LCD_TEST_PATTERN
6656a2479cSStelian Pop #define CONFIG_LCD_INFO			1
6756a2479cSStelian Pop #define CONFIG_LCD_INFO_BELOW_LOGO	1
686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_WHITE_ON_BLACK		1
6956a2479cSStelian Pop #define CONFIG_ATMEL_LCD		1
7056a2479cSStelian Pop #define CONFIG_ATMEL_LCD_BGR555		1
716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CONSOLE_IS_IN_ENV		1
7256a2479cSStelian Pop 
73a484b00bSJean-Christophe PLAGNIOL-VILLARD /* LED */
74a484b00bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_AT91_LED
75a484b00bSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_RED_LED		AT91_PIN_PB7	/* this is the power led */
76a484b00bSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_GREEN_LED	AT91_PIN_PB8	/* this is the user1 led */
77a484b00bSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_YELLOW_LED	AT91_PIN_PC29	/* this is the user2 led */
78a484b00bSJean-Christophe PLAGNIOL-VILLARD 
798e429b3eSStelian Pop #define CONFIG_BOOTDELAY	3
808e429b3eSStelian Pop 
818e429b3eSStelian Pop /*
828e429b3eSStelian Pop  * BOOTP options
838e429b3eSStelian Pop  */
848e429b3eSStelian Pop #define CONFIG_BOOTP_BOOTFILESIZE	1
858e429b3eSStelian Pop #define CONFIG_BOOTP_BOOTPATH		1
868e429b3eSStelian Pop #define CONFIG_BOOTP_GATEWAY		1
878e429b3eSStelian Pop #define CONFIG_BOOTP_HOSTNAME		1
888e429b3eSStelian Pop 
898e429b3eSStelian Pop /*
908e429b3eSStelian Pop  * Command line configuration.
918e429b3eSStelian Pop  */
928e429b3eSStelian Pop #include <config_cmd_default.h>
938e429b3eSStelian Pop #undef CONFIG_CMD_BDI
948e429b3eSStelian Pop #undef CONFIG_CMD_FPGA
9574de7aefSWolfgang Denk #undef CONFIG_CMD_IMI
968e429b3eSStelian Pop #undef CONFIG_CMD_IMLS
9774de7aefSWolfgang Denk #undef CONFIG_CMD_LOADS
9874de7aefSWolfgang Denk #undef CONFIG_CMD_SOURCE
998e429b3eSStelian Pop 
1008e429b3eSStelian Pop #define CONFIG_CMD_PING		1
1018e429b3eSStelian Pop #define CONFIG_CMD_DHCP		1
1028e429b3eSStelian Pop #define CONFIG_CMD_NAND		1
1038e429b3eSStelian Pop #define CONFIG_CMD_USB		1
1048e429b3eSStelian Pop 
1058e429b3eSStelian Pop /* SDRAM */
1068e429b3eSStelian Pop #define CONFIG_NR_DRAM_BANKS		1
1078e429b3eSStelian Pop #define PHYS_SDRAM			0x20000000
1088e429b3eSStelian Pop #define PHYS_SDRAM_SIZE			0x04000000	/* 64 megs */
1098e429b3eSStelian Pop 
1108e429b3eSStelian Pop /* DataFlash */
1114758ebddSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ATMEL_DATAFLASH_SPI
1128e429b3eSStelian Pop #define CONFIG_HAS_DATAFLASH		1
1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPI_WRITE_TOUT		(5*CONFIG_SYS_HZ)
1146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_DATAFLASH_BANKS		1
1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0	0xC0000000	/* CS0 */
1168e429b3eSStelian Pop #define AT91_SPI_CLK			15000000
1178e429b3eSStelian Pop #define DATAFLASH_TCSS			(0x1a << 16)
1188e429b3eSStelian Pop #define DATAFLASH_TCHS			(0x1 << 24)
1198e429b3eSStelian Pop 
1208e429b3eSStelian Pop /* NOR flash, if populated */
1211b3b7c64SJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_USE_NORFLASH
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI			1
12300b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER			1
1248e429b3eSStelian Pop #define PHYS_FLASH_1				0x10000000
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE			PHYS_FLASH_1
1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT		256
1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS		1
1281b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1291b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_SEC	1:0-3
1301b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_FLASH_BASE
1311b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN	(256 << 10)
1321b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
1331b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + 0x007FE000)
1341b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND	(CONFIG_ENV_ADDR - CONFIG_ENV_SIZE)
1351b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1361b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* Address and size of Primary Environment Sector */
1371b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x2000
1381b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1391b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define xstr(s)   str(s)
1401b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define str(s)	#s
1411b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1421b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_EXTRA_ENV_SETTINGS	\
1431b3b7c64SJean-Christophe PLAGNIOL-VILLARD 	"monitor_base=" xstr(CONFIG_SYS_MONITOR_BASE) "\0" \
1441b3b7c64SJean-Christophe PLAGNIOL-VILLARD 	"update=" \
1451b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		"protect off ${monitor_base} +${filesize};" \
1461b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		"erase ${monitor_base} +${filesize};" \
1471b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		"cp.b ${load_addr} ${monitor_base} ${filesize};" \
1481b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		"protect on ${monitor_base} +${filesize}\0"
1491b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1501b3b7c64SJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SKIP_LOWLEVEL_INIT
1511b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define MASTER_PLL_MUL		171
1521b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define MASTER_PLL_DIV		14
1531b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1541b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* clocks */
1551b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MOR_VAL						\
1561b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		(AT91_PMC_MOSCEN |					\
1571b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 (255 << 8))		/* Main Oscillator Start-up Time */
1581b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PLLAR_VAL						\
1591b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		(AT91_PMC_PLLA_WR_ERRATA | /* Bit 29 must be 1 when prog */ \
1601b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_PMC_OUT |						\
1611b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_PMC_PLLCOUNT |	/* PLL Counter */		\
1621b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 (2 << 28) |		/* PLL Clock Frequency Range */	\
1631b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 ((MASTER_PLL_MUL - 1) << 16) | (MASTER_PLL_DIV))
1641b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1651b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* PCK/2 = MCK Master Clock from PLLA */
1661b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_MCKR1_VAL		\
1671b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		(AT91_PMC_CSS_SLOW |	\
1681b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_PMC_PRES_1 |	\
1691b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91SAM9_PMC_MDIV_2 |	\
1701b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_PMC_PDIV_1)
1711b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* PCK/2 = MCK Master Clock from PLLA */
1721b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_MCKR2_VAL		\
1731b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		(AT91_PMC_CSS_PLLA |	\
1741b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_PMC_PRES_1 |	\
1751b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91SAM9_PMC_MDIV_2 |	\
1761b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_PMC_PDIV_1)
1771b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1781b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* define PDC[31:16] as DATA[31:16] */
1791b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIOD_PDR_VAL1	0xFFFF0000
1801b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* no pull-up for D[31:16] */
1811b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIOD_PPUDR_VAL	0xFFFF0000
1821b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
1831b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MATRIX_EBI0CSA_VAL					\
1841b3b7c64SJean-Christophe PLAGNIOL-VILLARD 	(AT91_MATRIX_EBI0_DBPUC | AT91_MATRIX_EBI0_VDDIOMSEL_3_3V |	\
1851b3b7c64SJean-Christophe PLAGNIOL-VILLARD 	 AT91_MATRIX_EBI0_CS1A_SDRAMC)
1861b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1871b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* SDRAM */
1881b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* SDRAMC_MR Mode register */
1891b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL1		0
1901b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* SDRAMC_TR - Refresh Timer register */
1911b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_TR_VAL1		0x13C
1921b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* SDRAMC_CR - Configuration register*/
1931b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_CR_VAL							\
1941b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		(AT91_SDRAMC_NC_9 |						\
1951b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_SDRAMC_NR_13 |						\
1961b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_SDRAMC_NB_4 |						\
1971b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_SDRAMC_CAS_3 |						\
1981b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_SDRAMC_DBW_32 |						\
1991b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 (1 <<  8) |		/* Write Recovery Delay */		\
2001b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 (7 << 12) |		/* Row Cycle Delay */			\
2011b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 (2 << 16) |		/* Row Precharge Delay */		\
2021b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 (2 << 20) |		/* Row to Column Delay */		\
2031b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 (5 << 24) |		/* Active to Precharge Delay */		\
2041b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 (1 << 28))		/* Exit Self Refresh to Active Delay */
2051b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
2061b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* Memory Device Register -> SDRAM */
2071b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MDR_VAL		AT91_SDRAMC_MD_SDRAM
2081b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL2		AT91_SDRAMC_MODE_PRECHARGE
2091b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL1		0		/* SDRAM_BASE */
2101b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL3		AT91_SDRAMC_MODE_REFRESH
2111b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL2		0		/* SDRAM_BASE */
2121b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL3		0		/* SDRAM_BASE */
2131b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL4		0		/* SDRAM_BASE */
2141b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL5		0		/* SDRAM_BASE */
2151b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL6		0		/* SDRAM_BASE */
2161b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL7		0		/* SDRAM_BASE */
2171b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL8		0		/* SDRAM_BASE */
2181b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL9		0		/* SDRAM_BASE */
2191b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL4		AT91_SDRAMC_MODE_LMR
2201b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL10		0		/* SDRAM_BASE */
2211b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL5		AT91_SDRAMC_MODE_NORMAL
2221b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL11		0		/* SDRAM_BASE */
2231b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_TR_VAL2		1200		/* SDRAM_TR */
2241b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL12		0		/* SDRAM_BASE */
2251b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
2261b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
2271b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_SETUP0_VAL					\
2281b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		(AT91_SMC_NWESETUP_(10) | AT91_SMC_NCS_WRSETUP_(10) |	\
2291b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_SMC_NRDSETUP_(10) | AT91_SMC_NCS_RDSETUP_(10))
2301b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_PULSE0_VAL					\
2311b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		(AT91_SMC_NWEPULSE_(11) | AT91_SMC_NCS_WRPULSE_(11) |	\
2321b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_SMC_NRDPULSE_(11) | AT91_SMC_NCS_RDPULSE_(11))
2331b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_CYCLE0_VAL	\
2341b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		(AT91_SMC_NWECYCLE_(22) | AT91_SMC_NRDCYCLE_(22))
2351b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_MODE0_VAL				\
2361b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		(AT91_SMC_READMODE | AT91_SMC_WRITEMODE |	\
2371b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_SMC_DBW_16 |				\
2381b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_SMC_TDFMODE |				\
2391b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_SMC_TDF_(6))
2401b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
2411b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* user reset enable */
2421b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RSTC_RMR_VAL			\
2431b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		(AT91_RSTC_KEY |		\
2441b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		AT91_RSTC_PROCRST |		\
2451b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		AT91_RSTC_RSTTYP_WAKEUP |	\
2461b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		AT91_RSTC_RSTTYP_WATCHDOG)
2471b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
2481b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* Disable Watchdog */
2491b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_WDTC_WDMR_VAL				\
2501b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		(AT91_WDT_WDIDLEHLT | AT91_WDT_WDDBGHLT |	\
2511b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_WDT_WDV |					\
2521b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_WDT_WDDIS |				\
2531b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_WDT_WDD)
2541b3b7c64SJean-Christophe PLAGNIOL-VILLARD #endif
2551b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
2561b3b7c64SJean-Christophe PLAGNIOL-VILLARD #else
2571b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH			1
2588e429b3eSStelian Pop #endif
2598e429b3eSStelian Pop 
2608e429b3eSStelian Pop /* NAND flash */
26174c076d6SJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_CMD_NAND
26274c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_NAND_ATMEL
2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_NAND_DEVICE		1
2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_BASE			0x40000000
2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_DBW_8			1
26674c076d6SJean-Christophe PLAGNIOL-VILLARD /* our ALE is AD21 */
26774c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_MASK_ALE		(1 << 21)
26874c076d6SJean-Christophe PLAGNIOL-VILLARD /* our CLE is AD22 */
26974c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_MASK_CLE		(1 << 22)
27074c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_ENABLE_PIN		AT91_PIN_PD15
27174c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_READY_PIN		AT91_PIN_PA22
2722eb99ca8SWolfgang Denk 
27374c076d6SJean-Christophe PLAGNIOL-VILLARD #endif
2748e429b3eSStelian Pop 
2758e429b3eSStelian Pop /* Ethernet */
2768e429b3eSStelian Pop #define CONFIG_MACB			1
2778e429b3eSStelian Pop #define CONFIG_RMII			1
2788e429b3eSStelian Pop #define CONFIG_NET_MULTI		1
2798e429b3eSStelian Pop #define CONFIG_NET_RETRY_COUNT		20
2808e429b3eSStelian Pop #define CONFIG_RESET_PHY_R		1
2818e429b3eSStelian Pop 
2828e429b3eSStelian Pop /* USB */
2832b7178afSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_USB_ATMEL
2848e429b3eSStelian Pop #define CONFIG_USB_OHCI_NEW		1
2858e429b3eSStelian Pop #define CONFIG_DOS_PARTITION		1
2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_CPU_INIT		1
2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_REGS_BASE		0x00a00000	/* AT91SAM9263_UHP_BASE */
2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME		"at91sam9263"
2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	2
2908e429b3eSStelian Pop #define CONFIG_USB_STORAGE		1
2913e0cda07SStelian Pop #define CONFIG_CMD_FAT			1
2928e429b3eSStelian Pop 
2936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR			0x22000000	/* load address */
2948e429b3eSStelian Pop 
2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START		PHYS_SDRAM
2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END			0x23e00000
2978e429b3eSStelian Pop 
2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_USE_DATAFLASH
2998e429b3eSStelian Pop 
3008e429b3eSStelian Pop /* bootstrap + u-boot + env + linux in dataflash on CS0 */
301057c849cSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_DATAFLASH	1
3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
3030e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET		0x4200
3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		(CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
3050e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x4200
3068e429b3eSStelian Pop #define CONFIG_BOOTCOMMAND	"cp.b 0xC0042000 0x22000000 0x210000; bootm"
3078e429b3eSStelian Pop #define CONFIG_BOOTARGS		"console=ttyS0,115200 " \
3088e429b3eSStelian Pop 				"root=/dev/mtdblock0 " \
309918319c7SAlbin Tonnerre 				"mtdparts=atmel_nand:-(root) "\
3108e429b3eSStelian Pop 				"rw rootfstype=jffs2"
3118e429b3eSStelian Pop 
3121b3b7c64SJean-Christophe PLAGNIOL-VILLARD #elif CONFIG_SYS_USE_NANDFLASH
3138e429b3eSStelian Pop 
3148e429b3eSStelian Pop /* bootstrap + u-boot + env + linux in nandflash */
31551bfee19SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_NAND	1
3160e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET		0x60000
3170e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET_REDUND	0x80000
3180e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x20000		/* 1 sector = 128 kB */
3198e429b3eSStelian Pop #define CONFIG_BOOTCOMMAND	"nand read 0x22000000 0xA0000 0x200000; bootm"
3208e429b3eSStelian Pop #define CONFIG_BOOTARGS		"console=ttyS0,115200 " \
3218e429b3eSStelian Pop 				"root=/dev/mtdblock5 " \
322918319c7SAlbin Tonnerre 				"mtdparts=atmel_nand:128k(bootstrap)ro,256k(uboot)ro,128k(env1)ro,128k(env2)ro,2M(linux),-(root) " \
3238e429b3eSStelian Pop 				"rw rootfstype=jffs2"
3248e429b3eSStelian Pop 
3258e429b3eSStelian Pop #endif
3268e429b3eSStelian Pop 
3278e429b3eSStelian Pop #define CONFIG_BAUDRATE		115200
3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	{115200 , 19200, 38400, 57600, 9600 }
3298e429b3eSStelian Pop 
3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT		"U-Boot> "
3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE		256
3326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS		16
3336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
3346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		1
3358e429b3eSStelian Pop #define CONFIG_CMDLINE_EDITING	1
33603bab009SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_AUTO_COMPLETE
33703bab009SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
33803bab009SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
3398e429b3eSStelian Pop 
3408e429b3eSStelian Pop /*
3418e429b3eSStelian Pop  * Size of malloc() pool
3428e429b3eSStelian Pop  */
3436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	128	/* 128 bytes for initial data */
3458e429b3eSStelian Pop 
3468e429b3eSStelian Pop #define CONFIG_STACKSIZE	(32*1024)	/* regular stack */
3478e429b3eSStelian Pop 
3488e429b3eSStelian Pop #ifdef CONFIG_USE_IRQ
3498e429b3eSStelian Pop #error CONFIG_USE_IRQ not supported
3508e429b3eSStelian Pop #endif
3518e429b3eSStelian Pop 
3528e429b3eSStelian Pop #endif
353