xref: /rk3399_rockchip-uboot/include/configs/at91sam9263ek.h (revision dcd2f1a0d2875a1386535e2e0db9bfbd57a8fadb)
18e429b3eSStelian Pop /*
28e429b3eSStelian Pop  * (C) Copyright 2007-2008
3c9e798d3SStelian Pop  * Stelian Pop <stelian@popies.net>
48e429b3eSStelian Pop  * Lead Tech Design <www.leadtechdesign.com>
58e429b3eSStelian Pop  *
68e429b3eSStelian Pop  * Configuation settings for the AT91SAM9263EK board.
78e429b3eSStelian Pop  *
81a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
98e429b3eSStelian Pop  */
108e429b3eSStelian Pop 
118e429b3eSStelian Pop #ifndef __CONFIG_H
128e429b3eSStelian Pop #define __CONFIG_H
138e429b3eSStelian Pop 
14cd46b0f2SXu, Hong /*
15cd46b0f2SXu, Hong  * SoC must be defined first, before hardware.h is included.
16cd46b0f2SXu, Hong  * In this case SoC is defined in boards.cfg.
17cd46b0f2SXu, Hong  */
18cd46b0f2SXu, Hong #include <asm/hardware.h>
19cd46b0f2SXu, Hong 
205e7d0917Sesw@bus-elektronik.de #ifndef CONFIG_SYS_USE_BOOT_NORFLASH
21cd46b0f2SXu, Hong #define CONFIG_SYS_TEXT_BASE		0x21F00000
225e7d0917Sesw@bus-elektronik.de #else
235e7d0917Sesw@bus-elektronik.de #define CONFIG_SYS_TEXT_BASE		0x0000000
245e7d0917Sesw@bus-elektronik.de #endif
25cd46b0f2SXu, Hong 
268e429b3eSStelian Pop /* ARM asynchronous clock */
277c966a8bSAchim Ehrlich #define CONFIG_SYS_AT91_MAIN_CLOCK	16367660 /* 16.367 MHz crystal */
28cd46b0f2SXu, Hong #define CONFIG_SYS_AT91_SLOW_CLOCK	32768
296ebff365SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ			1000
308e429b3eSStelian Pop 
31cd46b0f2SXu, Hong #define CONFIG_AT91SAM9263EK	1	/* It's an AT91SAM9263EK Board */
32cd46b0f2SXu, Hong 
33dc39ae95SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ARCH_CPU_INIT
348e429b3eSStelian Pop 
358e429b3eSStelian Pop #define CONFIG_CMDLINE_TAG	1	/* enable passing of ATAGs	*/
368e429b3eSStelian Pop #define CONFIG_SETUP_MEMORY_TAGS 1
378e429b3eSStelian Pop #define CONFIG_INITRD_TAG	1
388e429b3eSStelian Pop 
391b3b7c64SJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_USE_BOOT_NORFLASH
408e429b3eSStelian Pop #define CONFIG_SKIP_LOWLEVEL_INIT
41cd46b0f2SXu, Hong #else
42cd46b0f2SXu, Hong #define CONFIG_SYS_USE_NORFLASH
431b3b7c64SJean-Christophe PLAGNIOL-VILLARD #endif
448e429b3eSStelian Pop 
45cd46b0f2SXu, Hong #define CONFIG_BOARD_EARLY_INIT_F
46cd46b0f2SXu, Hong 
47cd46b0f2SXu, Hong #define CONFIG_DISPLAY_CPUINFO
48cd46b0f2SXu, Hong 
49f9129fe3SNicolas Ferre #define CONFIG_CMD_BOOTZ
5036873e7dSNicolas Ferre #define CONFIG_OF_LIBFDT
5136873e7dSNicolas Ferre 
528e429b3eSStelian Pop /*
538e429b3eSStelian Pop  * Hardware drivers
548e429b3eSStelian Pop  */
55cd46b0f2SXu, Hong #define CONFIG_ATMEL_LEGACY
56ea8fbba7SJens Scharsig #define CONFIG_AT91_GPIO		1
57cd46b0f2SXu, Hong #define CONFIG_AT91_GPIO_PULLUP		1
58cd46b0f2SXu, Hong 
59cd46b0f2SXu, Hong /* serial console */
60cd46b0f2SXu, Hong #define CONFIG_ATMEL_USART
61cd46b0f2SXu, Hong #define CONFIG_USART_BASE		ATMEL_BASE_DBGU
62cd46b0f2SXu, Hong #define CONFIG_USART_ID			ATMEL_ID_SYS
63cd46b0f2SXu, Hong #define CONFIG_BAUDRATE			115200
648e429b3eSStelian Pop 
6556a2479cSStelian Pop /* LCD */
6656a2479cSStelian Pop #define CONFIG_LCD			1
6756a2479cSStelian Pop #define LCD_BPP				LCD_COLOR8
6856a2479cSStelian Pop #define CONFIG_LCD_LOGO			1
6956a2479cSStelian Pop #undef LCD_TEST_PATTERN
7056a2479cSStelian Pop #define CONFIG_LCD_INFO			1
7156a2479cSStelian Pop #define CONFIG_LCD_INFO_BELOW_LOGO	1
726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_WHITE_ON_BLACK	1
7356a2479cSStelian Pop #define CONFIG_ATMEL_LCD		1
7456a2479cSStelian Pop #define CONFIG_ATMEL_LCD_BGR555		1
756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CONSOLE_IS_IN_ENV	1
7656a2479cSStelian Pop 
77a484b00bSJean-Christophe PLAGNIOL-VILLARD /* LED */
78a484b00bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_AT91_LED
79cd46b0f2SXu, Hong #define	CONFIG_RED_LED		AT91_PIN_PB7	/* the power led */
80cd46b0f2SXu, Hong #define	CONFIG_GREEN_LED	AT91_PIN_PB8	/* the user1 led */
81cd46b0f2SXu, Hong #define	CONFIG_YELLOW_LED	AT91_PIN_PC29	/* the user2 led */
82a484b00bSJean-Christophe PLAGNIOL-VILLARD 
838e429b3eSStelian Pop #define CONFIG_BOOTDELAY	3
848e429b3eSStelian Pop 
858e429b3eSStelian Pop /*
868e429b3eSStelian Pop  * BOOTP options
878e429b3eSStelian Pop  */
888e429b3eSStelian Pop #define CONFIG_BOOTP_BOOTFILESIZE	1
898e429b3eSStelian Pop #define CONFIG_BOOTP_BOOTPATH		1
908e429b3eSStelian Pop #define CONFIG_BOOTP_GATEWAY		1
918e429b3eSStelian Pop #define CONFIG_BOOTP_HOSTNAME		1
928e429b3eSStelian Pop 
938e429b3eSStelian Pop /*
948e429b3eSStelian Pop  * Command line configuration.
958e429b3eSStelian Pop  */
968e429b3eSStelian Pop #include <config_cmd_default.h>
978e429b3eSStelian Pop #undef CONFIG_CMD_BDI
988e429b3eSStelian Pop #undef CONFIG_CMD_FPGA
9974de7aefSWolfgang Denk #undef CONFIG_CMD_IMI
1008e429b3eSStelian Pop #undef CONFIG_CMD_IMLS
10174de7aefSWolfgang Denk #undef CONFIG_CMD_LOADS
10274de7aefSWolfgang Denk #undef CONFIG_CMD_SOURCE
1038e429b3eSStelian Pop 
1048e429b3eSStelian Pop #define CONFIG_CMD_PING		1
1058e429b3eSStelian Pop #define CONFIG_CMD_DHCP		1
1068e429b3eSStelian Pop #define CONFIG_CMD_NAND		1
1078e429b3eSStelian Pop #define CONFIG_CMD_USB		1
1088e429b3eSStelian Pop 
1098e429b3eSStelian Pop /* SDRAM */
1108e429b3eSStelian Pop #define CONFIG_NR_DRAM_BANKS		1
111cd46b0f2SXu, Hong #define CONFIG_SYS_SDRAM_BASE		ATMEL_BASE_CS1
112cd46b0f2SXu, Hong #define CONFIG_SYS_SDRAM_SIZE		0x04000000
113cd46b0f2SXu, Hong 
114cd46b0f2SXu, Hong #define CONFIG_SYS_INIT_SP_ADDR \
115cd46b0f2SXu, Hong 	(ATMEL_BASE_SRAM1 + 0x1000 - GENERATED_GBL_DATA_SIZE)
1168e429b3eSStelian Pop 
1178e429b3eSStelian Pop /* DataFlash */
1184758ebddSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ATMEL_DATAFLASH_SPI
1198e429b3eSStelian Pop #define CONFIG_HAS_DATAFLASH		1
1206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPI_WRITE_TOUT		(5*CONFIG_SYS_HZ)
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_DATAFLASH_BANKS		1
1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0	0xC0000000	/* CS0 */
1238e429b3eSStelian Pop #define AT91_SPI_CLK			15000000
1248e429b3eSStelian Pop #define DATAFLASH_TCSS			(0x1a << 16)
1258e429b3eSStelian Pop #define DATAFLASH_TCHS			(0x1 << 24)
1268e429b3eSStelian Pop 
1278e429b3eSStelian Pop /* NOR flash, if populated */
1281b3b7c64SJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_USE_NORFLASH
1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI			1
13000b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER			1
1318e429b3eSStelian Pop #define PHYS_FLASH_1				0x10000000
1326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE			PHYS_FLASH_1
1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT		256
1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS		1
1351b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1361b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_SEC	1:0-3
1371b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_FLASH_BASE
1381b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN	(256 << 10)
1391b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
1405e7d0917Sesw@bus-elektronik.de #define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + 0x007E0000)
1411b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND	(CONFIG_ENV_ADDR - CONFIG_ENV_SIZE)
1421b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1431b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* Address and size of Primary Environment Sector */
1445e7d0917Sesw@bus-elektronik.de #define CONFIG_ENV_SIZE		0x10000
1451b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1461b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_EXTRA_ENV_SETTINGS	\
14793ea89f0SMarek Vasut 	"monitor_base=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \
1481b3b7c64SJean-Christophe PLAGNIOL-VILLARD 	"update=" \
1491b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		"protect off ${monitor_base} +${filesize};" \
1501b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		"erase ${monitor_base} +${filesize};" \
15188461f16SAndreas Bießmann 		"cp.b ${fileaddr} ${monitor_base} ${filesize};" \
1521b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		"protect on ${monitor_base} +${filesize}\0"
1531b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1541b3b7c64SJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SKIP_LOWLEVEL_INIT
1551b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define MASTER_PLL_MUL		171
1561b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define MASTER_PLL_DIV		14
1571b34f00cSJens Scharsig #define MASTER_PLL_OUT		3
1581b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1591b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* clocks */
1601b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MOR_VAL						\
1611b34f00cSJens Scharsig 		(AT91_PMC_MOR_MOSCEN | AT91_PMC_MOR_OSCOUNT(255))
1621b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PLLAR_VAL					\
1631b34f00cSJens Scharsig 	(AT91_PMC_PLLAR_29 |					\
1641b34f00cSJens Scharsig 	AT91_PMC_PLLXR_OUT(MASTER_PLL_OUT) |			\
1651b34f00cSJens Scharsig 	AT91_PMC_PLLXR_PLLCOUNT(63) |				\
1661b34f00cSJens Scharsig 	AT91_PMC_PLLXR_MUL(MASTER_PLL_MUL - 1) | 		\
1671b34f00cSJens Scharsig 	AT91_PMC_PLLXR_DIV(MASTER_PLL_DIV))
1681b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1691b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* PCK/2 = MCK Master Clock from PLLA */
1701b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_MCKR1_VAL		\
1711b34f00cSJens Scharsig 	(AT91_PMC_MCKR_CSS_SLOW | AT91_PMC_MCKR_PRES_1 |	\
1721b34f00cSJens Scharsig 	 AT91_PMC_MCKR_MDIV_2)
1731b34f00cSJens Scharsig 
1741b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* PCK/2 = MCK Master Clock from PLLA */
1751b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_MCKR2_VAL		\
1761b34f00cSJens Scharsig 	(AT91_PMC_MCKR_CSS_PLLA | AT91_PMC_MCKR_PRES_1 | 	\
1771b34f00cSJens Scharsig 	AT91_PMC_MCKR_MDIV_2)
1781b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1791b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* define PDC[31:16] as DATA[31:16] */
1801b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIOD_PDR_VAL1	0xFFFF0000
1811b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* no pull-up for D[31:16] */
1821b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIOD_PPUDR_VAL	0xFFFF0000
1831b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
1841b34f00cSJens Scharsig #define CONFIG_SYS_MATRIX_EBICSA_VAL					\
1851b34f00cSJens Scharsig 	(AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V |	\
1861b34f00cSJens Scharsig 	 AT91_MATRIX_CSA_EBI_CS1A)
1871b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1881b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* SDRAM */
1891b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* SDRAMC_MR Mode register */
1901b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL1		0
1911b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* SDRAMC_TR - Refresh Timer register */
1921b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_TR_VAL1		0x13C
1931b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* SDRAMC_CR - Configuration register*/
1941b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_CR_VAL							\
1951b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		(AT91_SDRAMC_NC_9 |						\
1961b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_SDRAMC_NR_13 |						\
1971b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_SDRAMC_NB_4 |						\
1981b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_SDRAMC_CAS_3 |						\
1991b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_SDRAMC_DBW_32 |						\
2001b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 (1 <<  8) |		/* Write Recovery Delay */		\
2011b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 (7 << 12) |		/* Row Cycle Delay */			\
2021b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 (2 << 16) |		/* Row Precharge Delay */		\
2031b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 (2 << 20) |		/* Row to Column Delay */		\
2041b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 (5 << 24) |		/* Active to Precharge Delay */		\
2051b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 (1 << 28))		/* Exit Self Refresh to Active Delay */
2061b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
2071b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* Memory Device Register -> SDRAM */
2081b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MDR_VAL		AT91_SDRAMC_MD_SDRAM
2091b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL2		AT91_SDRAMC_MODE_PRECHARGE
2101b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL1		0		/* SDRAM_BASE */
2111b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL3		AT91_SDRAMC_MODE_REFRESH
2121b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL2		0		/* SDRAM_BASE */
2131b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL3		0		/* SDRAM_BASE */
2141b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL4		0		/* SDRAM_BASE */
2151b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL5		0		/* SDRAM_BASE */
2161b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL6		0		/* SDRAM_BASE */
2171b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL7		0		/* SDRAM_BASE */
2181b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL8		0		/* SDRAM_BASE */
2191b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL9		0		/* SDRAM_BASE */
2201b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL4		AT91_SDRAMC_MODE_LMR
2211b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL10		0		/* SDRAM_BASE */
2221b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL5		AT91_SDRAMC_MODE_NORMAL
2231b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL11		0		/* SDRAM_BASE */
2241b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_TR_VAL2		1200		/* SDRAM_TR */
2251b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL12		0		/* SDRAM_BASE */
2261b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
2271b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
2281b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_SETUP0_VAL				\
2291b34f00cSJens Scharsig 	(AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) |	\
2301b34f00cSJens Scharsig 	 AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
2311b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_PULSE0_VAL				\
2321b34f00cSJens Scharsig 	(AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) |	\
2331b34f00cSJens Scharsig 	 AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
2341b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_CYCLE0_VAL	\
2351b34f00cSJens Scharsig 	(AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
2361b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_MODE0_VAL				\
2371b34f00cSJens Scharsig 	(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |		\
2381b34f00cSJens Scharsig 	 AT91_SMC_MODE_DBW_16 |					\
2391b34f00cSJens Scharsig 	 AT91_SMC_MODE_TDF | AT91_SMC_MODE_TDF_CYCLE(6))
2401b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
2411b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* user reset enable */
2421b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RSTC_RMR_VAL			\
2431b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		(AT91_RSTC_KEY |		\
2441b34f00cSJens Scharsig 		AT91_RSTC_MR_URSTEN |		\
2451b34f00cSJens Scharsig 		AT91_RSTC_MR_ERSTL(15))
2461b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
2471b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* Disable Watchdog */
2481b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_WDTC_WDMR_VAL				\
2491b34f00cSJens Scharsig 		(AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT |	\
2501b34f00cSJens Scharsig 		 AT91_WDT_MR_WDV(0xfff) |			\
2511b34f00cSJens Scharsig 		 AT91_WDT_MR_WDDIS |				\
2521b34f00cSJens Scharsig 		 AT91_WDT_MR_WDD(0xfff))
2531b34f00cSJens Scharsig 
2541b3b7c64SJean-Christophe PLAGNIOL-VILLARD #endif
2551b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
2561b3b7c64SJean-Christophe PLAGNIOL-VILLARD #else
2571b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH			1
2588e429b3eSStelian Pop #endif
2598e429b3eSStelian Pop 
2608e429b3eSStelian Pop /* NAND flash */
26174c076d6SJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_CMD_NAND
26274c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_NAND_ATMEL
2636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_NAND_DEVICE		1
264cd46b0f2SXu, Hong #define CONFIG_SYS_NAND_BASE			ATMEL_BASE_CS3
2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_DBW_8			1
26674c076d6SJean-Christophe PLAGNIOL-VILLARD /* our ALE is AD21 */
26774c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_MASK_ALE		(1 << 21)
26874c076d6SJean-Christophe PLAGNIOL-VILLARD /* our CLE is AD22 */
26974c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_MASK_CLE		(1 << 22)
27074c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_ENABLE_PIN		AT91_PIN_PD15
27174c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_READY_PIN		AT91_PIN_PA22
27274c076d6SJean-Christophe PLAGNIOL-VILLARD #endif
2738e429b3eSStelian Pop 
2748e429b3eSStelian Pop /* Ethernet */
2758e429b3eSStelian Pop #define CONFIG_MACB			1
2768e429b3eSStelian Pop #define CONFIG_RMII			1
2778e429b3eSStelian Pop #define CONFIG_NET_RETRY_COUNT		20
2788e429b3eSStelian Pop #define CONFIG_RESET_PHY_R		1
2798e429b3eSStelian Pop 
2808e429b3eSStelian Pop /* USB */
2812b7178afSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_USB_ATMEL
282*dcd2f1a0SBo Shen #define CONFIG_USB_ATMEL_CLK_SEL_PLLB
2838e429b3eSStelian Pop #define CONFIG_USB_OHCI_NEW		1
2848e429b3eSStelian Pop #define CONFIG_DOS_PARTITION		1
2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_CPU_INIT		1
2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_REGS_BASE		0x00a00000	/* AT91SAM9263_UHP_BASE */
2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME		"at91sam9263"
2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	2
2898e429b3eSStelian Pop #define CONFIG_USB_STORAGE		1
2903e0cda07SStelian Pop #define CONFIG_CMD_FAT			1
2918e429b3eSStelian Pop 
2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR			0x22000000	/* load address */
2938e429b3eSStelian Pop 
294cd46b0f2SXu, Hong #define CONFIG_SYS_MEMTEST_START		CONFIG_SYS_SDRAM_BASE
2956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END			0x23e00000
2968e429b3eSStelian Pop 
2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_USE_DATAFLASH
2988e429b3eSStelian Pop 
2998e429b3eSStelian Pop /* bootstrap + u-boot + env + linux in dataflash on CS0 */
300057c849cSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_DATAFLASH	1
3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
3020e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET		0x4200
3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		(CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
3040e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x4200
305e139cb31SAlexandre Belloni #define CONFIG_BOOTCOMMAND	"cp.b 0xC0084000 0x22000000 0x210000; bootm"
3068e429b3eSStelian Pop #define CONFIG_BOOTARGS		"console=ttyS0,115200 " \
3078e429b3eSStelian Pop 				"root=/dev/mtdblock0 " \
308918319c7SAlbin Tonnerre 				"mtdparts=atmel_nand:-(root) "\
3098e429b3eSStelian Pop 				"rw rootfstype=jffs2"
3108e429b3eSStelian Pop 
3111b3b7c64SJean-Christophe PLAGNIOL-VILLARD #elif CONFIG_SYS_USE_NANDFLASH
3128e429b3eSStelian Pop 
3138e429b3eSStelian Pop /* bootstrap + u-boot + env + linux in nandflash */
31451bfee19SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_NAND		1
3150c58cfa9SBo Shen #define CONFIG_ENV_OFFSET		0xc0000
3160c58cfa9SBo Shen #define CONFIG_ENV_OFFSET_REDUND	0x100000
3170e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x20000		/* 1 sector = 128 kB */
3180c58cfa9SBo Shen #define CONFIG_BOOTCOMMAND	"nand read 0x22000000 0x200000 0x300000; bootm"
3190c58cfa9SBo Shen #define CONFIG_BOOTARGS							\
3200c58cfa9SBo Shen 	"console=ttyS0,115200 earlyprintk "				\
3210c58cfa9SBo Shen 	"mtdparts=atmel_nand:256k(bootstrap)ro,512k(uboot)ro,"		\
3220c58cfa9SBo Shen 	"256k(env),256k(env_redundant),256k(spare),"			\
3230c58cfa9SBo Shen 	"512k(dtb),6M(kernel)ro,-(rootfs) "				\
3240c58cfa9SBo Shen 	"root=/dev/mtdblock7 rw rootfstype=jffs2"
3258e429b3eSStelian Pop #endif
3268e429b3eSStelian Pop 
3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT		"U-Boot> "
3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE		256
3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS		16
3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
3316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		1
3328e429b3eSStelian Pop #define CONFIG_CMDLINE_EDITING		1
33303bab009SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_AUTO_COMPLETE
33403bab009SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
3358e429b3eSStelian Pop 
3368e429b3eSStelian Pop /*
3378e429b3eSStelian Pop  * Size of malloc() pool
3388e429b3eSStelian Pop  */
3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN	ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
3408e429b3eSStelian Pop 
3418e429b3eSStelian Pop #endif
342