18e429b3eSStelian Pop /* 28e429b3eSStelian Pop * (C) Copyright 2007-2008 3c9e798d3SStelian Pop * Stelian Pop <stelian@popies.net> 48e429b3eSStelian Pop * Lead Tech Design <www.leadtechdesign.com> 58e429b3eSStelian Pop * 68e429b3eSStelian Pop * Configuation settings for the AT91SAM9263EK board. 78e429b3eSStelian Pop * 88e429b3eSStelian Pop * See file CREDITS for list of people who contributed to this 98e429b3eSStelian Pop * project. 108e429b3eSStelian Pop * 118e429b3eSStelian Pop * This program is free software; you can redistribute it and/or 128e429b3eSStelian Pop * modify it under the terms of the GNU General Public License as 138e429b3eSStelian Pop * published by the Free Software Foundation; either version 2 of 148e429b3eSStelian Pop * the License, or (at your option) any later version. 158e429b3eSStelian Pop * 168e429b3eSStelian Pop * This program is distributed in the hope that it will be useful, 178e429b3eSStelian Pop * but WITHOUT ANY WARRANTY; without even the implied warranty of 188e429b3eSStelian Pop * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 198e429b3eSStelian Pop * GNU General Public License for more details. 208e429b3eSStelian Pop * 218e429b3eSStelian Pop * You should have received a copy of the GNU General Public License 228e429b3eSStelian Pop * along with this program; if not, write to the Free Software 238e429b3eSStelian Pop * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 248e429b3eSStelian Pop * MA 02111-1307 USA 258e429b3eSStelian Pop */ 268e429b3eSStelian Pop 278e429b3eSStelian Pop #ifndef __CONFIG_H 288e429b3eSStelian Pop #define __CONFIG_H 298e429b3eSStelian Pop 30cd46b0f2SXu, Hong /* 31cd46b0f2SXu, Hong * SoC must be defined first, before hardware.h is included. 32cd46b0f2SXu, Hong * In this case SoC is defined in boards.cfg. 33cd46b0f2SXu, Hong */ 34cd46b0f2SXu, Hong #include <asm/hardware.h> 35cd46b0f2SXu, Hong 365e7d0917Sesw@bus-elektronik.de #ifndef CONFIG_SYS_USE_BOOT_NORFLASH 37cd46b0f2SXu, Hong #define CONFIG_SYS_TEXT_BASE 0x21F00000 385e7d0917Sesw@bus-elektronik.de #else 395e7d0917Sesw@bus-elektronik.de #define CONFIG_SYS_TEXT_BASE 0x0000000 405e7d0917Sesw@bus-elektronik.de #endif 41cd46b0f2SXu, Hong 428e429b3eSStelian Pop /* ARM asynchronous clock */ 437c966a8bSAchim Ehrlich #define CONFIG_SYS_AT91_MAIN_CLOCK 16367660 /* 16.367 MHz crystal */ 44cd46b0f2SXu, Hong #define CONFIG_SYS_AT91_SLOW_CLOCK 32768 456ebff365SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 468e429b3eSStelian Pop 47cd46b0f2SXu, Hong #define CONFIG_AT91SAM9263EK 1 /* It's an AT91SAM9263EK Board */ 48cd46b0f2SXu, Hong 49dc39ae95SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ARCH_CPU_INIT 508e429b3eSStelian Pop 518e429b3eSStelian Pop #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 528e429b3eSStelian Pop #define CONFIG_SETUP_MEMORY_TAGS 1 538e429b3eSStelian Pop #define CONFIG_INITRD_TAG 1 548e429b3eSStelian Pop 551b3b7c64SJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_USE_BOOT_NORFLASH 568e429b3eSStelian Pop #define CONFIG_SKIP_LOWLEVEL_INIT 57cd46b0f2SXu, Hong #else 58cd46b0f2SXu, Hong #define CONFIG_SYS_USE_NORFLASH 591b3b7c64SJean-Christophe PLAGNIOL-VILLARD #endif 608e429b3eSStelian Pop 61cd46b0f2SXu, Hong #define CONFIG_BOARD_EARLY_INIT_F 62cd46b0f2SXu, Hong 63cd46b0f2SXu, Hong #define CONFIG_DISPLAY_CPUINFO 64cd46b0f2SXu, Hong 658e429b3eSStelian Pop /* 668e429b3eSStelian Pop * Hardware drivers 678e429b3eSStelian Pop */ 68cd46b0f2SXu, Hong #define CONFIG_ATMEL_LEGACY 69ea8fbba7SJens Scharsig #define CONFIG_AT91_GPIO 1 70cd46b0f2SXu, Hong #define CONFIG_AT91_GPIO_PULLUP 1 71cd46b0f2SXu, Hong 72cd46b0f2SXu, Hong /* serial console */ 73cd46b0f2SXu, Hong #define CONFIG_ATMEL_USART 74cd46b0f2SXu, Hong #define CONFIG_USART_BASE ATMEL_BASE_DBGU 75cd46b0f2SXu, Hong #define CONFIG_USART_ID ATMEL_ID_SYS 76cd46b0f2SXu, Hong #define CONFIG_BAUDRATE 115200 778e429b3eSStelian Pop 7856a2479cSStelian Pop /* LCD */ 7956a2479cSStelian Pop #define CONFIG_LCD 1 8056a2479cSStelian Pop #define LCD_BPP LCD_COLOR8 8156a2479cSStelian Pop #define CONFIG_LCD_LOGO 1 8256a2479cSStelian Pop #undef LCD_TEST_PATTERN 8356a2479cSStelian Pop #define CONFIG_LCD_INFO 1 8456a2479cSStelian Pop #define CONFIG_LCD_INFO_BELOW_LOGO 1 856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_WHITE_ON_BLACK 1 8656a2479cSStelian Pop #define CONFIG_ATMEL_LCD 1 8756a2479cSStelian Pop #define CONFIG_ATMEL_LCD_BGR555 1 886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1 8956a2479cSStelian Pop 90a484b00bSJean-Christophe PLAGNIOL-VILLARD /* LED */ 91a484b00bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_AT91_LED 92cd46b0f2SXu, Hong #define CONFIG_RED_LED AT91_PIN_PB7 /* the power led */ 93cd46b0f2SXu, Hong #define CONFIG_GREEN_LED AT91_PIN_PB8 /* the user1 led */ 94cd46b0f2SXu, Hong #define CONFIG_YELLOW_LED AT91_PIN_PC29 /* the user2 led */ 95a484b00bSJean-Christophe PLAGNIOL-VILLARD 968e429b3eSStelian Pop #define CONFIG_BOOTDELAY 3 978e429b3eSStelian Pop 988e429b3eSStelian Pop /* 998e429b3eSStelian Pop * BOOTP options 1008e429b3eSStelian Pop */ 1018e429b3eSStelian Pop #define CONFIG_BOOTP_BOOTFILESIZE 1 1028e429b3eSStelian Pop #define CONFIG_BOOTP_BOOTPATH 1 1038e429b3eSStelian Pop #define CONFIG_BOOTP_GATEWAY 1 1048e429b3eSStelian Pop #define CONFIG_BOOTP_HOSTNAME 1 1058e429b3eSStelian Pop 1068e429b3eSStelian Pop /* 1078e429b3eSStelian Pop * Command line configuration. 1088e429b3eSStelian Pop */ 1098e429b3eSStelian Pop #include <config_cmd_default.h> 1108e429b3eSStelian Pop #undef CONFIG_CMD_BDI 1118e429b3eSStelian Pop #undef CONFIG_CMD_FPGA 11274de7aefSWolfgang Denk #undef CONFIG_CMD_IMI 1138e429b3eSStelian Pop #undef CONFIG_CMD_IMLS 11474de7aefSWolfgang Denk #undef CONFIG_CMD_LOADS 11574de7aefSWolfgang Denk #undef CONFIG_CMD_SOURCE 1168e429b3eSStelian Pop 1178e429b3eSStelian Pop #define CONFIG_CMD_PING 1 1188e429b3eSStelian Pop #define CONFIG_CMD_DHCP 1 1198e429b3eSStelian Pop #define CONFIG_CMD_NAND 1 1208e429b3eSStelian Pop #define CONFIG_CMD_USB 1 1218e429b3eSStelian Pop 1228e429b3eSStelian Pop /* SDRAM */ 1238e429b3eSStelian Pop #define CONFIG_NR_DRAM_BANKS 1 124cd46b0f2SXu, Hong #define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1 125cd46b0f2SXu, Hong #define CONFIG_SYS_SDRAM_SIZE 0x04000000 126cd46b0f2SXu, Hong 127cd46b0f2SXu, Hong #define CONFIG_SYS_INIT_SP_ADDR \ 128cd46b0f2SXu, Hong (ATMEL_BASE_SRAM1 + 0x1000 - GENERATED_GBL_DATA_SIZE) 1298e429b3eSStelian Pop 1308e429b3eSStelian Pop /* DataFlash */ 1314758ebddSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ATMEL_DATAFLASH_SPI 1328e429b3eSStelian Pop #define CONFIG_HAS_DATAFLASH 1 1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPI_WRITE_TOUT (5*CONFIG_SYS_HZ) 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_DATAFLASH_BANKS 1 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */ 1368e429b3eSStelian Pop #define AT91_SPI_CLK 15000000 1378e429b3eSStelian Pop #define DATAFLASH_TCSS (0x1a << 16) 1388e429b3eSStelian Pop #define DATAFLASH_TCHS (0x1 << 24) 1398e429b3eSStelian Pop 1408e429b3eSStelian Pop /* NOR flash, if populated */ 1411b3b7c64SJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_USE_NORFLASH 1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1 14300b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1 1448e429b3eSStelian Pop #define PHYS_FLASH_1 0x10000000 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 1481b3b7c64SJean-Christophe PLAGNIOL-VILLARD 1491b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_SEC 1:0-3 1501b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 1511b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 << 10) 1521b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 1535e7d0917Sesw@bus-elektronik.de #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x007E0000) 1541b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SIZE) 1551b3b7c64SJean-Christophe PLAGNIOL-VILLARD 1561b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* Address and size of Primary Environment Sector */ 1575e7d0917Sesw@bus-elektronik.de #define CONFIG_ENV_SIZE 0x10000 1581b3b7c64SJean-Christophe PLAGNIOL-VILLARD 1591b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_EXTRA_ENV_SETTINGS \ 160*93ea89f0SMarek Vasut "monitor_base=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \ 1611b3b7c64SJean-Christophe PLAGNIOL-VILLARD "update=" \ 1621b3b7c64SJean-Christophe PLAGNIOL-VILLARD "protect off ${monitor_base} +${filesize};" \ 1631b3b7c64SJean-Christophe PLAGNIOL-VILLARD "erase ${monitor_base} +${filesize};" \ 16488461f16SAndreas Bießmann "cp.b ${fileaddr} ${monitor_base} ${filesize};" \ 1651b3b7c64SJean-Christophe PLAGNIOL-VILLARD "protect on ${monitor_base} +${filesize}\0" 1661b3b7c64SJean-Christophe PLAGNIOL-VILLARD 1671b3b7c64SJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SKIP_LOWLEVEL_INIT 1681b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define MASTER_PLL_MUL 171 1691b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define MASTER_PLL_DIV 14 1701b34f00cSJens Scharsig #define MASTER_PLL_OUT 3 1711b3b7c64SJean-Christophe PLAGNIOL-VILLARD 1721b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* clocks */ 1731b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MOR_VAL \ 1741b34f00cSJens Scharsig (AT91_PMC_MOR_MOSCEN | AT91_PMC_MOR_OSCOUNT(255)) 1751b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PLLAR_VAL \ 1761b34f00cSJens Scharsig (AT91_PMC_PLLAR_29 | \ 1771b34f00cSJens Scharsig AT91_PMC_PLLXR_OUT(MASTER_PLL_OUT) | \ 1781b34f00cSJens Scharsig AT91_PMC_PLLXR_PLLCOUNT(63) | \ 1791b34f00cSJens Scharsig AT91_PMC_PLLXR_MUL(MASTER_PLL_MUL - 1) | \ 1801b34f00cSJens Scharsig AT91_PMC_PLLXR_DIV(MASTER_PLL_DIV)) 1811b3b7c64SJean-Christophe PLAGNIOL-VILLARD 1821b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* PCK/2 = MCK Master Clock from PLLA */ 1831b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MCKR1_VAL \ 1841b34f00cSJens Scharsig (AT91_PMC_MCKR_CSS_SLOW | AT91_PMC_MCKR_PRES_1 | \ 1851b34f00cSJens Scharsig AT91_PMC_MCKR_MDIV_2) 1861b34f00cSJens Scharsig 1871b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* PCK/2 = MCK Master Clock from PLLA */ 1881b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MCKR2_VAL \ 1891b34f00cSJens Scharsig (AT91_PMC_MCKR_CSS_PLLA | AT91_PMC_MCKR_PRES_1 | \ 1901b34f00cSJens Scharsig AT91_PMC_MCKR_MDIV_2) 1911b3b7c64SJean-Christophe PLAGNIOL-VILLARD 1921b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* define PDC[31:16] as DATA[31:16] */ 1931b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000 1941b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* no pull-up for D[31:16] */ 1951b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000 1961b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */ 1971b34f00cSJens Scharsig #define CONFIG_SYS_MATRIX_EBICSA_VAL \ 1981b34f00cSJens Scharsig (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \ 1991b34f00cSJens Scharsig AT91_MATRIX_CSA_EBI_CS1A) 2001b3b7c64SJean-Christophe PLAGNIOL-VILLARD 2011b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* SDRAM */ 2021b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* SDRAMC_MR Mode register */ 2031b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL1 0 2041b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* SDRAMC_TR - Refresh Timer register */ 2051b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_TR_VAL1 0x13C 2061b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* SDRAMC_CR - Configuration register*/ 2071b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_CR_VAL \ 2081b3b7c64SJean-Christophe PLAGNIOL-VILLARD (AT91_SDRAMC_NC_9 | \ 2091b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_SDRAMC_NR_13 | \ 2101b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_SDRAMC_NB_4 | \ 2111b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_SDRAMC_CAS_3 | \ 2121b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_SDRAMC_DBW_32 | \ 2131b3b7c64SJean-Christophe PLAGNIOL-VILLARD (1 << 8) | /* Write Recovery Delay */ \ 2141b3b7c64SJean-Christophe PLAGNIOL-VILLARD (7 << 12) | /* Row Cycle Delay */ \ 2151b3b7c64SJean-Christophe PLAGNIOL-VILLARD (2 << 16) | /* Row Precharge Delay */ \ 2161b3b7c64SJean-Christophe PLAGNIOL-VILLARD (2 << 20) | /* Row to Column Delay */ \ 2171b3b7c64SJean-Christophe PLAGNIOL-VILLARD (5 << 24) | /* Active to Precharge Delay */ \ 2181b3b7c64SJean-Christophe PLAGNIOL-VILLARD (1 << 28)) /* Exit Self Refresh to Active Delay */ 2191b3b7c64SJean-Christophe PLAGNIOL-VILLARD 2201b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* Memory Device Register -> SDRAM */ 2211b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM 2221b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE 2231b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */ 2241b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH 2251b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */ 2261b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */ 2271b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */ 2281b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */ 2291b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */ 2301b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */ 2311b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */ 2321b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */ 2331b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR 2341b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */ 2351b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL 2361b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */ 2371b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */ 2381b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */ 2391b3b7c64SJean-Christophe PLAGNIOL-VILLARD 2401b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */ 2411b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_SETUP0_VAL \ 2421b34f00cSJens Scharsig (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \ 2431b34f00cSJens Scharsig AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10)) 2441b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_PULSE0_VAL \ 2451b34f00cSJens Scharsig (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \ 2461b34f00cSJens Scharsig AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11)) 2471b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_CYCLE0_VAL \ 2481b34f00cSJens Scharsig (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22)) 2491b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_MODE0_VAL \ 2501b34f00cSJens Scharsig (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \ 2511b34f00cSJens Scharsig AT91_SMC_MODE_DBW_16 | \ 2521b34f00cSJens Scharsig AT91_SMC_MODE_TDF | AT91_SMC_MODE_TDF_CYCLE(6)) 2531b3b7c64SJean-Christophe PLAGNIOL-VILLARD 2541b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* user reset enable */ 2551b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RSTC_RMR_VAL \ 2561b3b7c64SJean-Christophe PLAGNIOL-VILLARD (AT91_RSTC_KEY | \ 2571b34f00cSJens Scharsig AT91_RSTC_MR_URSTEN | \ 2581b34f00cSJens Scharsig AT91_RSTC_MR_ERSTL(15)) 2591b3b7c64SJean-Christophe PLAGNIOL-VILLARD 2601b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* Disable Watchdog */ 2611b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_WDTC_WDMR_VAL \ 2621b34f00cSJens Scharsig (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \ 2631b34f00cSJens Scharsig AT91_WDT_MR_WDV(0xfff) | \ 2641b34f00cSJens Scharsig AT91_WDT_MR_WDDIS | \ 2651b34f00cSJens Scharsig AT91_WDT_MR_WDD(0xfff)) 2661b34f00cSJens Scharsig 2671b3b7c64SJean-Christophe PLAGNIOL-VILLARD #endif 2681b3b7c64SJean-Christophe PLAGNIOL-VILLARD 2691b3b7c64SJean-Christophe PLAGNIOL-VILLARD #else 2701b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 2718e429b3eSStelian Pop #endif 2728e429b3eSStelian Pop 2738e429b3eSStelian Pop /* NAND flash */ 27474c076d6SJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_CMD_NAND 27574c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_NAND_ATMEL 2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_NAND_DEVICE 1 277cd46b0f2SXu, Hong #define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3 2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_DBW_8 1 27974c076d6SJean-Christophe PLAGNIOL-VILLARD /* our ALE is AD21 */ 28074c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_MASK_ALE (1 << 21) 28174c076d6SJean-Christophe PLAGNIOL-VILLARD /* our CLE is AD22 */ 28274c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_MASK_CLE (1 << 22) 28374c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD15 28474c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PA22 28574c076d6SJean-Christophe PLAGNIOL-VILLARD #endif 2868e429b3eSStelian Pop 2878e429b3eSStelian Pop /* Ethernet */ 2888e429b3eSStelian Pop #define CONFIG_MACB 1 2898e429b3eSStelian Pop #define CONFIG_RMII 1 2908e429b3eSStelian Pop #define CONFIG_NET_RETRY_COUNT 20 2918e429b3eSStelian Pop #define CONFIG_RESET_PHY_R 1 2928e429b3eSStelian Pop 2938e429b3eSStelian Pop /* USB */ 2942b7178afSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_USB_ATMEL 2958e429b3eSStelian Pop #define CONFIG_USB_OHCI_NEW 1 2968e429b3eSStelian Pop #define CONFIG_DOS_PARTITION 1 2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_CPU_INIT 1 2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */ 2996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263" 3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2 3018e429b3eSStelian Pop #define CONFIG_USB_STORAGE 1 3023e0cda07SStelian Pop #define CONFIG_CMD_FAT 1 3038e429b3eSStelian Pop 3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */ 3058e429b3eSStelian Pop 306cd46b0f2SXu, Hong #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE 3076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x23e00000 3088e429b3eSStelian Pop 3096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_USE_DATAFLASH 3108e429b3eSStelian Pop 3118e429b3eSStelian Pop /* bootstrap + u-boot + env + linux in dataflash on CS0 */ 312057c849cSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_DATAFLASH 1 3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400) 3140e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET 0x4200 3156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET) 3160e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x4200 317e139cb31SAlexandre Belloni #define CONFIG_BOOTCOMMAND "cp.b 0xC0084000 0x22000000 0x210000; bootm" 3188e429b3eSStelian Pop #define CONFIG_BOOTARGS "console=ttyS0,115200 " \ 3198e429b3eSStelian Pop "root=/dev/mtdblock0 " \ 320918319c7SAlbin Tonnerre "mtdparts=atmel_nand:-(root) "\ 3218e429b3eSStelian Pop "rw rootfstype=jffs2" 3228e429b3eSStelian Pop 3231b3b7c64SJean-Christophe PLAGNIOL-VILLARD #elif CONFIG_SYS_USE_NANDFLASH 3248e429b3eSStelian Pop 3258e429b3eSStelian Pop /* bootstrap + u-boot + env + linux in nandflash */ 32651bfee19SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_NAND 1 3270e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET 0x60000 3280e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET_REDUND 0x80000 3290e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */ 3308e429b3eSStelian Pop #define CONFIG_BOOTCOMMAND "nand read 0x22000000 0xA0000 0x200000; bootm" 3318e429b3eSStelian Pop #define CONFIG_BOOTARGS "console=ttyS0,115200 " \ 3328e429b3eSStelian Pop "root=/dev/mtdblock5 " \ 333918319c7SAlbin Tonnerre "mtdparts=atmel_nand:128k(bootstrap)ro,256k(uboot)ro,128k(env1)ro,128k(env2)ro,2M(linux),-(root) " \ 3348e429b3eSStelian Pop "rw rootfstype=jffs2" 3358e429b3eSStelian Pop 3368e429b3eSStelian Pop #endif 3378e429b3eSStelian Pop 3386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "U-Boot> " 3396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 3426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP 1 3438e429b3eSStelian Pop #define CONFIG_CMDLINE_EDITING 1 34403bab009SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_AUTO_COMPLETE 34503bab009SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 3468e429b3eSStelian Pop 3478e429b3eSStelian Pop /* 3488e429b3eSStelian Pop * Size of malloc() pool 3498e429b3eSStelian Pop */ 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000) 3518e429b3eSStelian Pop 3528e429b3eSStelian Pop #endif 353