xref: /rk3399_rockchip-uboot/include/configs/at91sam9263ek.h (revision 5e7d0917b644e1768ddfdeb1fa5822dc7c974fa4)
18e429b3eSStelian Pop /*
28e429b3eSStelian Pop  * (C) Copyright 2007-2008
3c9e798d3SStelian Pop  * Stelian Pop <stelian@popies.net>
48e429b3eSStelian Pop  * Lead Tech Design <www.leadtechdesign.com>
58e429b3eSStelian Pop  *
68e429b3eSStelian Pop  * Configuation settings for the AT91SAM9263EK board.
78e429b3eSStelian Pop  *
88e429b3eSStelian Pop  * See file CREDITS for list of people who contributed to this
98e429b3eSStelian Pop  * project.
108e429b3eSStelian Pop  *
118e429b3eSStelian Pop  * This program is free software; you can redistribute it and/or
128e429b3eSStelian Pop  * modify it under the terms of the GNU General Public License as
138e429b3eSStelian Pop  * published by the Free Software Foundation; either version 2 of
148e429b3eSStelian Pop  * the License, or (at your option) any later version.
158e429b3eSStelian Pop  *
168e429b3eSStelian Pop  * This program is distributed in the hope that it will be useful,
178e429b3eSStelian Pop  * but WITHOUT ANY WARRANTY; without even the implied warranty of
188e429b3eSStelian Pop  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
198e429b3eSStelian Pop  * GNU General Public License for more details.
208e429b3eSStelian Pop  *
218e429b3eSStelian Pop  * You should have received a copy of the GNU General Public License
228e429b3eSStelian Pop  * along with this program; if not, write to the Free Software
238e429b3eSStelian Pop  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
248e429b3eSStelian Pop  * MA 02111-1307 USA
258e429b3eSStelian Pop  */
268e429b3eSStelian Pop 
278e429b3eSStelian Pop #ifndef __CONFIG_H
288e429b3eSStelian Pop #define __CONFIG_H
298e429b3eSStelian Pop 
30cd46b0f2SXu, Hong /*
31cd46b0f2SXu, Hong  * SoC must be defined first, before hardware.h is included.
32cd46b0f2SXu, Hong  * In this case SoC is defined in boards.cfg.
33cd46b0f2SXu, Hong  */
34cd46b0f2SXu, Hong #include <asm/hardware.h>
35cd46b0f2SXu, Hong 
36*5e7d0917Sesw@bus-elektronik.de #ifndef CONFIG_SYS_USE_BOOT_NORFLASH
37cd46b0f2SXu, Hong #define CONFIG_SYS_TEXT_BASE		0x21F00000
38*5e7d0917Sesw@bus-elektronik.de #else
39*5e7d0917Sesw@bus-elektronik.de #define CONFIG_SYS_TEXT_BASE		0x0000000
40*5e7d0917Sesw@bus-elektronik.de #endif
41cd46b0f2SXu, Hong 
428e429b3eSStelian Pop /* ARM asynchronous clock */
437c966a8bSAchim Ehrlich #define CONFIG_SYS_AT91_MAIN_CLOCK	16367660 /* 16.367 MHz crystal */
44cd46b0f2SXu, Hong #define CONFIG_SYS_AT91_SLOW_CLOCK	32768
456ebff365SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ			1000
468e429b3eSStelian Pop 
47cd46b0f2SXu, Hong #define CONFIG_AT91SAM9263EK	1	/* It's an AT91SAM9263EK Board */
48cd46b0f2SXu, Hong 
49dc39ae95SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ARCH_CPU_INIT
508e429b3eSStelian Pop #undef CONFIG_USE_IRQ			/* we don't need IRQ/FIQ stuff	*/
518e429b3eSStelian Pop 
528e429b3eSStelian Pop #define CONFIG_CMDLINE_TAG	1	/* enable passing of ATAGs	*/
538e429b3eSStelian Pop #define CONFIG_SETUP_MEMORY_TAGS 1
548e429b3eSStelian Pop #define CONFIG_INITRD_TAG	1
558e429b3eSStelian Pop 
561b3b7c64SJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_USE_BOOT_NORFLASH
578e429b3eSStelian Pop #define CONFIG_SKIP_LOWLEVEL_INIT
58cd46b0f2SXu, Hong #else
59cd46b0f2SXu, Hong #define CONFIG_SYS_USE_NORFLASH
601b3b7c64SJean-Christophe PLAGNIOL-VILLARD #endif
618e429b3eSStelian Pop 
62cd46b0f2SXu, Hong #define CONFIG_BOARD_EARLY_INIT_F
63cd46b0f2SXu, Hong 
64cd46b0f2SXu, Hong #define CONFIG_DISPLAY_CPUINFO
65cd46b0f2SXu, Hong 
668e429b3eSStelian Pop /*
678e429b3eSStelian Pop  * Hardware drivers
688e429b3eSStelian Pop  */
69cd46b0f2SXu, Hong #define CONFIG_ATMEL_LEGACY
70ea8fbba7SJens Scharsig #define CONFIG_AT91_GPIO		1
71cd46b0f2SXu, Hong #define CONFIG_AT91_GPIO_PULLUP		1
72cd46b0f2SXu, Hong 
73cd46b0f2SXu, Hong /* serial console */
74cd46b0f2SXu, Hong #define CONFIG_ATMEL_USART
75cd46b0f2SXu, Hong #define CONFIG_USART_BASE		ATMEL_BASE_DBGU
76cd46b0f2SXu, Hong #define CONFIG_USART_ID			ATMEL_ID_SYS
77cd46b0f2SXu, Hong #define CONFIG_BAUDRATE			115200
788e429b3eSStelian Pop 
7956a2479cSStelian Pop /* LCD */
8056a2479cSStelian Pop #define CONFIG_LCD			1
8156a2479cSStelian Pop #define LCD_BPP				LCD_COLOR8
8256a2479cSStelian Pop #define CONFIG_LCD_LOGO			1
8356a2479cSStelian Pop #undef LCD_TEST_PATTERN
8456a2479cSStelian Pop #define CONFIG_LCD_INFO			1
8556a2479cSStelian Pop #define CONFIG_LCD_INFO_BELOW_LOGO	1
866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_WHITE_ON_BLACK	1
8756a2479cSStelian Pop #define CONFIG_ATMEL_LCD		1
8856a2479cSStelian Pop #define CONFIG_ATMEL_LCD_BGR555		1
896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CONSOLE_IS_IN_ENV	1
9056a2479cSStelian Pop 
91a484b00bSJean-Christophe PLAGNIOL-VILLARD /* LED */
92a484b00bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_AT91_LED
93cd46b0f2SXu, Hong #define	CONFIG_RED_LED		AT91_PIN_PB7	/* the power led */
94cd46b0f2SXu, Hong #define	CONFIG_GREEN_LED	AT91_PIN_PB8	/* the user1 led */
95cd46b0f2SXu, Hong #define	CONFIG_YELLOW_LED	AT91_PIN_PC29	/* the user2 led */
96a484b00bSJean-Christophe PLAGNIOL-VILLARD 
978e429b3eSStelian Pop #define CONFIG_BOOTDELAY	3
988e429b3eSStelian Pop 
998e429b3eSStelian Pop /*
1008e429b3eSStelian Pop  * BOOTP options
1018e429b3eSStelian Pop  */
1028e429b3eSStelian Pop #define CONFIG_BOOTP_BOOTFILESIZE	1
1038e429b3eSStelian Pop #define CONFIG_BOOTP_BOOTPATH		1
1048e429b3eSStelian Pop #define CONFIG_BOOTP_GATEWAY		1
1058e429b3eSStelian Pop #define CONFIG_BOOTP_HOSTNAME		1
1068e429b3eSStelian Pop 
1078e429b3eSStelian Pop /*
1088e429b3eSStelian Pop  * Command line configuration.
1098e429b3eSStelian Pop  */
1108e429b3eSStelian Pop #include <config_cmd_default.h>
1118e429b3eSStelian Pop #undef CONFIG_CMD_BDI
1128e429b3eSStelian Pop #undef CONFIG_CMD_FPGA
11374de7aefSWolfgang Denk #undef CONFIG_CMD_IMI
1148e429b3eSStelian Pop #undef CONFIG_CMD_IMLS
11574de7aefSWolfgang Denk #undef CONFIG_CMD_LOADS
11674de7aefSWolfgang Denk #undef CONFIG_CMD_SOURCE
1178e429b3eSStelian Pop 
1188e429b3eSStelian Pop #define CONFIG_CMD_PING		1
1198e429b3eSStelian Pop #define CONFIG_CMD_DHCP		1
1208e429b3eSStelian Pop #define CONFIG_CMD_NAND		1
1218e429b3eSStelian Pop #define CONFIG_CMD_USB		1
1228e429b3eSStelian Pop 
1238e429b3eSStelian Pop /* SDRAM */
1248e429b3eSStelian Pop #define CONFIG_NR_DRAM_BANKS		1
125cd46b0f2SXu, Hong #define CONFIG_SYS_SDRAM_BASE		ATMEL_BASE_CS1
126cd46b0f2SXu, Hong #define CONFIG_SYS_SDRAM_SIZE		0x04000000
127cd46b0f2SXu, Hong 
128cd46b0f2SXu, Hong #define CONFIG_SYS_INIT_SP_ADDR \
129cd46b0f2SXu, Hong 	(ATMEL_BASE_SRAM1 + 0x1000 - GENERATED_GBL_DATA_SIZE)
1308e429b3eSStelian Pop 
1318e429b3eSStelian Pop /* DataFlash */
1324758ebddSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ATMEL_DATAFLASH_SPI
1338e429b3eSStelian Pop #define CONFIG_HAS_DATAFLASH		1
1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPI_WRITE_TOUT		(5*CONFIG_SYS_HZ)
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_DATAFLASH_BANKS		1
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0	0xC0000000	/* CS0 */
1378e429b3eSStelian Pop #define AT91_SPI_CLK			15000000
1388e429b3eSStelian Pop #define DATAFLASH_TCSS			(0x1a << 16)
1398e429b3eSStelian Pop #define DATAFLASH_TCHS			(0x1 << 24)
1408e429b3eSStelian Pop 
1418e429b3eSStelian Pop /* NOR flash, if populated */
1421b3b7c64SJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_USE_NORFLASH
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI			1
14400b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER			1
1458e429b3eSStelian Pop #define PHYS_FLASH_1				0x10000000
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE			PHYS_FLASH_1
1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT		256
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS		1
1491b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1501b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_SEC	1:0-3
1511b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_FLASH_BASE
1521b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN	(256 << 10)
1531b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH	1
154*5e7d0917Sesw@bus-elektronik.de #define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + 0x007E0000)
1551b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND	(CONFIG_ENV_ADDR - CONFIG_ENV_SIZE)
1561b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1571b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* Address and size of Primary Environment Sector */
158*5e7d0917Sesw@bus-elektronik.de #define CONFIG_ENV_SIZE		0x10000
1591b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1601b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define xstr(s)   str(s)
1611b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define str(s)	#s
1621b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1631b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_EXTRA_ENV_SETTINGS	\
1641b3b7c64SJean-Christophe PLAGNIOL-VILLARD 	"monitor_base=" xstr(CONFIG_SYS_MONITOR_BASE) "\0" \
1651b3b7c64SJean-Christophe PLAGNIOL-VILLARD 	"update=" \
1661b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		"protect off ${monitor_base} +${filesize};" \
1671b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		"erase ${monitor_base} +${filesize};" \
1681b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		"cp.b ${load_addr} ${monitor_base} ${filesize};" \
1691b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		"protect on ${monitor_base} +${filesize}\0"
1701b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1711b3b7c64SJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SKIP_LOWLEVEL_INIT
1721b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define MASTER_PLL_MUL		171
1731b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define MASTER_PLL_DIV		14
1741b34f00cSJens Scharsig #define MASTER_PLL_OUT		3
1751b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1761b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* clocks */
1771b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MOR_VAL						\
1781b34f00cSJens Scharsig 		(AT91_PMC_MOR_MOSCEN | AT91_PMC_MOR_OSCOUNT(255))
1791b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PLLAR_VAL					\
1801b34f00cSJens Scharsig 	(AT91_PMC_PLLAR_29 |					\
1811b34f00cSJens Scharsig 	AT91_PMC_PLLXR_OUT(MASTER_PLL_OUT) |			\
1821b34f00cSJens Scharsig 	AT91_PMC_PLLXR_PLLCOUNT(63) |				\
1831b34f00cSJens Scharsig 	AT91_PMC_PLLXR_MUL(MASTER_PLL_MUL - 1) | 		\
1841b34f00cSJens Scharsig 	AT91_PMC_PLLXR_DIV(MASTER_PLL_DIV))
1851b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1861b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* PCK/2 = MCK Master Clock from PLLA */
1871b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_MCKR1_VAL		\
1881b34f00cSJens Scharsig 	(AT91_PMC_MCKR_CSS_SLOW | AT91_PMC_MCKR_PRES_1 |	\
1891b34f00cSJens Scharsig 	 AT91_PMC_MCKR_MDIV_2)
1901b34f00cSJens Scharsig 
1911b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* PCK/2 = MCK Master Clock from PLLA */
1921b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_MCKR2_VAL		\
1931b34f00cSJens Scharsig 	(AT91_PMC_MCKR_CSS_PLLA | AT91_PMC_MCKR_PRES_1 | 	\
1941b34f00cSJens Scharsig 	AT91_PMC_MCKR_MDIV_2)
1951b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
1961b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* define PDC[31:16] as DATA[31:16] */
1971b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIOD_PDR_VAL1	0xFFFF0000
1981b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* no pull-up for D[31:16] */
1991b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIOD_PPUDR_VAL	0xFFFF0000
2001b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
2011b34f00cSJens Scharsig #define CONFIG_SYS_MATRIX_EBICSA_VAL					\
2021b34f00cSJens Scharsig 	(AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V |	\
2031b34f00cSJens Scharsig 	 AT91_MATRIX_CSA_EBI_CS1A)
2041b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
2051b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* SDRAM */
2061b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* SDRAMC_MR Mode register */
2071b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL1		0
2081b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* SDRAMC_TR - Refresh Timer register */
2091b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_TR_VAL1		0x13C
2101b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* SDRAMC_CR - Configuration register*/
2111b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_CR_VAL							\
2121b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		(AT91_SDRAMC_NC_9 |						\
2131b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_SDRAMC_NR_13 |						\
2141b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_SDRAMC_NB_4 |						\
2151b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_SDRAMC_CAS_3 |						\
2161b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 AT91_SDRAMC_DBW_32 |						\
2171b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 (1 <<  8) |		/* Write Recovery Delay */		\
2181b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 (7 << 12) |		/* Row Cycle Delay */			\
2191b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 (2 << 16) |		/* Row Precharge Delay */		\
2201b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 (2 << 20) |		/* Row to Column Delay */		\
2211b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 (5 << 24) |		/* Active to Precharge Delay */		\
2221b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		 (1 << 28))		/* Exit Self Refresh to Active Delay */
2231b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
2241b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* Memory Device Register -> SDRAM */
2251b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MDR_VAL		AT91_SDRAMC_MD_SDRAM
2261b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL2		AT91_SDRAMC_MODE_PRECHARGE
2271b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL1		0		/* SDRAM_BASE */
2281b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL3		AT91_SDRAMC_MODE_REFRESH
2291b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL2		0		/* SDRAM_BASE */
2301b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL3		0		/* SDRAM_BASE */
2311b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL4		0		/* SDRAM_BASE */
2321b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL5		0		/* SDRAM_BASE */
2331b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL6		0		/* SDRAM_BASE */
2341b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL7		0		/* SDRAM_BASE */
2351b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL8		0		/* SDRAM_BASE */
2361b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL9		0		/* SDRAM_BASE */
2371b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL4		AT91_SDRAMC_MODE_LMR
2381b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL10		0		/* SDRAM_BASE */
2391b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL5		AT91_SDRAMC_MODE_NORMAL
2401b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL11		0		/* SDRAM_BASE */
2411b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_TR_VAL2		1200		/* SDRAM_TR */
2421b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL12		0		/* SDRAM_BASE */
2431b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
2441b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
2451b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_SETUP0_VAL				\
2461b34f00cSJens Scharsig 	(AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) |	\
2471b34f00cSJens Scharsig 	 AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
2481b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_PULSE0_VAL				\
2491b34f00cSJens Scharsig 	(AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) |	\
2501b34f00cSJens Scharsig 	 AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
2511b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_CYCLE0_VAL	\
2521b34f00cSJens Scharsig 	(AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
2531b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_MODE0_VAL				\
2541b34f00cSJens Scharsig 	(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |		\
2551b34f00cSJens Scharsig 	 AT91_SMC_MODE_DBW_16 |					\
2561b34f00cSJens Scharsig 	 AT91_SMC_MODE_TDF | AT91_SMC_MODE_TDF_CYCLE(6))
2571b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
2581b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* user reset enable */
2591b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RSTC_RMR_VAL			\
2601b3b7c64SJean-Christophe PLAGNIOL-VILLARD 		(AT91_RSTC_KEY |		\
2611b34f00cSJens Scharsig 		AT91_RSTC_MR_URSTEN |		\
2621b34f00cSJens Scharsig 		AT91_RSTC_MR_ERSTL(15))
2631b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
2641b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* Disable Watchdog */
2651b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_WDTC_WDMR_VAL				\
2661b34f00cSJens Scharsig 		(AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT |	\
2671b34f00cSJens Scharsig 		 AT91_WDT_MR_WDV(0xfff) |			\
2681b34f00cSJens Scharsig 		 AT91_WDT_MR_WDDIS |				\
2691b34f00cSJens Scharsig 		 AT91_WDT_MR_WDD(0xfff))
2701b34f00cSJens Scharsig 
2711b3b7c64SJean-Christophe PLAGNIOL-VILLARD #endif
2721b3b7c64SJean-Christophe PLAGNIOL-VILLARD 
2731b3b7c64SJean-Christophe PLAGNIOL-VILLARD #else
2741b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH			1
2758e429b3eSStelian Pop #endif
2768e429b3eSStelian Pop 
2778e429b3eSStelian Pop /* NAND flash */
27874c076d6SJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_CMD_NAND
27974c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_NAND_ATMEL
2806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_NAND_DEVICE		1
281cd46b0f2SXu, Hong #define CONFIG_SYS_NAND_BASE			ATMEL_BASE_CS3
2826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_DBW_8			1
28374c076d6SJean-Christophe PLAGNIOL-VILLARD /* our ALE is AD21 */
28474c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_MASK_ALE		(1 << 21)
28574c076d6SJean-Christophe PLAGNIOL-VILLARD /* our CLE is AD22 */
28674c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_MASK_CLE		(1 << 22)
28774c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_ENABLE_PIN		AT91_PIN_PD15
28874c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_READY_PIN		AT91_PIN_PA22
28974c076d6SJean-Christophe PLAGNIOL-VILLARD #endif
2908e429b3eSStelian Pop 
2918e429b3eSStelian Pop /* Ethernet */
2928e429b3eSStelian Pop #define CONFIG_MACB			1
2938e429b3eSStelian Pop #define CONFIG_RMII			1
2948e429b3eSStelian Pop #define CONFIG_NET_RETRY_COUNT		20
2958e429b3eSStelian Pop #define CONFIG_RESET_PHY_R		1
2968e429b3eSStelian Pop 
2978e429b3eSStelian Pop /* USB */
2982b7178afSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_USB_ATMEL
2998e429b3eSStelian Pop #define CONFIG_USB_OHCI_NEW		1
3008e429b3eSStelian Pop #define CONFIG_DOS_PARTITION		1
3016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_CPU_INIT		1
3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_REGS_BASE		0x00a00000	/* AT91SAM9263_UHP_BASE */
3036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME		"at91sam9263"
3046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	2
3058e429b3eSStelian Pop #define CONFIG_USB_STORAGE		1
3063e0cda07SStelian Pop #define CONFIG_CMD_FAT			1
3078e429b3eSStelian Pop 
3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR			0x22000000	/* load address */
3098e429b3eSStelian Pop 
310cd46b0f2SXu, Hong #define CONFIG_SYS_MEMTEST_START		CONFIG_SYS_SDRAM_BASE
3116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END			0x23e00000
3128e429b3eSStelian Pop 
3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_USE_DATAFLASH
3148e429b3eSStelian Pop 
3158e429b3eSStelian Pop /* bootstrap + u-boot + env + linux in dataflash on CS0 */
316057c849cSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_DATAFLASH	1
3176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
3180e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET		0x4200
3196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		(CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
3200e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x4200
3218e429b3eSStelian Pop #define CONFIG_BOOTCOMMAND	"cp.b 0xC0042000 0x22000000 0x210000; bootm"
3228e429b3eSStelian Pop #define CONFIG_BOOTARGS		"console=ttyS0,115200 " \
3238e429b3eSStelian Pop 				"root=/dev/mtdblock0 " \
324918319c7SAlbin Tonnerre 				"mtdparts=atmel_nand:-(root) "\
3258e429b3eSStelian Pop 				"rw rootfstype=jffs2"
3268e429b3eSStelian Pop 
3271b3b7c64SJean-Christophe PLAGNIOL-VILLARD #elif CONFIG_SYS_USE_NANDFLASH
3288e429b3eSStelian Pop 
3298e429b3eSStelian Pop /* bootstrap + u-boot + env + linux in nandflash */
33051bfee19SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_NAND		1
3310e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET		0x60000
3320e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET_REDUND	0x80000
3330e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		0x20000		/* 1 sector = 128 kB */
3348e429b3eSStelian Pop #define CONFIG_BOOTCOMMAND	"nand read 0x22000000 0xA0000 0x200000; bootm"
3358e429b3eSStelian Pop #define CONFIG_BOOTARGS		"console=ttyS0,115200 " \
3368e429b3eSStelian Pop 				"root=/dev/mtdblock5 " \
337918319c7SAlbin Tonnerre 				"mtdparts=atmel_nand:128k(bootstrap)ro,256k(uboot)ro,128k(env1)ro,128k(env2)ro,2M(linux),-(root) " \
3388e429b3eSStelian Pop 				"rw rootfstype=jffs2"
3398e429b3eSStelian Pop 
3408e429b3eSStelian Pop #endif
3418e429b3eSStelian Pop 
3426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT		"U-Boot> "
3436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE		256
3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS		16
3456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
3466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		1
3478e429b3eSStelian Pop #define CONFIG_CMDLINE_EDITING		1
34803bab009SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_AUTO_COMPLETE
34903bab009SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER
3508e429b3eSStelian Pop 
3518e429b3eSStelian Pop /*
3528e429b3eSStelian Pop  * Size of malloc() pool
3538e429b3eSStelian Pop  */
3546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN	ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
3558e429b3eSStelian Pop 
3568e429b3eSStelian Pop #define CONFIG_STACKSIZE	(32*1024)	/* regular stack */
3578e429b3eSStelian Pop 
358cd46b0f2SXu, Hong #undef CONFIG_USE_IRQ
3598e429b3eSStelian Pop 
3608e429b3eSStelian Pop #endif
361