18e429b3eSStelian Pop /* 28e429b3eSStelian Pop * (C) Copyright 2007-2008 38e429b3eSStelian Pop * Stelian Pop <stelian.pop@leadtechdesign.com> 48e429b3eSStelian Pop * Lead Tech Design <www.leadtechdesign.com> 58e429b3eSStelian Pop * 68e429b3eSStelian Pop * Configuation settings for the AT91SAM9263EK board. 78e429b3eSStelian Pop * 88e429b3eSStelian Pop * See file CREDITS for list of people who contributed to this 98e429b3eSStelian Pop * project. 108e429b3eSStelian Pop * 118e429b3eSStelian Pop * This program is free software; you can redistribute it and/or 128e429b3eSStelian Pop * modify it under the terms of the GNU General Public License as 138e429b3eSStelian Pop * published by the Free Software Foundation; either version 2 of 148e429b3eSStelian Pop * the License, or (at your option) any later version. 158e429b3eSStelian Pop * 168e429b3eSStelian Pop * This program is distributed in the hope that it will be useful, 178e429b3eSStelian Pop * but WITHOUT ANY WARRANTY; without even the implied warranty of 188e429b3eSStelian Pop * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 198e429b3eSStelian Pop * GNU General Public License for more details. 208e429b3eSStelian Pop * 218e429b3eSStelian Pop * You should have received a copy of the GNU General Public License 228e429b3eSStelian Pop * along with this program; if not, write to the Free Software 238e429b3eSStelian Pop * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 248e429b3eSStelian Pop * MA 02111-1307 USA 258e429b3eSStelian Pop */ 268e429b3eSStelian Pop 278e429b3eSStelian Pop #ifndef __CONFIG_H 288e429b3eSStelian Pop #define __CONFIG_H 298e429b3eSStelian Pop 308e429b3eSStelian Pop /* ARM asynchronous clock */ 31ad229a44SStelian Pop #define AT91_MAIN_CLOCK 16367660 /* 16.367 MHz crystal */ 326ebff365SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 338e429b3eSStelian Pop 348e429b3eSStelian Pop #define CONFIG_ARM926EJS 1 /* This is an ARM926EJS Core */ 358e429b3eSStelian Pop #define CONFIG_AT91SAM9263 1 /* It's an Atmel AT91SAM9263 SoC*/ 368e429b3eSStelian Pop #define CONFIG_AT91SAM9263EK 1 /* on an AT91SAM9263EK Board */ 37dc39ae95SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ARCH_CPU_INIT 388e429b3eSStelian Pop #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */ 398e429b3eSStelian Pop 408e429b3eSStelian Pop #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 418e429b3eSStelian Pop #define CONFIG_SETUP_MEMORY_TAGS 1 428e429b3eSStelian Pop #define CONFIG_INITRD_TAG 1 438e429b3eSStelian Pop 44*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_USE_BOOT_NORFLASH 458e429b3eSStelian Pop #define CONFIG_SKIP_LOWLEVEL_INIT 468e429b3eSStelian Pop #define CONFIG_SKIP_RELOCATE_UBOOT 47*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #endif 488e429b3eSStelian Pop 498e429b3eSStelian Pop /* 508e429b3eSStelian Pop * Hardware drivers 518e429b3eSStelian Pop */ 528e429b3eSStelian Pop #define CONFIG_ATMEL_USART 1 538e429b3eSStelian Pop #undef CONFIG_USART0 548e429b3eSStelian Pop #undef CONFIG_USART1 558e429b3eSStelian Pop #undef CONFIG_USART2 568e429b3eSStelian Pop #define CONFIG_USART3 1 /* USART 3 is DBGU */ 578e429b3eSStelian Pop 5856a2479cSStelian Pop /* LCD */ 5956a2479cSStelian Pop #define CONFIG_LCD 1 6056a2479cSStelian Pop #define LCD_BPP LCD_COLOR8 6156a2479cSStelian Pop #define CONFIG_LCD_LOGO 1 6256a2479cSStelian Pop #undef LCD_TEST_PATTERN 6356a2479cSStelian Pop #define CONFIG_LCD_INFO 1 6456a2479cSStelian Pop #define CONFIG_LCD_INFO_BELOW_LOGO 1 656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_WHITE_ON_BLACK 1 6656a2479cSStelian Pop #define CONFIG_ATMEL_LCD 1 6756a2479cSStelian Pop #define CONFIG_ATMEL_LCD_BGR555 1 686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1 6956a2479cSStelian Pop 70a484b00bSJean-Christophe PLAGNIOL-VILLARD /* LED */ 71a484b00bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_AT91_LED 72a484b00bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_RED_LED AT91_PIN_PB7 /* this is the power led */ 73a484b00bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_GREEN_LED AT91_PIN_PB8 /* this is the user1 led */ 74a484b00bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_YELLOW_LED AT91_PIN_PC29 /* this is the user2 led */ 75a484b00bSJean-Christophe PLAGNIOL-VILLARD 768e429b3eSStelian Pop #define CONFIG_BOOTDELAY 3 778e429b3eSStelian Pop 788e429b3eSStelian Pop /* 798e429b3eSStelian Pop * BOOTP options 808e429b3eSStelian Pop */ 818e429b3eSStelian Pop #define CONFIG_BOOTP_BOOTFILESIZE 1 828e429b3eSStelian Pop #define CONFIG_BOOTP_BOOTPATH 1 838e429b3eSStelian Pop #define CONFIG_BOOTP_GATEWAY 1 848e429b3eSStelian Pop #define CONFIG_BOOTP_HOSTNAME 1 858e429b3eSStelian Pop 868e429b3eSStelian Pop /* 878e429b3eSStelian Pop * Command line configuration. 888e429b3eSStelian Pop */ 898e429b3eSStelian Pop #include <config_cmd_default.h> 908e429b3eSStelian Pop #undef CONFIG_CMD_BDI 918e429b3eSStelian Pop #undef CONFIG_CMD_FPGA 9274de7aefSWolfgang Denk #undef CONFIG_CMD_IMI 938e429b3eSStelian Pop #undef CONFIG_CMD_IMLS 9474de7aefSWolfgang Denk #undef CONFIG_CMD_LOADS 9574de7aefSWolfgang Denk #undef CONFIG_CMD_SOURCE 968e429b3eSStelian Pop 978e429b3eSStelian Pop #define CONFIG_CMD_PING 1 988e429b3eSStelian Pop #define CONFIG_CMD_DHCP 1 998e429b3eSStelian Pop #define CONFIG_CMD_NAND 1 1008e429b3eSStelian Pop #define CONFIG_CMD_USB 1 1018e429b3eSStelian Pop 1028e429b3eSStelian Pop /* SDRAM */ 1038e429b3eSStelian Pop #define CONFIG_NR_DRAM_BANKS 1 1048e429b3eSStelian Pop #define PHYS_SDRAM 0x20000000 1058e429b3eSStelian Pop #define PHYS_SDRAM_SIZE 0x04000000 /* 64 megs */ 1068e429b3eSStelian Pop 1078e429b3eSStelian Pop /* DataFlash */ 1084758ebddSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ATMEL_DATAFLASH_SPI 1098e429b3eSStelian Pop #define CONFIG_HAS_DATAFLASH 1 1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SPI_WRITE_TOUT (5*CONFIG_SYS_HZ) 1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_DATAFLASH_BANKS 1 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */ 1138e429b3eSStelian Pop #define AT91_SPI_CLK 15000000 1148e429b3eSStelian Pop #define DATAFLASH_TCSS (0x1a << 16) 1158e429b3eSStelian Pop #define DATAFLASH_TCHS (0x1 << 24) 1168e429b3eSStelian Pop 1178e429b3eSStelian Pop /* NOR flash, if populated */ 118*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_USE_NORFLASH 1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1 12000b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1 1218e429b3eSStelian Pop #define PHYS_FLASH_1 0x10000000 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 1246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 125*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD 126*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_SEC 1:0-3 127*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 128*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 << 10) 129*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 130*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x007FE000) 131*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SIZE) 132*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD 133*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* Address and size of Primary Environment Sector */ 134*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x2000 135*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD 136*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define xstr(s) str(s) 137*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define str(s) #s 138*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD 139*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_EXTRA_ENV_SETTINGS \ 140*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD "monitor_base=" xstr(CONFIG_SYS_MONITOR_BASE) "\0" \ 141*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD "update=" \ 142*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD "protect off ${monitor_base} +${filesize};" \ 143*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD "erase ${monitor_base} +${filesize};" \ 144*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD "cp.b ${load_addr} ${monitor_base} ${filesize};" \ 145*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD "protect on ${monitor_base} +${filesize}\0" 146*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD 147*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SKIP_LOWLEVEL_INIT 148*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define MASTER_PLL_MUL 171 149*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define MASTER_PLL_DIV 14 150*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD 151*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* clocks */ 152*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MOR_VAL \ 153*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD (AT91_PMC_MOSCEN | \ 154*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD (255 << 8)) /* Main Oscillator Start-up Time */ 155*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PLLAR_VAL \ 156*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD (AT91_PMC_PLLA_WR_ERRATA | /* Bit 29 must be 1 when prog */ \ 157*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_PMC_OUT | \ 158*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_PMC_PLLCOUNT | /* PLL Counter */ \ 159*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD (2 << 28) | /* PLL Clock Frequency Range */ \ 160*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD ((MASTER_PLL_MUL - 1) << 16) | (MASTER_PLL_DIV)) 161*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD 162*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* PCK/2 = MCK Master Clock from PLLA */ 163*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MCKR1_VAL \ 164*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD (AT91_PMC_CSS_SLOW | \ 165*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_PMC_PRES_1 | \ 166*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91SAM9_PMC_MDIV_2 | \ 167*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_PMC_PDIV_1) 168*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* PCK/2 = MCK Master Clock from PLLA */ 169*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MCKR2_VAL \ 170*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD (AT91_PMC_CSS_PLLA | \ 171*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_PMC_PRES_1 | \ 172*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91SAM9_PMC_MDIV_2 | \ 173*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_PMC_PDIV_1) 174*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD 175*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* define PDC[31:16] as DATA[31:16] */ 176*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000 177*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* no pull-up for D[31:16] */ 178*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000 179*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */ 180*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MATRIX_EBI0CSA_VAL \ 181*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD (AT91_MATRIX_EBI0_DBPUC | AT91_MATRIX_EBI0_VDDIOMSEL_3_3V | \ 182*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_MATRIX_EBI0_CS1A_SDRAMC) 183*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD 184*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* SDRAM */ 185*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* SDRAMC_MR Mode register */ 186*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL1 0 187*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* SDRAMC_TR - Refresh Timer register */ 188*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_TR_VAL1 0x13C 189*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* SDRAMC_CR - Configuration register*/ 190*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_CR_VAL \ 191*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD (AT91_SDRAMC_NC_9 | \ 192*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_SDRAMC_NR_13 | \ 193*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_SDRAMC_NB_4 | \ 194*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_SDRAMC_CAS_3 | \ 195*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_SDRAMC_DBW_32 | \ 196*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD (1 << 8) | /* Write Recovery Delay */ \ 197*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD (7 << 12) | /* Row Cycle Delay */ \ 198*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD (2 << 16) | /* Row Precharge Delay */ \ 199*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD (2 << 20) | /* Row to Column Delay */ \ 200*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD (5 << 24) | /* Active to Precharge Delay */ \ 201*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD (1 << 28)) /* Exit Self Refresh to Active Delay */ 202*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD 203*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* Memory Device Register -> SDRAM */ 204*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM 205*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE 206*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */ 207*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH 208*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */ 209*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */ 210*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */ 211*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */ 212*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */ 213*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */ 214*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */ 215*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */ 216*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR 217*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */ 218*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL 219*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */ 220*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */ 221*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */ 222*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD 223*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */ 224*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_SETUP0_VAL \ 225*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD (AT91_SMC_NWESETUP_(10) | AT91_SMC_NCS_WRSETUP_(10) | \ 226*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_SMC_NRDSETUP_(10) | AT91_SMC_NCS_RDSETUP_(10)) 227*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_PULSE0_VAL \ 228*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD (AT91_SMC_NWEPULSE_(11) | AT91_SMC_NCS_WRPULSE_(11) | \ 229*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_SMC_NRDPULSE_(11) | AT91_SMC_NCS_RDPULSE_(11)) 230*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_CYCLE0_VAL \ 231*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD (AT91_SMC_NWECYCLE_(22) | AT91_SMC_NRDCYCLE_(22)) 232*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SMC0_MODE0_VAL \ 233*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD (AT91_SMC_READMODE | AT91_SMC_WRITEMODE | \ 234*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_SMC_DBW_16 | \ 235*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_SMC_TDFMODE | \ 236*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_SMC_TDF_(6)) 237*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD 238*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* user reset enable */ 239*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RSTC_RMR_VAL \ 240*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD (AT91_RSTC_KEY | \ 241*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_RSTC_PROCRST | \ 242*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_RSTC_RSTTYP_WAKEUP | \ 243*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_RSTC_RSTTYP_WATCHDOG) 244*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD 245*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD /* Disable Watchdog */ 246*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_WDTC_WDMR_VAL \ 247*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD (AT91_WDT_WDIDLEHLT | AT91_WDT_WDDBGHLT | \ 248*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_WDT_WDV | \ 249*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_WDT_WDDIS | \ 250*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD AT91_WDT_WDD) 251*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #endif 252*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD 253*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #else 254*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NO_FLASH 1 2558e429b3eSStelian Pop #endif 2568e429b3eSStelian Pop 2578e429b3eSStelian Pop /* NAND flash */ 25874c076d6SJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_CMD_NAND 25974c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_NAND_ATMEL 2606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_NAND_DEVICE 1 2616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_BASE 0x40000000 2626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_DBW_8 1 26374c076d6SJean-Christophe PLAGNIOL-VILLARD /* our ALE is AD21 */ 26474c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_MASK_ALE (1 << 21) 26574c076d6SJean-Christophe PLAGNIOL-VILLARD /* our CLE is AD22 */ 26674c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_MASK_CLE (1 << 22) 26774c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD15 26874c076d6SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PA22 26974c076d6SJean-Christophe PLAGNIOL-VILLARD #endif 2708e429b3eSStelian Pop 2718e429b3eSStelian Pop /* Ethernet */ 2728e429b3eSStelian Pop #define CONFIG_MACB 1 2738e429b3eSStelian Pop #define CONFIG_RMII 1 2748e429b3eSStelian Pop #define CONFIG_NET_MULTI 1 2758e429b3eSStelian Pop #define CONFIG_NET_RETRY_COUNT 20 2768e429b3eSStelian Pop #define CONFIG_RESET_PHY_R 1 2778e429b3eSStelian Pop 2788e429b3eSStelian Pop /* USB */ 2792b7178afSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_USB_ATMEL 2808e429b3eSStelian Pop #define CONFIG_USB_OHCI_NEW 1 2818e429b3eSStelian Pop #define CONFIG_DOS_PARTITION 1 2826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_CPU_INIT 1 2836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */ 2846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263" 2856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2 2868e429b3eSStelian Pop #define CONFIG_USB_STORAGE 1 2873e0cda07SStelian Pop #define CONFIG_CMD_FAT 1 2888e429b3eSStelian Pop 2896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */ 2908e429b3eSStelian Pop 2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM 2926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x23e00000 2938e429b3eSStelian Pop 2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_USE_DATAFLASH 2958e429b3eSStelian Pop 2968e429b3eSStelian Pop /* bootstrap + u-boot + env + linux in dataflash on CS0 */ 297057c849cSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_DATAFLASH 1 2986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400) 2990e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET 0x4200 3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET) 3010e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x4200 3028e429b3eSStelian Pop #define CONFIG_BOOTCOMMAND "cp.b 0xC0042000 0x22000000 0x210000; bootm" 3038e429b3eSStelian Pop #define CONFIG_BOOTARGS "console=ttyS0,115200 " \ 3048e429b3eSStelian Pop "root=/dev/mtdblock0 " \ 3058e429b3eSStelian Pop "mtdparts=at91_nand:-(root) "\ 3068e429b3eSStelian Pop "rw rootfstype=jffs2" 3078e429b3eSStelian Pop 308*1b3b7c64SJean-Christophe PLAGNIOL-VILLARD #elif CONFIG_SYS_USE_NANDFLASH 3098e429b3eSStelian Pop 3108e429b3eSStelian Pop /* bootstrap + u-boot + env + linux in nandflash */ 31151bfee19SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_NAND 1 3120e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET 0x60000 3130e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_OFFSET_REDUND 0x80000 3140e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */ 3158e429b3eSStelian Pop #define CONFIG_BOOTCOMMAND "nand read 0x22000000 0xA0000 0x200000; bootm" 3168e429b3eSStelian Pop #define CONFIG_BOOTARGS "console=ttyS0,115200 " \ 3178e429b3eSStelian Pop "root=/dev/mtdblock5 " \ 3188e429b3eSStelian Pop "mtdparts=at91_nand:128k(bootstrap)ro,256k(uboot)ro,128k(env1)ro,128k(env2)ro,2M(linux),-(root) " \ 3198e429b3eSStelian Pop "rw rootfstype=jffs2" 3208e429b3eSStelian Pop 3218e429b3eSStelian Pop #endif 3228e429b3eSStelian Pop 3238e429b3eSStelian Pop #define CONFIG_BAUDRATE 115200 3246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE {115200 , 19200, 38400, 57600, 9600 } 3258e429b3eSStelian Pop 3266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "U-Boot> " 3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 3286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 3306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP 1 3318e429b3eSStelian Pop #define CONFIG_CMDLINE_EDITING 1 33203bab009SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_AUTO_COMPLETE 33303bab009SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 33403bab009SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 3358e429b3eSStelian Pop 3368e429b3eSStelian Pop #define ROUND(A, B) (((A) + (B)) & ~((B) - 1)) 3378e429b3eSStelian Pop /* 3388e429b3eSStelian Pop * Size of malloc() pool 3398e429b3eSStelian Pop */ 3406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000) 3416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE 128 /* 128 bytes for initial data */ 3428e429b3eSStelian Pop 3438e429b3eSStelian Pop #define CONFIG_STACKSIZE (32*1024) /* regular stack */ 3448e429b3eSStelian Pop 3458e429b3eSStelian Pop #ifdef CONFIG_USE_IRQ 3468e429b3eSStelian Pop #error CONFIG_USE_IRQ not supported 3478e429b3eSStelian Pop #endif 3488e429b3eSStelian Pop 3498e429b3eSStelian Pop #endif 350