xref: /rk3399_rockchip-uboot/include/configs/at91sam9261ek.h (revision 057c849c45b9ee19df8ff3acdeee66be52819962)
1d99a8ff6SStelian Pop /*
2d99a8ff6SStelian Pop  * (C) Copyright 2007-2008
3d99a8ff6SStelian Pop  * Stelian Pop <stelian.pop@leadtechdesign.com>
4d99a8ff6SStelian Pop  * Lead Tech Design <www.leadtechdesign.com>
5d99a8ff6SStelian Pop  *
6d99a8ff6SStelian Pop  * Configuation settings for the AT91SAM9261EK board.
7d99a8ff6SStelian Pop  *
8d99a8ff6SStelian Pop  * See file CREDITS for list of people who contributed to this
9d99a8ff6SStelian Pop  * project.
10d99a8ff6SStelian Pop  *
11d99a8ff6SStelian Pop  * This program is free software; you can redistribute it and/or
12d99a8ff6SStelian Pop  * modify it under the terms of the GNU General Public License as
13d99a8ff6SStelian Pop  * published by the Free Software Foundation; either version 2 of
14d99a8ff6SStelian Pop  * the License, or (at your option) any later version.
15d99a8ff6SStelian Pop  *
16d99a8ff6SStelian Pop  * This program is distributed in the hope that it will be useful,
17d99a8ff6SStelian Pop  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18d99a8ff6SStelian Pop  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19d99a8ff6SStelian Pop  * GNU General Public License for more details.
20d99a8ff6SStelian Pop  *
21d99a8ff6SStelian Pop  * You should have received a copy of the GNU General Public License
22d99a8ff6SStelian Pop  * along with this program; if not, write to the Free Software
23d99a8ff6SStelian Pop  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24d99a8ff6SStelian Pop  * MA 02111-1307 USA
25d99a8ff6SStelian Pop  */
26d99a8ff6SStelian Pop 
27d99a8ff6SStelian Pop #ifndef __CONFIG_H
28d99a8ff6SStelian Pop #define __CONFIG_H
29d99a8ff6SStelian Pop 
30d99a8ff6SStelian Pop /* ARM asynchronous clock */
31820f2a95SStelian Pop #define AT91_CPU_NAME		"AT91SAM9261"
32d99a8ff6SStelian Pop #define AT91_MAIN_CLOCK		198656000	/* from 18.432 MHz crystal */
33d99a8ff6SStelian Pop #define AT91_MASTER_CLOCK	99328000	/* peripheral = main / 2 */
34d99a8ff6SStelian Pop #define CFG_HZ			1000000		/* 1us resolution */
35d99a8ff6SStelian Pop 
36d99a8ff6SStelian Pop #define AT91_SLOW_CLOCK		32768	/* slow clock */
37d99a8ff6SStelian Pop 
38d99a8ff6SStelian Pop #define CONFIG_ARM926EJS	1	/* This is an ARM926EJS Core	*/
39d99a8ff6SStelian Pop #define CONFIG_AT91SAM9261	1	/* It's an Atmel AT91SAM9261 SoC*/
40d99a8ff6SStelian Pop #define CONFIG_AT91SAM9261EK	1	/* on an AT91SAM9261EK Board	*/
41d99a8ff6SStelian Pop #undef CONFIG_USE_IRQ			/* we don't need IRQ/FIQ stuff	*/
42d99a8ff6SStelian Pop 
43d99a8ff6SStelian Pop #define CONFIG_CMDLINE_TAG	1	/* enable passing of ATAGs	*/
44d99a8ff6SStelian Pop #define CONFIG_SETUP_MEMORY_TAGS 1
45d99a8ff6SStelian Pop #define CONFIG_INITRD_TAG	1
46d99a8ff6SStelian Pop 
47d99a8ff6SStelian Pop #define CONFIG_SKIP_LOWLEVEL_INIT
48d99a8ff6SStelian Pop #define CONFIG_SKIP_RELOCATE_UBOOT
49d99a8ff6SStelian Pop 
50d99a8ff6SStelian Pop /*
51d99a8ff6SStelian Pop  * Hardware drivers
52d99a8ff6SStelian Pop  */
53d99a8ff6SStelian Pop #define CONFIG_ATMEL_USART	1
54d99a8ff6SStelian Pop #undef CONFIG_USART0
55d99a8ff6SStelian Pop #undef CONFIG_USART1
56d99a8ff6SStelian Pop #undef CONFIG_USART2
57d99a8ff6SStelian Pop #define CONFIG_USART3		1	/* USART 3 is DBGU */
58d99a8ff6SStelian Pop 
59820f2a95SStelian Pop /* LCD */
60820f2a95SStelian Pop #define CONFIG_LCD			1
61820f2a95SStelian Pop #define LCD_BPP				LCD_COLOR8
62820f2a95SStelian Pop #define CONFIG_LCD_LOGO			1
63820f2a95SStelian Pop #undef LCD_TEST_PATTERN
64820f2a95SStelian Pop #define CONFIG_LCD_INFO			1
65820f2a95SStelian Pop #define CONFIG_LCD_INFO_BELOW_LOGO	1
66820f2a95SStelian Pop #define CFG_WHITE_ON_BLACK		1
67820f2a95SStelian Pop #define CONFIG_ATMEL_LCD		1
68820f2a95SStelian Pop #define CONFIG_ATMEL_LCD_BGR555		1
69820f2a95SStelian Pop #define CFG_CONSOLE_IS_IN_ENV		1
70820f2a95SStelian Pop 
71d99a8ff6SStelian Pop #define CONFIG_BOOTDELAY	3
72d99a8ff6SStelian Pop 
73d99a8ff6SStelian Pop /*
74d99a8ff6SStelian Pop  * BOOTP options
75d99a8ff6SStelian Pop  */
76d99a8ff6SStelian Pop #define CONFIG_BOOTP_BOOTFILESIZE	1
77d99a8ff6SStelian Pop #define CONFIG_BOOTP_BOOTPATH		1
78d99a8ff6SStelian Pop #define CONFIG_BOOTP_GATEWAY		1
79d99a8ff6SStelian Pop #define CONFIG_BOOTP_HOSTNAME		1
80d99a8ff6SStelian Pop 
81d99a8ff6SStelian Pop /*
82d99a8ff6SStelian Pop  * Command line configuration.
83d99a8ff6SStelian Pop  */
84d99a8ff6SStelian Pop #include <config_cmd_default.h>
85d99a8ff6SStelian Pop #undef CONFIG_CMD_BDI
86d99a8ff6SStelian Pop #undef CONFIG_CMD_IMI
87d99a8ff6SStelian Pop #undef CONFIG_CMD_AUTOSCRIPT
88d99a8ff6SStelian Pop #undef CONFIG_CMD_FPGA
89d99a8ff6SStelian Pop #undef CONFIG_CMD_LOADS
90d99a8ff6SStelian Pop #undef CONFIG_CMD_IMLS
91d99a8ff6SStelian Pop 
92d99a8ff6SStelian Pop #define CONFIG_CMD_PING		1
93d99a8ff6SStelian Pop #define CONFIG_CMD_DHCP		1
94d99a8ff6SStelian Pop #define CONFIG_CMD_NAND		1
95d99a8ff6SStelian Pop #define CONFIG_CMD_USB		1
96d99a8ff6SStelian Pop 
97d99a8ff6SStelian Pop /* SDRAM */
98d99a8ff6SStelian Pop #define CONFIG_NR_DRAM_BANKS		1
99d99a8ff6SStelian Pop #define PHYS_SDRAM			0x20000000
100d99a8ff6SStelian Pop #define PHYS_SDRAM_SIZE			0x04000000	/* 64 megs */
101d99a8ff6SStelian Pop 
102d99a8ff6SStelian Pop /* DataFlash */
103d99a8ff6SStelian Pop #define CONFIG_HAS_DATAFLASH		1
104d99a8ff6SStelian Pop #define CFG_SPI_WRITE_TOUT		(5*CFG_HZ)
105d99a8ff6SStelian Pop #define CFG_MAX_DATAFLASH_BANKS		2
106d99a8ff6SStelian Pop #define CFG_DATAFLASH_LOGIC_ADDR_CS0	0xC0000000	/* CS0 */
107d99a8ff6SStelian Pop #define CFG_DATAFLASH_LOGIC_ADDR_CS3	0xD0000000	/* CS3 */
108d99a8ff6SStelian Pop #define AT91_SPI_CLK			15000000
109d99a8ff6SStelian Pop #define DATAFLASH_TCSS			(0x1a << 16)
110d99a8ff6SStelian Pop #define DATAFLASH_TCHS			(0x1 << 24)
111d99a8ff6SStelian Pop 
112d99a8ff6SStelian Pop /* NAND flash */
113d99a8ff6SStelian Pop #define NAND_MAX_CHIPS			1
114d99a8ff6SStelian Pop #define CFG_MAX_NAND_DEVICE		1
115d99a8ff6SStelian Pop #define CFG_NAND_BASE			0x40000000
116d99a8ff6SStelian Pop #define CFG_NAND_DBW_8			1
117d99a8ff6SStelian Pop 
118d99a8ff6SStelian Pop /* NOR flash - no real flash on this board */
119d99a8ff6SStelian Pop #define CFG_NO_FLASH			1
120d99a8ff6SStelian Pop 
121d99a8ff6SStelian Pop /* Ethernet */
122d99a8ff6SStelian Pop #define CONFIG_DRIVER_DM9000		1
123d99a8ff6SStelian Pop #define CONFIG_DM9000_BASE		0x30000000
124d99a8ff6SStelian Pop #define DM9000_IO			CONFIG_DM9000_BASE
125d99a8ff6SStelian Pop #define DM9000_DATA			(CONFIG_DM9000_BASE + 4)
126d99a8ff6SStelian Pop #define CONFIG_DM9000_USE_16BIT		1
127d99a8ff6SStelian Pop #define CONFIG_NET_RETRY_COUNT		20
128d99a8ff6SStelian Pop #define CONFIG_RESET_PHY_R		1
129d99a8ff6SStelian Pop 
130d99a8ff6SStelian Pop /* USB */
131d99a8ff6SStelian Pop #define CONFIG_USB_OHCI_NEW		1
132d99a8ff6SStelian Pop #define LITTLEENDIAN			1
133d99a8ff6SStelian Pop #define CONFIG_DOS_PARTITION		1
134d99a8ff6SStelian Pop #define CFG_USB_OHCI_CPU_INIT		1
135d99a8ff6SStelian Pop #define CFG_USB_OHCI_REGS_BASE		0x00500000	/* AT91SAM9261_UHP_BASE */
136d99a8ff6SStelian Pop #define CFG_USB_OHCI_SLOT_NAME		"at91sam9261"
137d99a8ff6SStelian Pop #define CFG_USB_OHCI_MAX_ROOT_PORTS	2
138d99a8ff6SStelian Pop #define CONFIG_USB_STORAGE		1
139d99a8ff6SStelian Pop 
140d99a8ff6SStelian Pop #define CFG_LOAD_ADDR			0x22000000	/* load address */
141d99a8ff6SStelian Pop 
142d99a8ff6SStelian Pop #define CFG_MEMTEST_START		PHYS_SDRAM
143d99a8ff6SStelian Pop #define CFG_MEMTEST_END			0x23e00000
144d99a8ff6SStelian Pop 
145d99a8ff6SStelian Pop #define CFG_USE_DATAFLASH_CS0		1
146d99a8ff6SStelian Pop #undef CFG_USE_NANDFLASH
147d99a8ff6SStelian Pop 
148d99a8ff6SStelian Pop #ifdef CFG_USE_DATAFLASH_CS0
149d99a8ff6SStelian Pop 
150d99a8ff6SStelian Pop /* bootstrap + u-boot + env + linux in dataflash on CS0 */
151*057c849cSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_DATAFLASH	1
152d99a8ff6SStelian Pop #define CFG_MONITOR_BASE	(CFG_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
153d99a8ff6SStelian Pop #define CFG_ENV_OFFSET		0x4200
154d99a8ff6SStelian Pop #define CFG_ENV_ADDR		(CFG_DATAFLASH_LOGIC_ADDR_CS0 + CFG_ENV_OFFSET)
155d99a8ff6SStelian Pop #define CFG_ENV_SIZE		0x4200
156d99a8ff6SStelian Pop #define CONFIG_BOOTCOMMAND	"cp.b 0xC0042000 0x22000000 0x210000; bootm"
157d99a8ff6SStelian Pop #define CONFIG_BOOTARGS		"console=ttyS0,115200 "			\
158d99a8ff6SStelian Pop 				"root=/dev/mtdblock0 "			\
159d99a8ff6SStelian Pop 				"mtdparts=at91_nand:-(root) "		\
160d99a8ff6SStelian Pop 				"rw rootfstype=jffs2"
161d99a8ff6SStelian Pop 
162d99a8ff6SStelian Pop #else /* CFG_USE_NANDFLASH */
163d99a8ff6SStelian Pop 
164d99a8ff6SStelian Pop /* bootstrap + u-boot + env + linux in nandflash */
165d99a8ff6SStelian Pop #define CFG_ENV_IS_IN_NAND	1
166d99a8ff6SStelian Pop #define CFG_ENV_OFFSET		0x60000
167d99a8ff6SStelian Pop #define CFG_ENV_OFFSET_REDUND	0x80000
168d99a8ff6SStelian Pop #define CFG_ENV_SIZE		0x20000		/* 1 sector = 128 kB */
169d99a8ff6SStelian Pop #define CONFIG_BOOTCOMMAND	"nand read 0x22000000 0xA0000 0x200000; bootm"
170d99a8ff6SStelian Pop #define CONFIG_BOOTARGS		"console=ttyS0,115200 "			\
171d99a8ff6SStelian Pop 				"root=/dev/mtdblock5 "			\
172d99a8ff6SStelian Pop 				"mtdparts=at91_nand:128k(bootstrap)ro,"	\
173d99a8ff6SStelian Pop 				"256k(uboot)ro,128k(env1)ro,"		\
174d99a8ff6SStelian Pop 				"128k(env2)ro,2M(linux),-(root) "	\
175d99a8ff6SStelian Pop 				"rw rootfstype=jffs2"
176d99a8ff6SStelian Pop 
177d99a8ff6SStelian Pop #endif
178d99a8ff6SStelian Pop 
179d99a8ff6SStelian Pop #define CONFIG_BAUDRATE		115200
180d99a8ff6SStelian Pop #define CFG_BAUDRATE_TABLE	{115200 , 19200, 38400, 57600, 9600 }
181d99a8ff6SStelian Pop 
182d99a8ff6SStelian Pop #define CFG_PROMPT		"U-Boot> "
183d99a8ff6SStelian Pop #define CFG_CBSIZE		256
184d99a8ff6SStelian Pop #define CFG_MAXARGS		16
185d99a8ff6SStelian Pop #define CFG_PBSIZE		(CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)
186d99a8ff6SStelian Pop #define CFG_LONGHELP		1
187d99a8ff6SStelian Pop #define CONFIG_CMDLINE_EDITING	1
188d99a8ff6SStelian Pop 
189d99a8ff6SStelian Pop #define ROUND(A, B)		(((A) + (B)) & ~((B) - 1))
190d99a8ff6SStelian Pop /*
191d99a8ff6SStelian Pop  * Size of malloc() pool
192d99a8ff6SStelian Pop  */
193d99a8ff6SStelian Pop #define CFG_MALLOC_LEN		ROUND(3 * CFG_ENV_SIZE + 128*1024, 0x1000)
194d99a8ff6SStelian Pop #define CFG_GBL_DATA_SIZE	128	/* 128 bytes for initial data */
195d99a8ff6SStelian Pop 
196d99a8ff6SStelian Pop #define CONFIG_STACKSIZE	(32*1024)	/* regular stack */
197d99a8ff6SStelian Pop 
198d99a8ff6SStelian Pop #ifdef CONFIG_USE_IRQ
199d99a8ff6SStelian Pop #error CONFIG_USE_IRQ not supported
200d99a8ff6SStelian Pop #endif
201d99a8ff6SStelian Pop 
202d99a8ff6SStelian Pop #endif
203