xref: /rk3399_rockchip-uboot/include/configs/at91rm9200ek.h (revision 1f20fc53b382ece8da7440f354b219deb7ed19df)
1cb82a532SUlf Samuelsson /*
299fa97e9SAndreas Bießmann  * Copyright (C) 2010 Andreas Bießmann <biessmann.devel@googlemail.com>
399fa97e9SAndreas Bießmann  *
499fa97e9SAndreas Bießmann  * based on previous work by
599fa97e9SAndreas Bießmann  *
6cb82a532SUlf Samuelsson  * Ulf Samuelsson <ulf@atmel.com>
7cb82a532SUlf Samuelsson  * Rick Bronson <rick@efn.org>
8cb82a532SUlf Samuelsson  *
9cb82a532SUlf Samuelsson  * Configuration settings for the AT91RM9200EK board.
10cb82a532SUlf Samuelsson  *
111a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
12cb82a532SUlf Samuelsson  */
13cb82a532SUlf Samuelsson 
1499fa97e9SAndreas Bießmann #ifndef __AT91RM9200EK_CONFIG_H__
1599fa97e9SAndreas Bießmann #define __AT91RM9200EK_CONFIG_H__
16cb82a532SUlf Samuelsson 
17*1ace4022SAlexey Brodkin #include <linux/sizes.h>
18425de62dSJens Scharsig 
19cb82a532SUlf Samuelsson /*
203a4ff8b3SAndreas Bießmann  * set some initial configurations depending on configure target
213a4ff8b3SAndreas Bießmann  *
223a4ff8b3SAndreas Bießmann  * at91rm9200ek_config     -> boot from 0x0 in NOR Flash at CS0
233a4ff8b3SAndreas Bießmann  * at91rm9200ek_ram_config -> continue booting from 0x20100000 in RAM; lowlevel
243a4ff8b3SAndreas Bießmann  *                            initialisation was done by some preloader
253a4ff8b3SAndreas Bießmann  */
263a4ff8b3SAndreas Bießmann #ifdef CONFIG_RAMBOOT
273a4ff8b3SAndreas Bießmann #define CONFIG_SKIP_LOWLEVEL_INIT
283a4ff8b3SAndreas Bießmann #define CONFIG_SYS_TEXT_BASE 0x20100000
293a4ff8b3SAndreas Bießmann #else
303a4ff8b3SAndreas Bießmann #define CONFIG_SYS_TEXT_BASE 0x10000000
313a4ff8b3SAndreas Bießmann #endif
323a4ff8b3SAndreas Bießmann 
333a4ff8b3SAndreas Bießmann /*
3499fa97e9SAndreas Bießmann  * AT91C_XTAL_CLOCK is the frequency of external xtal in hertz
3599fa97e9SAndreas Bießmann  * AT91C_MAIN_CLOCK is the frequency of PLLA output
3699fa97e9SAndreas Bießmann  * AT91C_MASTER_CLOCK is the peripherial clock
3799fa97e9SAndreas Bießmann  * CONFIG_SYS_HZ_CLOCK is the value for CCR in tc0 (divider 2 is implicitely
3899fa97e9SAndreas Bießmann  *  set in arch/arm/cpu/arm920t/at91/timer.c)
3999fa97e9SAndreas Bießmann  * CONFIG_SYS_HZ is the tick rate for timer tc0
40cb82a532SUlf Samuelsson  */
4199fa97e9SAndreas Bießmann #define AT91C_XTAL_CLOCK		18432000
426a372e94SAndreas Bießmann #define CONFIG_SYS_AT91_SLOW_CLOCK	32768
4399fa97e9SAndreas Bießmann #define AT91C_MAIN_CLOCK		((AT91C_XTAL_CLOCK / 4) * 39)
4499fa97e9SAndreas Bießmann #define AT91C_MASTER_CLOCK		(AT91C_MAIN_CLOCK / 3 )
4599fa97e9SAndreas Bießmann #define CONFIG_SYS_HZ_CLOCK		(AT91C_MASTER_CLOCK / 2)
4699fa97e9SAndreas Bießmann 
4799fa97e9SAndreas Bießmann /* CPU configuration */
4899fa97e9SAndreas Bießmann #define CONFIG_AT91RM9200
4999fa97e9SAndreas Bießmann #define CONFIG_AT91RM9200EK
5099fa97e9SAndreas Bießmann #define CONFIG_CPUAT91
5199fa97e9SAndreas Bießmann #define USE_920T_MMU
5299fa97e9SAndreas Bießmann 
536a372e94SAndreas Bießmann #include <asm/hardware.h>	/* needed for port definitions */
546a372e94SAndreas Bießmann 
5599fa97e9SAndreas Bießmann #define CONFIG_CMDLINE_TAG
5699fa97e9SAndreas Bießmann #define CONFIG_SETUP_MEMORY_TAGS
5799fa97e9SAndreas Bießmann #define CONFIG_INITRD_TAG
5899fa97e9SAndreas Bießmann 
59cb82a532SUlf Samuelsson /*
6099fa97e9SAndreas Bießmann  * Memory Configuration
61cb82a532SUlf Samuelsson  */
6299fa97e9SAndreas Bießmann #define CONFIG_NR_DRAM_BANKS		1
6399fa97e9SAndreas Bießmann #define CONFIG_SYS_SDRAM_BASE		0x20000000
6499fa97e9SAndreas Bießmann #define CONFIG_SYS_SDRAM_SIZE		SZ_32M
65cb82a532SUlf Samuelsson 
6699fa97e9SAndreas Bießmann #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE
6799fa97e9SAndreas Bießmann #define CONFIG_SYS_MEMTEST_END		\
6899fa97e9SAndreas Bießmann 		(CONFIG_SYS_MEMTEST_START + CONFIG_SYS_SDRAM_SIZE - SZ_256K)
69cb82a532SUlf Samuelsson 
70cb82a532SUlf Samuelsson /*
71cb82a532SUlf Samuelsson  * LowLevel Init
72cb82a532SUlf Samuelsson  */
73cb82a532SUlf Samuelsson #ifndef CONFIG_SKIP_LOWLEVEL_INIT
7499fa97e9SAndreas Bießmann #define CONFIG_SYS_USE_MAIN_OSCILLATOR
75cb82a532SUlf Samuelsson /* flash */
76cb82a532SUlf Samuelsson #define CONFIG_SYS_EBI_CFGR_VAL	0x00000000
77cb82a532SUlf Samuelsson #define CONFIG_SYS_SMC_CSR0_VAL	0x00003284 /* 16bit, 2 TDF, 4 WS */
78cb82a532SUlf Samuelsson 
79cb82a532SUlf Samuelsson /* clocks */
80cb82a532SUlf Samuelsson #define CONFIG_SYS_PLLAR_VAL	0x20263E04 /* 179.712000 MHz for PCK */
81cb82a532SUlf Samuelsson #define CONFIG_SYS_PLLBR_VAL	0x10483E0E /* 48.054857 MHz (divider by 2 for USB) */
82cb82a532SUlf Samuelsson /* PCK/3 = MCK Master Clock = 59.904000MHz from PLLA */
83cb82a532SUlf Samuelsson #define CONFIG_SYS_MCKR_VAL	0x00000202
84cb82a532SUlf Samuelsson 
85cb82a532SUlf Samuelsson /* sdram */
86cb82a532SUlf Samuelsson #define CONFIG_SYS_PIOC_ASR_VAL	0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
87cb82a532SUlf Samuelsson #define CONFIG_SYS_PIOC_BSR_VAL	0x00000000
88cb82a532SUlf Samuelsson #define CONFIG_SYS_PIOC_PDR_VAL	0xFFFF0000
89cb82a532SUlf Samuelsson #define CONFIG_SYS_EBI_CSA_VAL	0x00000002 /* CS1=CONFIG_SYS_SDRAM */
90cb82a532SUlf Samuelsson #define CONFIG_SYS_SDRC_CR_VAL	0x2188c155 /* set up the CONFIG_SYS_SDRAM */
9199fa97e9SAndreas Bießmann #define CONFIG_SYS_SDRAM	CONFIG_SYS_SDRAM_BASE /* address of the SDRAM */
92066df1a5SAndreas Bießmann #define CONFIG_SYS_SDRAM1	(CONFIG_SYS_SDRAM_BASE+0x80)
93cb82a532SUlf Samuelsson #define CONFIG_SYS_SDRAM_VAL	0x00000000 /* value written to CONFIG_SYS_SDRAM */
94cb82a532SUlf Samuelsson #define CONFIG_SYS_SDRC_MR_VAL	0x00000002 /* Precharge All */
95cb82a532SUlf Samuelsson #define CONFIG_SYS_SDRC_MR_VAL1	0x00000004 /* refresh */
96cb82a532SUlf Samuelsson #define CONFIG_SYS_SDRC_MR_VAL2	0x00000003 /* Load Mode Register */
97cb82a532SUlf Samuelsson #define CONFIG_SYS_SDRC_MR_VAL3	0x00000000 /* Normal Mode */
98cb82a532SUlf Samuelsson #define CONFIG_SYS_SDRC_TR_VAL	0x000002E0 /* Write refresh rate */
99cb82a532SUlf Samuelsson #endif	/* CONFIG_SKIP_LOWLEVEL_INIT */
100cb82a532SUlf Samuelsson 
101cb82a532SUlf Samuelsson /*
102cb82a532SUlf Samuelsson  * Hardware drivers
103cb82a532SUlf Samuelsson  */
104cb82a532SUlf Samuelsson /*
10599fa97e9SAndreas Bießmann  * Choose a USART for serial console
10699fa97e9SAndreas Bießmann  * CONFIG_DBGU is DBGU unit on J10
10799fa97e9SAndreas Bießmann  * CONFIG_USART1 is USART1 on J14
108cb82a532SUlf Samuelsson  */
1093432a93bSAndreas Bießmann #define CONFIG_ATMEL_USART
1103432a93bSAndreas Bießmann #define CONFIG_USART_BASE	ATMEL_BASE_DBGU
1113432a93bSAndreas Bießmann #define CONFIG_USART_ID		0/* ignored in arm */
112cb82a532SUlf Samuelsson 
113cb82a532SUlf Samuelsson /*
114cb82a532SUlf Samuelsson  * Command line configuration.
115cb82a532SUlf Samuelsson  */
116cb82a532SUlf Samuelsson 
117cb82a532SUlf Samuelsson /*
118cb82a532SUlf Samuelsson  * Network Driver Setting
119cb82a532SUlf Samuelsson  */
12099fa97e9SAndreas Bießmann #define CONFIG_DRIVER_AT91EMAC
12199fa97e9SAndreas Bießmann #define CONFIG_SYS_RX_ETH_BUFFER	16
12299fa97e9SAndreas Bießmann #define CONFIG_RMII
12399fa97e9SAndreas Bießmann #define CONFIG_MII
124cb82a532SUlf Samuelsson 
125cb82a532SUlf Samuelsson /*
126cb82a532SUlf Samuelsson  * NOR Flash
127cb82a532SUlf Samuelsson  */
12899fa97e9SAndreas Bießmann #define CONFIG_FLASH_CFI_DRIVER
12999fa97e9SAndreas Bießmann #define CONFIG_SYS_FLASH_CFI
130cb82a532SUlf Samuelsson #define CONFIG_SYS_FLASH_BASE		0x10000000
13199fa97e9SAndreas Bießmann #define PHYS_FLASH_1			CONFIG_SYS_FLASH_BASE
13299fa97e9SAndreas Bießmann #define PHYS_FLASH_SIZE			SZ_8M
133cb82a532SUlf Samuelsson #define CONFIG_SYS_MAX_FLASH_BANKS	1
134cb82a532SUlf Samuelsson #define CONFIG_SYS_MAX_FLASH_SECT	256
135cb82a532SUlf Samuelsson #define CONFIG_SYS_FLASH_PROTECTION
136cb82a532SUlf Samuelsson 
137cb82a532SUlf Samuelsson /*
1383b83522bSAndreas Bießmann  * USB Config
1393b83522bSAndreas Bießmann  */
1403b83522bSAndreas Bießmann #define CONFIG_USB_ATMEL			1
141dcd2f1a0SBo Shen #define CONFIG_USB_ATMEL_CLK_SEL_PLLB
1423b83522bSAndreas Bießmann #define CONFIG_USB_OHCI_NEW			1
1433b83522bSAndreas Bießmann 
1443b83522bSAndreas Bießmann #define CONFIG_SYS_USB_OHCI_CPU_INIT		1
14580733994SJens Scharsig #define CONFIG_SYS_USB_OHCI_REGS_BASE		ATMEL_USB_HOST_BASE
1463b83522bSAndreas Bießmann #define CONFIG_SYS_USB_OHCI_SLOT_NAME		"at91rm9200"
1473b83522bSAndreas Bießmann #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	15
1483b83522bSAndreas Bießmann 
1493b83522bSAndreas Bießmann /*
150cb82a532SUlf Samuelsson  * Environment Settings
151cb82a532SUlf Samuelsson  */
152cb82a532SUlf Samuelsson 
153cb82a532SUlf Samuelsson /*
154cb82a532SUlf Samuelsson  * after u-boot.bin
155cb82a532SUlf Samuelsson  */
156cb82a532SUlf Samuelsson #define CONFIG_ENV_ADDR			\
157cb82a532SUlf Samuelsson 		(CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
15899fa97e9SAndreas Bießmann #define CONFIG_ENV_SIZE			SZ_64K /* sectors are 64K here */
159cb82a532SUlf Samuelsson /* The following #defines are needed to get flash environment right */
160cb82a532SUlf Samuelsson #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
16199fa97e9SAndreas Bießmann #define CONFIG_SYS_MONITOR_LEN		SZ_256K
162cb82a532SUlf Samuelsson 
163cb82a532SUlf Samuelsson /*
164cb82a532SUlf Samuelsson  * Boot option
165cb82a532SUlf Samuelsson  */
166cb82a532SUlf Samuelsson 
16799fa97e9SAndreas Bießmann /* default load address */
16899fa97e9SAndreas Bießmann #define CONFIG_SYS_LOAD_ADDR		CONFIG_SYS_SDRAM_BASE + SZ_16M
16999fa97e9SAndreas Bießmann #define CONFIG_ENV_OVERWRITE
170cb82a532SUlf Samuelsson 
171cb82a532SUlf Samuelsson /*
172cb82a532SUlf Samuelsson  * Shell Settings
173cb82a532SUlf Samuelsson  */
17499fa97e9SAndreas Bießmann #define CONFIG_CMDLINE_EDITING
17599fa97e9SAndreas Bießmann #define CONFIG_SYS_LONGHELP
17699fa97e9SAndreas Bießmann #define CONFIG_AUTO_COMPLETE
177cb82a532SUlf Samuelsson 
178cb82a532SUlf Samuelsson /*
179cb82a532SUlf Samuelsson  * Size of malloc() pool
180cb82a532SUlf Samuelsson  */
18199fa97e9SAndreas Bießmann #define CONFIG_SYS_MALLOC_LEN		ROUND(3 * CONFIG_ENV_SIZE + SZ_128K, \
18299fa97e9SAndreas Bießmann 					     SZ_4K)
183cb82a532SUlf Samuelsson 
18499fa97e9SAndreas Bießmann #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_SDRAM_BASE + SZ_4K \
18525ddd1fbSWolfgang Denk 					- GENERATED_GBL_DATA_SIZE)
18699fa97e9SAndreas Bießmann 
18799fa97e9SAndreas Bießmann #endif /* __AT91RM9200EK_CONFIG_H__ */
188