1bfc93fb4SNobuhiro Iwamatsu /* 2bfc93fb4SNobuhiro Iwamatsu * Configuation settings for the Alpha Project AP-SH4A-4A board 3bfc93fb4SNobuhiro Iwamatsu * 4bfc93fb4SNobuhiro Iwamatsu * Copyright (C) 2012 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com> 5bfc93fb4SNobuhiro Iwamatsu * 61a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 7bfc93fb4SNobuhiro Iwamatsu */ 8bfc93fb4SNobuhiro Iwamatsu 9bfc93fb4SNobuhiro Iwamatsu #ifndef __AP_SH4A_4A_H 10bfc93fb4SNobuhiro Iwamatsu #define __AP_SH4A_4A_H 11bfc93fb4SNobuhiro Iwamatsu 12bfc93fb4SNobuhiro Iwamatsu #define CONFIG_CPU_SH7734 1 13bfc93fb4SNobuhiro Iwamatsu #define CONFIG_AP_SH4A_4A 1 14bfc93fb4SNobuhiro Iwamatsu #define CONFIG_400MHZ_MODE 1 15bfc93fb4SNobuhiro Iwamatsu /* #define CONFIG_533MHZ_MODE 1 */ 16bfc93fb4SNobuhiro Iwamatsu 17bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_TEXT_BASE 0x8BFC0000 18bfc93fb4SNobuhiro Iwamatsu 19*18a40e84SVladimir Zapolskiy #define CONFIG_DISPLAY_BOARDINFO 20bfc93fb4SNobuhiro Iwamatsu #undef CONFIG_SHOW_BOOT_PROGRESS 21bfc93fb4SNobuhiro Iwamatsu 22bfc93fb4SNobuhiro Iwamatsu /* Ether */ 23bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SH_ETHER 1 24bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SH_ETHER_USE_PORT (0) 25bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SH_ETHER_PHY_ADDR (0x0) 26bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SH_ETHER_PHY_MODE (PHY_INTERFACE_MODE_GMII) 27bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SH_ETHER_SH7734_MII (0x02) /* GMII */ 28bfc93fb4SNobuhiro Iwamatsu #define CONFIG_BITBANGMII 29bfc93fb4SNobuhiro Iwamatsu #define CONFIG_BITBANGMII_MULTI 30bfc93fb4SNobuhiro Iwamatsu 31bfc93fb4SNobuhiro Iwamatsu /* undef to save memory */ 32bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_LONGHELP 33bfc93fb4SNobuhiro Iwamatsu /* Monitor Command Prompt */ 34bfc93fb4SNobuhiro Iwamatsu /* Buffer size for Console output */ 35bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_PBSIZE 256 36bfc93fb4SNobuhiro Iwamatsu /* List of legal baudrate settings for this board */ 37bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_BAUDRATE_TABLE { 115200 } 38bfc93fb4SNobuhiro Iwamatsu 39bfc93fb4SNobuhiro Iwamatsu /* SCIF */ 40bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SCIF 1 41bfc93fb4SNobuhiro Iwamatsu #define CONFIG_CONS_SCIF4 1 42bfc93fb4SNobuhiro Iwamatsu 43bfc93fb4SNobuhiro Iwamatsu /* Suppress display of console information at boot */ 44bfc93fb4SNobuhiro Iwamatsu 45bfc93fb4SNobuhiro Iwamatsu /* SDRAM */ 46bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_SDRAM_BASE (0x88000000) 47bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024) 48bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024) 49bfc93fb4SNobuhiro Iwamatsu 50bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE) 51bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + CONFIG_SYS_SDRAM_SIZE) 52bfc93fb4SNobuhiro Iwamatsu /* Enable alternate, more extensive, memory test */ 53bfc93fb4SNobuhiro Iwamatsu #undef CONFIG_SYS_ALT_MEMTEST 54bfc93fb4SNobuhiro Iwamatsu /* Scratch address used by the alternate memory test */ 55bfc93fb4SNobuhiro Iwamatsu #undef CONFIG_SYS_MEMTEST_SCRATCH 56bfc93fb4SNobuhiro Iwamatsu 57bfc93fb4SNobuhiro Iwamatsu /* Enable temporary baudrate change while serial download */ 58bfc93fb4SNobuhiro Iwamatsu #undef CONFIG_SYS_LOADS_BAUD_CHANGE 59bfc93fb4SNobuhiro Iwamatsu 60bfc93fb4SNobuhiro Iwamatsu /* FLASH */ 61bfc93fb4SNobuhiro Iwamatsu #define CONFIG_FLASH_CFI_DRIVER 1 62bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_CFI 63bfc93fb4SNobuhiro Iwamatsu #undef CONFIG_SYS_FLASH_QUIET_TEST 64bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_EMPTY_INFO 65bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_BASE (0xA0000000) 66bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_MAX_FLASH_SECT 512 67bfc93fb4SNobuhiro Iwamatsu 68bfc93fb4SNobuhiro Iwamatsu /* if you use all NOR Flash , you change dip-switch. Please see Manual. */ 69bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_MAX_FLASH_BANKS 1 70bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } 71bfc93fb4SNobuhiro Iwamatsu 72bfc93fb4SNobuhiro Iwamatsu /* Timeout for Flash erase operations (in ms) */ 73bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000) 74bfc93fb4SNobuhiro Iwamatsu /* Timeout for Flash write operations (in ms) */ 75bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000) 76bfc93fb4SNobuhiro Iwamatsu /* Timeout for Flash set sector lock bit operations (in ms) */ 77bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000) 78bfc93fb4SNobuhiro Iwamatsu /* Timeout for Flash clear lock bit operations (in ms) */ 79bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000) 80bfc93fb4SNobuhiro Iwamatsu 81bfc93fb4SNobuhiro Iwamatsu /* 82bfc93fb4SNobuhiro Iwamatsu * Use hardware flash sectors protection instead 83bfc93fb4SNobuhiro Iwamatsu * of U-Boot software protection 84bfc93fb4SNobuhiro Iwamatsu */ 85bfc93fb4SNobuhiro Iwamatsu #undef CONFIG_SYS_FLASH_PROTECTION 86bfc93fb4SNobuhiro Iwamatsu #undef CONFIG_SYS_DIRECT_FLASH_TFTP 87bfc93fb4SNobuhiro Iwamatsu 88bfc93fb4SNobuhiro Iwamatsu /* Address of u-boot image in Flash (NOT run time address in SDRAM) ?!? */ 89bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE) 90bfc93fb4SNobuhiro Iwamatsu /* Monitor size */ 91bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_MONITOR_LEN (256 * 1024) 92bfc93fb4SNobuhiro Iwamatsu /* Size of DRAM reserved for malloc() use */ 93bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_MALLOC_LEN (256 * 1024) 94bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024) 95bfc93fb4SNobuhiro Iwamatsu 96bfc93fb4SNobuhiro Iwamatsu /* ENV setting */ 97bfc93fb4SNobuhiro Iwamatsu #define CONFIG_ENV_OVERWRITE 1 98bfc93fb4SNobuhiro Iwamatsu #define CONFIG_ENV_SECT_SIZE (128 * 1024) 99bfc93fb4SNobuhiro Iwamatsu #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE) 100bfc93fb4SNobuhiro Iwamatsu #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN) 101bfc93fb4SNobuhiro Iwamatsu /* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */ 102bfc93fb4SNobuhiro Iwamatsu #define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE) 103bfc93fb4SNobuhiro Iwamatsu #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE) 104bfc93fb4SNobuhiro Iwamatsu 105bfc93fb4SNobuhiro Iwamatsu /* Board Clock */ 106bfc93fb4SNobuhiro Iwamatsu #if defined(CONFIG_400MHZ_MODE) 107bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_CLK_FREQ 50000000 108bfc93fb4SNobuhiro Iwamatsu #else 109bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_CLK_FREQ 44444444 110bfc93fb4SNobuhiro Iwamatsu #endif 111684a501eSNobuhiro Iwamatsu #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ 112684a501eSNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ 113bfc93fb4SNobuhiro Iwamatsu #define CONFIG_SYS_TMU_CLK_DIV 4 114bfc93fb4SNobuhiro Iwamatsu 115bfc93fb4SNobuhiro Iwamatsu #endif /* __AP_SH4A_4A_H */ 116