xref: /rk3399_rockchip-uboot/include/configs/am3517_evm.h (revision f56348af5d255f6dc2a8bcd7d798ab5edf8fba25)
1ed01e45cSVaibhav Hiremath /*
2ed01e45cSVaibhav Hiremath  * am3517_evm.h - Default configuration for AM3517 EVM board.
3ed01e45cSVaibhav Hiremath  *
4ed01e45cSVaibhav Hiremath  * Author: Vaibhav Hiremath <hvaibhav@ti.com>
5ed01e45cSVaibhav Hiremath  *
6ed01e45cSVaibhav Hiremath  * Based on omap3_evm_config.h
7ed01e45cSVaibhav Hiremath  *
8ed01e45cSVaibhav Hiremath  * Copyright (C) 2010 Texas Instruments Incorporated
9ed01e45cSVaibhav Hiremath  *
10ed01e45cSVaibhav Hiremath  * This program is free software; you can redistribute it and/or modify
11ed01e45cSVaibhav Hiremath  * it under the terms of the GNU General Public License as published by
12ed01e45cSVaibhav Hiremath  * the Free Software Foundation; either version 2 of the License, or
13ed01e45cSVaibhav Hiremath  * (at your option) any later version.
14ed01e45cSVaibhav Hiremath  *
15ed01e45cSVaibhav Hiremath  * This program is distributed in the hope that it will be useful,
16ed01e45cSVaibhav Hiremath  * but WITHOUT ANY WARRANTY; without even the implied warranty of
17ed01e45cSVaibhav Hiremath  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
18ed01e45cSVaibhav Hiremath  * GNU General Public License for more details.
19ed01e45cSVaibhav Hiremath  *
20ed01e45cSVaibhav Hiremath  * You should have received a copy of the GNU General Public License
21ed01e45cSVaibhav Hiremath  * along with this program; if not, write to the Free Software
22ed01e45cSVaibhav Hiremath  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23ed01e45cSVaibhav Hiremath  */
24ed01e45cSVaibhav Hiremath 
25ed01e45cSVaibhav Hiremath #ifndef __CONFIG_H
26ed01e45cSVaibhav Hiremath #define __CONFIG_H
27ed01e45cSVaibhav Hiremath 
28ed01e45cSVaibhav Hiremath /*
29ed01e45cSVaibhav Hiremath  * High Level Configuration Options
30ed01e45cSVaibhav Hiremath  */
31*f56348afSSteve Sakoman #define CONFIG_ARMV7		1	/* This is an ARM V7 CPU core */
32ed01e45cSVaibhav Hiremath #define CONFIG_OMAP		1	/* in a TI OMAP core */
33ed01e45cSVaibhav Hiremath #define CONFIG_OMAP34XX		1	/* which is a 34XX */
34ed01e45cSVaibhav Hiremath #define CONFIG_OMAP3_AM3517EVM	1	/* working with AM3517EVM */
35ed01e45cSVaibhav Hiremath 
361a5038caSVaibhav Hiremath #define CONFIG_EMIF4	/* The chip has EMIF4 controller */
37ed01e45cSVaibhav Hiremath 
38ed01e45cSVaibhav Hiremath #include <asm/arch/cpu.h>		/* get chip and board defs */
39ed01e45cSVaibhav Hiremath #include <asm/arch/omap3.h>
40ed01e45cSVaibhav Hiremath 
41ed01e45cSVaibhav Hiremath /*
42ed01e45cSVaibhav Hiremath  * Display CPU and Board information
43ed01e45cSVaibhav Hiremath  */
44ed01e45cSVaibhav Hiremath #define CONFIG_DISPLAY_CPUINFO		1
45ed01e45cSVaibhav Hiremath #define CONFIG_DISPLAY_BOARDINFO	1
46ed01e45cSVaibhav Hiremath 
47ed01e45cSVaibhav Hiremath /* Clock Defines */
48ed01e45cSVaibhav Hiremath #define V_OSCK			26000000	/* Clock output from T2 */
49ed01e45cSVaibhav Hiremath #define V_SCLK			(V_OSCK >> 1)
50ed01e45cSVaibhav Hiremath 
51ed01e45cSVaibhav Hiremath #undef CONFIG_USE_IRQ				/* no support for IRQs */
52ed01e45cSVaibhav Hiremath #define CONFIG_MISC_INIT_R
53ed01e45cSVaibhav Hiremath 
54ed01e45cSVaibhav Hiremath #define CONFIG_CMDLINE_TAG		1	/* enable passing of ATAGs */
55ed01e45cSVaibhav Hiremath #define CONFIG_SETUP_MEMORY_TAGS	1
56ed01e45cSVaibhav Hiremath #define CONFIG_INITRD_TAG		1
57ed01e45cSVaibhav Hiremath #define CONFIG_REVISION_TAG		1
58ed01e45cSVaibhav Hiremath 
59ed01e45cSVaibhav Hiremath /*
60ed01e45cSVaibhav Hiremath  * Size of malloc() pool
61ed01e45cSVaibhav Hiremath  */
62ed01e45cSVaibhav Hiremath #define CONFIG_ENV_SIZE			(128 << 10)	/* 128 KiB sector */
63ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + (128 << 10))
64ed01e45cSVaibhav Hiremath #define CONFIG_SYS_GBL_DATA_SIZE	128	/* bytes reserved for */
65ed01e45cSVaibhav Hiremath 						/* initial data */
66ed01e45cSVaibhav Hiremath /*
67ed01e45cSVaibhav Hiremath  * DDR related
68ed01e45cSVaibhav Hiremath  */
69ed01e45cSVaibhav Hiremath #define CONFIG_OMAP3_MICRON_DDR		1	/* Micron DDR */
70ed01e45cSVaibhav Hiremath #define CONFIG_SYS_CS0_SIZE		(256 * 1024 * 1024)
71ed01e45cSVaibhav Hiremath 
72ed01e45cSVaibhav Hiremath /*
73ed01e45cSVaibhav Hiremath  * Hardware drivers
74ed01e45cSVaibhav Hiremath  */
75ed01e45cSVaibhav Hiremath 
76ed01e45cSVaibhav Hiremath /*
77ed01e45cSVaibhav Hiremath  * NS16550 Configuration
78ed01e45cSVaibhav Hiremath  */
79ed01e45cSVaibhav Hiremath #define V_NS16550_CLK			48000000	/* 48MHz (APLL96/2) */
80ed01e45cSVaibhav Hiremath 
81ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550
82ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_SERIAL
83ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
84ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
85ed01e45cSVaibhav Hiremath 
86ed01e45cSVaibhav Hiremath /*
87ed01e45cSVaibhav Hiremath  * select serial console configuration
88ed01e45cSVaibhav Hiremath  */
89ed01e45cSVaibhav Hiremath #define CONFIG_CONS_INDEX		3
90ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
91ed01e45cSVaibhav Hiremath #define CONFIG_SERIAL3			3	/* UART3 on AM3517 EVM */
92ed01e45cSVaibhav Hiremath 
93ed01e45cSVaibhav Hiremath /* allow to overwrite serial and ethaddr */
94ed01e45cSVaibhav Hiremath #define CONFIG_ENV_OVERWRITE
95ed01e45cSVaibhav Hiremath #define CONFIG_BAUDRATE			115200
96ed01e45cSVaibhav Hiremath #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
97ed01e45cSVaibhav Hiremath 					115200}
98ed01e45cSVaibhav Hiremath #define CONFIG_MMC			1
99ed01e45cSVaibhav Hiremath #define CONFIG_OMAP3_MMC		1
100ed01e45cSVaibhav Hiremath #define CONFIG_DOS_PARTITION		1
101ed01e45cSVaibhav Hiremath 
102ed01e45cSVaibhav Hiremath /* commands to include */
103ed01e45cSVaibhav Hiremath #include <config_cmd_default.h>
104ed01e45cSVaibhav Hiremath 
105ed01e45cSVaibhav Hiremath #define CONFIG_CMD_EXT2		/* EXT2 Support			*/
106ed01e45cSVaibhav Hiremath #define CONFIG_CMD_FAT		/* FAT support			*/
107ed01e45cSVaibhav Hiremath #define CONFIG_CMD_JFFS2	/* JFFS2 Support		*/
108ed01e45cSVaibhav Hiremath 
109ed01e45cSVaibhav Hiremath #define CONFIG_CMD_I2C		/* I2C serial bus support	*/
110ed01e45cSVaibhav Hiremath #define CONFIG_CMD_MMC		/* MMC support			*/
111ed01e45cSVaibhav Hiremath #define CONFIG_CMD_NAND		/* NAND support			*/
112ed01e45cSVaibhav Hiremath #define CONFIG_CMD_DHCP
113ed01e45cSVaibhav Hiremath #define CONFIG_CMD_PING
114ed01e45cSVaibhav Hiremath 
115ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_FLASH		/* flinfo, erase, protect	*/
116ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_FPGA		/* FPGA configuration Support	*/
117ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_IMI		/* iminfo			*/
118ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_IMLS		/* List all found images	*/
119ed01e45cSVaibhav Hiremath 
120ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NO_FLASH
121ed01e45cSVaibhav Hiremath #define CONFIG_HARD_I2C			1
122ed01e45cSVaibhav Hiremath #define CONFIG_SYS_I2C_SPEED		100000
123ed01e45cSVaibhav Hiremath #define CONFIG_SYS_I2C_SLAVE		1
124ed01e45cSVaibhav Hiremath #define CONFIG_SYS_I2C_BUS		0
125ed01e45cSVaibhav Hiremath #define CONFIG_SYS_I2C_BUS_SELECT	1
126ed01e45cSVaibhav Hiremath #define CONFIG_DRIVER_OMAP34XX_I2C	1
127ed01e45cSVaibhav Hiremath 
128ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_NET
129ed01e45cSVaibhav Hiremath /*
130ed01e45cSVaibhav Hiremath  * Board NAND Info.
131ed01e45cSVaibhav Hiremath  */
132ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
133ed01e45cSVaibhav Hiremath 							/* to access nand */
134ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
135ed01e45cSVaibhav Hiremath 							/* to access */
136ed01e45cSVaibhav Hiremath 							/* nand at CS0 */
137ed01e45cSVaibhav Hiremath 
138ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of */
139ed01e45cSVaibhav Hiremath 							/* NAND devices */
140ed01e45cSVaibhav Hiremath #define CONFIG_SYS_64BIT_VSPRINTF		/* needed for nand_util.c */
141ed01e45cSVaibhav Hiremath 
142ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_NAND
143ed01e45cSVaibhav Hiremath /* nand device jffs2 lives on */
144ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_DEV		"nand0"
145ed01e45cSVaibhav Hiremath /* start of jffs2 partition */
146ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_PART_OFFSET	0x680000
147ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_PART_SIZE		0xf980000	/* sz of jffs2 part */
148ed01e45cSVaibhav Hiremath 
149ed01e45cSVaibhav Hiremath /* Environment information */
150ed01e45cSVaibhav Hiremath #define CONFIG_BOOTDELAY	10
151ed01e45cSVaibhav Hiremath 
152ed01e45cSVaibhav Hiremath #define CONFIG_BOOTFILE		uImage
153ed01e45cSVaibhav Hiremath 
154ed01e45cSVaibhav Hiremath #define CONFIG_EXTRA_ENV_SETTINGS \
155ed01e45cSVaibhav Hiremath 	"loadaddr=0x82000000\0" \
156ed01e45cSVaibhav Hiremath 	"console=ttyS2,115200n8\0" \
157ed01e45cSVaibhav Hiremath 	"mmcargs=setenv bootargs console=${console} " \
158ed01e45cSVaibhav Hiremath 		"root=/dev/mmcblk0p2 rw " \
159ed01e45cSVaibhav Hiremath 		"rootfstype=ext3 rootwait\0" \
160ed01e45cSVaibhav Hiremath 	"nandargs=setenv bootargs console=${console} " \
161ed01e45cSVaibhav Hiremath 		"root=/dev/mtdblock4 rw " \
162ed01e45cSVaibhav Hiremath 		"rootfstype=jffs2\0" \
163ed01e45cSVaibhav Hiremath 	"loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
164ed01e45cSVaibhav Hiremath 	"bootscript=echo Running bootscript from mmc ...; " \
165ed01e45cSVaibhav Hiremath 		"source ${loadaddr}\0" \
166ed01e45cSVaibhav Hiremath 	"loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
167ed01e45cSVaibhav Hiremath 	"mmcboot=echo Booting from mmc ...; " \
168ed01e45cSVaibhav Hiremath 		"run mmcargs; " \
169ed01e45cSVaibhav Hiremath 		"bootm ${loadaddr}\0" \
170ed01e45cSVaibhav Hiremath 	"nandboot=echo Booting from nand ...; " \
171ed01e45cSVaibhav Hiremath 		"run nandargs; " \
172ed01e45cSVaibhav Hiremath 		"nand read ${loadaddr} 280000 400000; " \
173ed01e45cSVaibhav Hiremath 		"bootm ${loadaddr}\0" \
174ed01e45cSVaibhav Hiremath 
175ed01e45cSVaibhav Hiremath #define CONFIG_BOOTCOMMAND \
176ed01e45cSVaibhav Hiremath 	"if mmc init; then " \
177ed01e45cSVaibhav Hiremath 		"if run loadbootscript; then " \
178ed01e45cSVaibhav Hiremath 			"run bootscript; " \
179ed01e45cSVaibhav Hiremath 		"else " \
180ed01e45cSVaibhav Hiremath 			"if run loaduimage; then " \
181ed01e45cSVaibhav Hiremath 				"run mmcboot; " \
182ed01e45cSVaibhav Hiremath 			"else run nandboot; " \
183ed01e45cSVaibhav Hiremath 			"fi; " \
184ed01e45cSVaibhav Hiremath 		"fi; " \
185ed01e45cSVaibhav Hiremath 	"else run nandboot; fi"
186ed01e45cSVaibhav Hiremath 
187ed01e45cSVaibhav Hiremath #define CONFIG_AUTO_COMPLETE	1
188ed01e45cSVaibhav Hiremath /*
189ed01e45cSVaibhav Hiremath  * Miscellaneous configurable options
190ed01e45cSVaibhav Hiremath  */
191ed01e45cSVaibhav Hiremath #define V_PROMPT			"AM3517_EVM # "
192ed01e45cSVaibhav Hiremath 
193ed01e45cSVaibhav Hiremath #define CONFIG_SYS_LONGHELP		/* undef to save memory */
194ed01e45cSVaibhav Hiremath #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
195ed01e45cSVaibhav Hiremath #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
196ed01e45cSVaibhav Hiremath #define CONFIG_SYS_PROMPT		V_PROMPT
197ed01e45cSVaibhav Hiremath #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
198ed01e45cSVaibhav Hiremath /* Print Buffer Size */
199ed01e45cSVaibhav Hiremath #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
200ed01e45cSVaibhav Hiremath 					sizeof(CONFIG_SYS_PROMPT) + 16)
201ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAXARGS		32	/* max number of command */
202ed01e45cSVaibhav Hiremath 						/* args */
203ed01e45cSVaibhav Hiremath /* Boot Argument Buffer Size */
204ed01e45cSVaibhav Hiremath #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
205ed01e45cSVaibhav Hiremath /* memtest works on */
206ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0)
207ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MEMTEST_END		(OMAP34XX_SDRC_CS0 + \
208ed01e45cSVaibhav Hiremath 					0x01F00000) /* 31MB */
209ed01e45cSVaibhav Hiremath 
210ed01e45cSVaibhav Hiremath #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0) /* default load */
211ed01e45cSVaibhav Hiremath 								/* address */
212ed01e45cSVaibhav Hiremath 
213ed01e45cSVaibhav Hiremath /*
214ed01e45cSVaibhav Hiremath  * AM3517 has 12 GP timers, they can be driven by the system clock
215ed01e45cSVaibhav Hiremath  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
216ed01e45cSVaibhav Hiremath  * This rate is divided by a local divisor.
217ed01e45cSVaibhav Hiremath  */
218ed01e45cSVaibhav Hiremath #define CONFIG_SYS_TIMERBASE		OMAP34XX_GPT2
219ed01e45cSVaibhav Hiremath #define CONFIG_SYS_PTV			2	/* Divisor: 2^(PTV+1) => 8 */
220ed01e45cSVaibhav Hiremath #define CONFIG_SYS_HZ			1000
221ed01e45cSVaibhav Hiremath 
222ed01e45cSVaibhav Hiremath /*-----------------------------------------------------------------------
223ed01e45cSVaibhav Hiremath  * Stack sizes
224ed01e45cSVaibhav Hiremath  *
225ed01e45cSVaibhav Hiremath  * The stack sizes are set up in start.S using the settings below
226ed01e45cSVaibhav Hiremath  */
227ed01e45cSVaibhav Hiremath #define CONFIG_STACKSIZE	(128 << 10)	/* regular stack 128 KiB */
228ed01e45cSVaibhav Hiremath #ifdef CONFIG_USE_IRQ
229ed01e45cSVaibhav Hiremath #define CONFIG_STACKSIZE_IRQ	(4 << 10)	/* IRQ stack 4 KiB */
230ed01e45cSVaibhav Hiremath #define CONFIG_STACKSIZE_FIQ	(4 << 10)	/* FIQ stack 4 KiB */
231ed01e45cSVaibhav Hiremath #endif
232ed01e45cSVaibhav Hiremath 
233ed01e45cSVaibhav Hiremath /*-----------------------------------------------------------------------
234ed01e45cSVaibhav Hiremath  * Physical Memory Map
235ed01e45cSVaibhav Hiremath  */
236ed01e45cSVaibhav Hiremath #define CONFIG_NR_DRAM_BANKS	2	/* CS1 may or may not be populated */
237ed01e45cSVaibhav Hiremath #define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0
238ed01e45cSVaibhav Hiremath #define PHYS_SDRAM_1_SIZE	(32 << 20)	/* at least 32 MiB */
239ed01e45cSVaibhav Hiremath #define PHYS_SDRAM_2		OMAP34XX_SDRC_CS1
240ed01e45cSVaibhav Hiremath 
241ed01e45cSVaibhav Hiremath /* SDRAM Bank Allocation method */
242ed01e45cSVaibhav Hiremath #define SDRC_R_B_C		1
243ed01e45cSVaibhav Hiremath 
244ed01e45cSVaibhav Hiremath /*-----------------------------------------------------------------------
245ed01e45cSVaibhav Hiremath  * FLASH and environment organization
246ed01e45cSVaibhav Hiremath  */
247ed01e45cSVaibhav Hiremath 
248ed01e45cSVaibhav Hiremath /* **** PISMO SUPPORT *** */
249ed01e45cSVaibhav Hiremath 
250ed01e45cSVaibhav Hiremath /* Configure the PISMO */
251ed01e45cSVaibhav Hiremath #define PISMO1_NAND_SIZE		GPMC_SIZE_128M
252ed01e45cSVaibhav Hiremath #define PISMO1_ONEN_SIZE		GPMC_SIZE_128M
253ed01e45cSVaibhav Hiremath 
254ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_FLASH_SECT	520	/* max number of sectors */
255ed01e45cSVaibhav Hiremath 						/* on one chip */
256ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* max number of flash banks */
257ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
258ed01e45cSVaibhav Hiremath 
259ed01e45cSVaibhav Hiremath #define CONFIG_SYS_FLASH_BASE		boot_flash_base
260ed01e45cSVaibhav Hiremath 
261ed01e45cSVaibhav Hiremath /* Monitor at start of flash */
262ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
263ed01e45cSVaibhav Hiremath 
264ed01e45cSVaibhav Hiremath #define CONFIG_NAND_OMAP_GPMC
265ed01e45cSVaibhav Hiremath #define GPMC_NAND_ECC_LP_x16_LAYOUT	1
266ed01e45cSVaibhav Hiremath #define CONFIG_ENV_IS_IN_NAND		1
267ed01e45cSVaibhav Hiremath #define SMNAND_ENV_OFFSET		0x260000 /* environment starts here */
268ed01e45cSVaibhav Hiremath 
269ed01e45cSVaibhav Hiremath #define CONFIG_SYS_ENV_SECT_SIZE	boot_flash_sec
270ed01e45cSVaibhav Hiremath #define CONFIG_ENV_OFFSET		boot_flash_off
271ed01e45cSVaibhav Hiremath #define CONFIG_ENV_ADDR			boot_flash_env_addr
272ed01e45cSVaibhav Hiremath 
273ed01e45cSVaibhav Hiremath /*-----------------------------------------------------------------------
274ed01e45cSVaibhav Hiremath  * CFI FLASH driver setup
275ed01e45cSVaibhav Hiremath  */
276ed01e45cSVaibhav Hiremath /* timeout values are in ticks */
277ed01e45cSVaibhav Hiremath #define CONFIG_SYS_FLASH_ERASE_TOUT	(100 * CONFIG_SYS_HZ)
278ed01e45cSVaibhav Hiremath #define CONFIG_SYS_FLASH_WRITE_TOUT	(100 * CONFIG_SYS_HZ)
279ed01e45cSVaibhav Hiremath 
280ed01e45cSVaibhav Hiremath /* Flash banks JFFS2 should use */
281ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_MTD_BANKS	(CONFIG_SYS_MAX_FLASH_BANKS + \
282ed01e45cSVaibhav Hiremath 					CONFIG_SYS_MAX_NAND_DEVICE)
283ed01e45cSVaibhav Hiremath #define CONFIG_SYS_JFFS2_MEM_NAND
284ed01e45cSVaibhav Hiremath /* use flash_info[2] */
285ed01e45cSVaibhav Hiremath #define CONFIG_SYS_JFFS2_FIRST_BANK	CONFIG_SYS_MAX_FLASH_BANKS
286ed01e45cSVaibhav Hiremath #define CONFIG_SYS_JFFS2_NUM_BANKS	1
287ed01e45cSVaibhav Hiremath 
288ed01e45cSVaibhav Hiremath #ifndef __ASSEMBLY__
289ed01e45cSVaibhav Hiremath extern unsigned int boot_flash_base;
290ed01e45cSVaibhav Hiremath extern volatile unsigned int boot_flash_env_addr;
291ed01e45cSVaibhav Hiremath extern unsigned int boot_flash_off;
292ed01e45cSVaibhav Hiremath extern unsigned int boot_flash_sec;
293ed01e45cSVaibhav Hiremath extern unsigned int boot_flash_type;
294ed01e45cSVaibhav Hiremath #endif
295ed01e45cSVaibhav Hiremath 
296ed01e45cSVaibhav Hiremath #endif /* __CONFIG_H */
297