xref: /rk3399_rockchip-uboot/include/configs/am3517_evm.h (revision e0820ccc38315d88192c19e98ea9b59d3ec7d4c8)
1ed01e45cSVaibhav Hiremath /*
2ed01e45cSVaibhav Hiremath  * am3517_evm.h - Default configuration for AM3517 EVM board.
3ed01e45cSVaibhav Hiremath  *
4ed01e45cSVaibhav Hiremath  * Author: Vaibhav Hiremath <hvaibhav@ti.com>
5ed01e45cSVaibhav Hiremath  *
6ed01e45cSVaibhav Hiremath  * Based on omap3_evm_config.h
7ed01e45cSVaibhav Hiremath  *
8ed01e45cSVaibhav Hiremath  * Copyright (C) 2010 Texas Instruments Incorporated
9ed01e45cSVaibhav Hiremath  *
10ed01e45cSVaibhav Hiremath  * This program is free software; you can redistribute it and/or modify
11ed01e45cSVaibhav Hiremath  * it under the terms of the GNU General Public License as published by
12ed01e45cSVaibhav Hiremath  * the Free Software Foundation; either version 2 of the License, or
13ed01e45cSVaibhav Hiremath  * (at your option) any later version.
14ed01e45cSVaibhav Hiremath  *
15ed01e45cSVaibhav Hiremath  * This program is distributed in the hope that it will be useful,
16ed01e45cSVaibhav Hiremath  * but WITHOUT ANY WARRANTY; without even the implied warranty of
17ed01e45cSVaibhav Hiremath  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
18ed01e45cSVaibhav Hiremath  * GNU General Public License for more details.
19ed01e45cSVaibhav Hiremath  *
20ed01e45cSVaibhav Hiremath  * You should have received a copy of the GNU General Public License
21ed01e45cSVaibhav Hiremath  * along with this program; if not, write to the Free Software
22ed01e45cSVaibhav Hiremath  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23ed01e45cSVaibhav Hiremath  */
24ed01e45cSVaibhav Hiremath 
25ed01e45cSVaibhav Hiremath #ifndef __CONFIG_H
26ed01e45cSVaibhav Hiremath #define __CONFIG_H
27ed01e45cSVaibhav Hiremath 
28ed01e45cSVaibhav Hiremath /*
29ed01e45cSVaibhav Hiremath  * High Level Configuration Options
30ed01e45cSVaibhav Hiremath  */
31ed01e45cSVaibhav Hiremath #define CONFIG_OMAP		1	/* in a TI OMAP core */
32ed01e45cSVaibhav Hiremath #define CONFIG_OMAP34XX		1	/* which is a 34XX */
33ed01e45cSVaibhav Hiremath #define CONFIG_OMAP3_AM3517EVM	1	/* working with AM3517EVM */
34ed01e45cSVaibhav Hiremath 
351a5038caSVaibhav Hiremath #define CONFIG_EMIF4	/* The chip has EMIF4 controller */
36ed01e45cSVaibhav Hiremath 
37ed01e45cSVaibhav Hiremath #include <asm/arch/cpu.h>		/* get chip and board defs */
38ed01e45cSVaibhav Hiremath #include <asm/arch/omap3.h>
39ed01e45cSVaibhav Hiremath 
40ed01e45cSVaibhav Hiremath /*
41ed01e45cSVaibhav Hiremath  * Display CPU and Board information
42ed01e45cSVaibhav Hiremath  */
43ed01e45cSVaibhav Hiremath #define CONFIG_DISPLAY_CPUINFO		1
44ed01e45cSVaibhav Hiremath #define CONFIG_DISPLAY_BOARDINFO	1
45ed01e45cSVaibhav Hiremath 
46ed01e45cSVaibhav Hiremath /* Clock Defines */
47ed01e45cSVaibhav Hiremath #define V_OSCK			26000000	/* Clock output from T2 */
48ed01e45cSVaibhav Hiremath #define V_SCLK			(V_OSCK >> 1)
49ed01e45cSVaibhav Hiremath 
50ed01e45cSVaibhav Hiremath #undef CONFIG_USE_IRQ				/* no support for IRQs */
51ed01e45cSVaibhav Hiremath #define CONFIG_MISC_INIT_R
52ed01e45cSVaibhav Hiremath 
53ed01e45cSVaibhav Hiremath #define CONFIG_CMDLINE_TAG		1	/* enable passing of ATAGs */
54ed01e45cSVaibhav Hiremath #define CONFIG_SETUP_MEMORY_TAGS	1
55ed01e45cSVaibhav Hiremath #define CONFIG_INITRD_TAG		1
56ed01e45cSVaibhav Hiremath #define CONFIG_REVISION_TAG		1
57ed01e45cSVaibhav Hiremath 
58ed01e45cSVaibhav Hiremath /*
59ed01e45cSVaibhav Hiremath  * Size of malloc() pool
60ed01e45cSVaibhav Hiremath  */
61ed01e45cSVaibhav Hiremath #define CONFIG_ENV_SIZE			(128 << 10)	/* 128 KiB sector */
62ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + (128 << 10))
63ed01e45cSVaibhav Hiremath /*
64ed01e45cSVaibhav Hiremath  * DDR related
65ed01e45cSVaibhav Hiremath  */
66ed01e45cSVaibhav Hiremath #define CONFIG_SYS_CS0_SIZE		(256 * 1024 * 1024)
67ed01e45cSVaibhav Hiremath 
68ed01e45cSVaibhav Hiremath /*
69ed01e45cSVaibhav Hiremath  * Hardware drivers
70ed01e45cSVaibhav Hiremath  */
71ed01e45cSVaibhav Hiremath 
72ed01e45cSVaibhav Hiremath /*
73ed01e45cSVaibhav Hiremath  * NS16550 Configuration
74ed01e45cSVaibhav Hiremath  */
75ed01e45cSVaibhav Hiremath #define V_NS16550_CLK			48000000	/* 48MHz (APLL96/2) */
76ed01e45cSVaibhav Hiremath 
77ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550
78ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_SERIAL
79ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
80ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
81ed01e45cSVaibhav Hiremath 
82ed01e45cSVaibhav Hiremath /*
83ed01e45cSVaibhav Hiremath  * select serial console configuration
84ed01e45cSVaibhav Hiremath  */
85ed01e45cSVaibhav Hiremath #define CONFIG_CONS_INDEX		3
86ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
87ed01e45cSVaibhav Hiremath #define CONFIG_SERIAL3			3	/* UART3 on AM3517 EVM */
88ed01e45cSVaibhav Hiremath 
89ed01e45cSVaibhav Hiremath /* allow to overwrite serial and ethaddr */
90ed01e45cSVaibhav Hiremath #define CONFIG_ENV_OVERWRITE
91ed01e45cSVaibhav Hiremath #define CONFIG_BAUDRATE			115200
92ed01e45cSVaibhav Hiremath #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
93ed01e45cSVaibhav Hiremath 					115200}
94ed01e45cSVaibhav Hiremath #define CONFIG_MMC			1
95122e6e0aSVaibhav Hiremath #define CONFIG_GENERIC_MMC		1
96122e6e0aSVaibhav Hiremath #define CONFIG_OMAP_HSMMC		1
97ed01e45cSVaibhav Hiremath #define CONFIG_DOS_PARTITION		1
98ed01e45cSVaibhav Hiremath 
997dc27b05SAjay Kumar Gupta /*
1007dc27b05SAjay Kumar Gupta  * USB configuration
1017dc27b05SAjay Kumar Gupta  * Enable CONFIG_MUSB_HCD for Host functionalities MSC, keyboard
1027dc27b05SAjay Kumar Gupta  * Enable CONFIG_MUSB_UDC for Device functionalities.
1037dc27b05SAjay Kumar Gupta  */
1047dc27b05SAjay Kumar Gupta #define CONFIG_USB_AM35X		1
1057dc27b05SAjay Kumar Gupta #define CONFIG_MUSB_HCD			1
1067dc27b05SAjay Kumar Gupta 
1077dc27b05SAjay Kumar Gupta #ifdef CONFIG_USB_AM35X
1087dc27b05SAjay Kumar Gupta 
1097dc27b05SAjay Kumar Gupta #ifdef CONFIG_MUSB_HCD
1107dc27b05SAjay Kumar Gupta #define CONFIG_CMD_USB
1117dc27b05SAjay Kumar Gupta 
1127dc27b05SAjay Kumar Gupta #define CONFIG_USB_STORAGE
1137dc27b05SAjay Kumar Gupta #define CONGIG_CMD_STORAGE
1147dc27b05SAjay Kumar Gupta #define CONFIG_CMD_FAT
1157dc27b05SAjay Kumar Gupta 
1167dc27b05SAjay Kumar Gupta #ifdef CONFIG_USB_KEYBOARD
1177dc27b05SAjay Kumar Gupta #define CONFIG_SYS_USB_EVENT_POLL
1187dc27b05SAjay Kumar Gupta #define CONFIG_PREBOOT "usb start"
1197dc27b05SAjay Kumar Gupta #endif /* CONFIG_USB_KEYBOARD */
1207dc27b05SAjay Kumar Gupta 
1217dc27b05SAjay Kumar Gupta #endif /* CONFIG_MUSB_HCD */
1227dc27b05SAjay Kumar Gupta 
1237dc27b05SAjay Kumar Gupta #ifdef CONFIG_MUSB_UDC
1247dc27b05SAjay Kumar Gupta /* USB device configuration */
1257dc27b05SAjay Kumar Gupta #define CONFIG_USB_DEVICE		1
1267dc27b05SAjay Kumar Gupta #define CONFIG_USB_TTY			1
1277dc27b05SAjay Kumar Gupta #define CONFIG_SYS_CONSOLE_IS_IN_ENV	1
1287dc27b05SAjay Kumar Gupta /* Change these to suit your needs */
1297dc27b05SAjay Kumar Gupta #define CONFIG_USBD_VENDORID		0x0451
1307dc27b05SAjay Kumar Gupta #define CONFIG_USBD_PRODUCTID		0x5678
1317dc27b05SAjay Kumar Gupta #define CONFIG_USBD_MANUFACTURER	"Texas Instruments"
1327dc27b05SAjay Kumar Gupta #define CONFIG_USBD_PRODUCT_NAME	"AM3517EVM"
1337dc27b05SAjay Kumar Gupta #endif /* CONFIG_MUSB_UDC */
1347dc27b05SAjay Kumar Gupta 
1357dc27b05SAjay Kumar Gupta #endif /* CONFIG_USB_AM35X */
1367dc27b05SAjay Kumar Gupta 
137ed01e45cSVaibhav Hiremath /* commands to include */
138ed01e45cSVaibhav Hiremath #include <config_cmd_default.h>
139ed01e45cSVaibhav Hiremath 
140ed01e45cSVaibhav Hiremath #define CONFIG_CMD_EXT2		/* EXT2 Support			*/
141ed01e45cSVaibhav Hiremath #define CONFIG_CMD_FAT		/* FAT support			*/
142ed01e45cSVaibhav Hiremath #define CONFIG_CMD_JFFS2	/* JFFS2 Support		*/
143ed01e45cSVaibhav Hiremath 
144ed01e45cSVaibhav Hiremath #define CONFIG_CMD_I2C		/* I2C serial bus support	*/
145ed01e45cSVaibhav Hiremath #define CONFIG_CMD_MMC		/* MMC support			*/
146ed01e45cSVaibhav Hiremath #define CONFIG_CMD_NAND		/* NAND support			*/
147ed01e45cSVaibhav Hiremath #define CONFIG_CMD_DHCP
148ed01e45cSVaibhav Hiremath #define CONFIG_CMD_PING
149ed01e45cSVaibhav Hiremath 
150ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_FLASH		/* flinfo, erase, protect	*/
151ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_FPGA		/* FPGA configuration Support	*/
152ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_IMI		/* iminfo			*/
153ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_IMLS		/* List all found images	*/
154ed01e45cSVaibhav Hiremath 
155ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NO_FLASH
156ed01e45cSVaibhav Hiremath #define CONFIG_HARD_I2C			1
157ed01e45cSVaibhav Hiremath #define CONFIG_SYS_I2C_SPEED		100000
158ed01e45cSVaibhav Hiremath #define CONFIG_SYS_I2C_SLAVE		1
159ed01e45cSVaibhav Hiremath #define CONFIG_SYS_I2C_BUS		0
160ed01e45cSVaibhav Hiremath #define CONFIG_SYS_I2C_BUS_SELECT	1
161ed01e45cSVaibhav Hiremath #define CONFIG_DRIVER_OMAP34XX_I2C	1
162ed01e45cSVaibhav Hiremath 
163ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_NET
164aa82d5f2SVaibhav Hiremath #undef CONFIG_CMD_NFS
165ed01e45cSVaibhav Hiremath /*
166ed01e45cSVaibhav Hiremath  * Board NAND Info.
167ed01e45cSVaibhav Hiremath  */
168ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
169ed01e45cSVaibhav Hiremath 							/* to access nand */
170ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
171ed01e45cSVaibhav Hiremath 							/* to access */
172ed01e45cSVaibhav Hiremath 							/* nand at CS0 */
173ed01e45cSVaibhav Hiremath 
174ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of */
175ed01e45cSVaibhav Hiremath 							/* NAND devices */
176ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_NAND
177ed01e45cSVaibhav Hiremath /* nand device jffs2 lives on */
178ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_DEV		"nand0"
179ed01e45cSVaibhav Hiremath /* start of jffs2 partition */
180ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_PART_OFFSET	0x680000
181ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_PART_SIZE		0xf980000	/* sz of jffs2 part */
182ed01e45cSVaibhav Hiremath 
183ed01e45cSVaibhav Hiremath /* Environment information */
184ed01e45cSVaibhav Hiremath #define CONFIG_BOOTDELAY	10
185ed01e45cSVaibhav Hiremath 
186b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
187ed01e45cSVaibhav Hiremath 
188ed01e45cSVaibhav Hiremath #define CONFIG_EXTRA_ENV_SETTINGS \
189ed01e45cSVaibhav Hiremath 	"loadaddr=0x82000000\0" \
19049473adaSYegor Yefremov 	"console=ttyO2,115200n8\0" \
191122e6e0aSVaibhav Hiremath 	"mmcdev=0\0" \
192ed01e45cSVaibhav Hiremath 	"mmcargs=setenv bootargs console=${console} " \
19310f3bdd3SYegor Yefremov 		"root=/dev/mmcblk0p2 rw rootwait\0" \
194ed01e45cSVaibhav Hiremath 	"nandargs=setenv bootargs console=${console} " \
195ed01e45cSVaibhav Hiremath 		"root=/dev/mtdblock4 rw " \
196ed01e45cSVaibhav Hiremath 		"rootfstype=jffs2\0" \
197122e6e0aSVaibhav Hiremath 	"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
198ed01e45cSVaibhav Hiremath 	"bootscript=echo Running bootscript from mmc ...; " \
199ed01e45cSVaibhav Hiremath 		"source ${loadaddr}\0" \
200122e6e0aSVaibhav Hiremath 	"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
201ed01e45cSVaibhav Hiremath 	"mmcboot=echo Booting from mmc ...; " \
202ed01e45cSVaibhav Hiremath 		"run mmcargs; " \
203ed01e45cSVaibhav Hiremath 		"bootm ${loadaddr}\0" \
204ed01e45cSVaibhav Hiremath 	"nandboot=echo Booting from nand ...; " \
205ed01e45cSVaibhav Hiremath 		"run nandargs; " \
206ed01e45cSVaibhav Hiremath 		"nand read ${loadaddr} 280000 400000; " \
207ed01e45cSVaibhav Hiremath 		"bootm ${loadaddr}\0" \
208ed01e45cSVaibhav Hiremath 
209ed01e45cSVaibhav Hiremath #define CONFIG_BOOTCOMMAND \
210122e6e0aSVaibhav Hiremath 	"if mmc rescan ${mmcdev}; then " \
211ed01e45cSVaibhav Hiremath 		"if run loadbootscript; then " \
212ed01e45cSVaibhav Hiremath 			"run bootscript; " \
213ed01e45cSVaibhav Hiremath 		"else " \
214ed01e45cSVaibhav Hiremath 			"if run loaduimage; then " \
215ed01e45cSVaibhav Hiremath 				"run mmcboot; " \
216ed01e45cSVaibhav Hiremath 			"else run nandboot; " \
217ed01e45cSVaibhav Hiremath 			"fi; " \
218ed01e45cSVaibhav Hiremath 		"fi; " \
219ed01e45cSVaibhav Hiremath 	"else run nandboot; fi"
220ed01e45cSVaibhav Hiremath 
221ed01e45cSVaibhav Hiremath #define CONFIG_AUTO_COMPLETE	1
222ed01e45cSVaibhav Hiremath /*
223ed01e45cSVaibhav Hiremath  * Miscellaneous configurable options
224ed01e45cSVaibhav Hiremath  */
225ed01e45cSVaibhav Hiremath #define V_PROMPT			"AM3517_EVM # "
226ed01e45cSVaibhav Hiremath 
227ed01e45cSVaibhav Hiremath #define CONFIG_SYS_LONGHELP		/* undef to save memory */
228ed01e45cSVaibhav Hiremath #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
229ed01e45cSVaibhav Hiremath #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
230ed01e45cSVaibhav Hiremath #define CONFIG_SYS_PROMPT		V_PROMPT
231ed01e45cSVaibhav Hiremath #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
232ed01e45cSVaibhav Hiremath /* Print Buffer Size */
233ed01e45cSVaibhav Hiremath #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
234ed01e45cSVaibhav Hiremath 					sizeof(CONFIG_SYS_PROMPT) + 16)
235ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAXARGS		32	/* max number of command */
236ed01e45cSVaibhav Hiremath 						/* args */
237ed01e45cSVaibhav Hiremath /* Boot Argument Buffer Size */
238ed01e45cSVaibhav Hiremath #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
239ed01e45cSVaibhav Hiremath /* memtest works on */
240ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0)
241ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MEMTEST_END		(OMAP34XX_SDRC_CS0 + \
242ed01e45cSVaibhav Hiremath 					0x01F00000) /* 31MB */
243ed01e45cSVaibhav Hiremath 
244ed01e45cSVaibhav Hiremath #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0) /* default load */
245ed01e45cSVaibhav Hiremath 								/* address */
246ed01e45cSVaibhav Hiremath 
247ed01e45cSVaibhav Hiremath /*
248ed01e45cSVaibhav Hiremath  * AM3517 has 12 GP timers, they can be driven by the system clock
249ed01e45cSVaibhav Hiremath  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
250ed01e45cSVaibhav Hiremath  * This rate is divided by a local divisor.
251ed01e45cSVaibhav Hiremath  */
252ed01e45cSVaibhav Hiremath #define CONFIG_SYS_TIMERBASE		OMAP34XX_GPT2
253ed01e45cSVaibhav Hiremath #define CONFIG_SYS_PTV			2	/* Divisor: 2^(PTV+1) => 8 */
254ed01e45cSVaibhav Hiremath #define CONFIG_SYS_HZ			1000
255ed01e45cSVaibhav Hiremath 
256ed01e45cSVaibhav Hiremath /*-----------------------------------------------------------------------
257ed01e45cSVaibhav Hiremath  * Stack sizes
258ed01e45cSVaibhav Hiremath  *
259ed01e45cSVaibhav Hiremath  * The stack sizes are set up in start.S using the settings below
260ed01e45cSVaibhav Hiremath  */
261ed01e45cSVaibhav Hiremath #define CONFIG_STACKSIZE	(128 << 10)	/* regular stack 128 KiB */
262ed01e45cSVaibhav Hiremath 
263ed01e45cSVaibhav Hiremath /*-----------------------------------------------------------------------
264ed01e45cSVaibhav Hiremath  * Physical Memory Map
265ed01e45cSVaibhav Hiremath  */
266ed01e45cSVaibhav Hiremath #define CONFIG_NR_DRAM_BANKS	2	/* CS1 may or may not be populated */
267ed01e45cSVaibhav Hiremath #define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0
268ed01e45cSVaibhav Hiremath #define PHYS_SDRAM_2		OMAP34XX_SDRC_CS1
269ed01e45cSVaibhav Hiremath 
270ed01e45cSVaibhav Hiremath /*-----------------------------------------------------------------------
271ed01e45cSVaibhav Hiremath  * FLASH and environment organization
272ed01e45cSVaibhav Hiremath  */
273ed01e45cSVaibhav Hiremath 
274ed01e45cSVaibhav Hiremath /* **** PISMO SUPPORT *** */
275ed01e45cSVaibhav Hiremath 
276ed01e45cSVaibhav Hiremath /* Configure the PISMO */
277ed01e45cSVaibhav Hiremath #define PISMO1_NAND_SIZE		GPMC_SIZE_128M
278ed01e45cSVaibhav Hiremath #define PISMO1_ONEN_SIZE		GPMC_SIZE_128M
279ed01e45cSVaibhav Hiremath 
280ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_FLASH_SECT	520	/* max number of sectors */
281ed01e45cSVaibhav Hiremath 						/* on one chip */
282ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* max number of flash banks */
283ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
284ed01e45cSVaibhav Hiremath 
2856cbec7b3SLuca Ceresoli #if defined(CONFIG_CMD_NAND)
2866cbec7b3SLuca Ceresoli #define CONFIG_SYS_FLASH_BASE		PISMO1_NAND_BASE
2876cbec7b3SLuca Ceresoli #endif
288ed01e45cSVaibhav Hiremath 
289ed01e45cSVaibhav Hiremath /* Monitor at start of flash */
290ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
291ed01e45cSVaibhav Hiremath 
292ed01e45cSVaibhav Hiremath #define CONFIG_NAND_OMAP_GPMC
293ed01e45cSVaibhav Hiremath #define GPMC_NAND_ECC_LP_x16_LAYOUT	1
294ed01e45cSVaibhav Hiremath #define CONFIG_ENV_IS_IN_NAND		1
295ed01e45cSVaibhav Hiremath #define SMNAND_ENV_OFFSET		0x260000 /* environment starts here */
296ed01e45cSVaibhav Hiremath 
2976cbec7b3SLuca Ceresoli #define CONFIG_SYS_ENV_SECT_SIZE	(128 << 10)	/* 128 KiB */
2986cbec7b3SLuca Ceresoli #define CONFIG_ENV_OFFSET		SMNAND_ENV_OFFSET
2996cbec7b3SLuca Ceresoli #define CONFIG_ENV_ADDR			SMNAND_ENV_OFFSET
300ed01e45cSVaibhav Hiremath 
301ed01e45cSVaibhav Hiremath /*-----------------------------------------------------------------------
302ed01e45cSVaibhav Hiremath  * CFI FLASH driver setup
303ed01e45cSVaibhav Hiremath  */
304ed01e45cSVaibhav Hiremath /* timeout values are in ticks */
305ed01e45cSVaibhav Hiremath #define CONFIG_SYS_FLASH_ERASE_TOUT	(100 * CONFIG_SYS_HZ)
306ed01e45cSVaibhav Hiremath #define CONFIG_SYS_FLASH_WRITE_TOUT	(100 * CONFIG_SYS_HZ)
307ed01e45cSVaibhav Hiremath 
308ed01e45cSVaibhav Hiremath /* Flash banks JFFS2 should use */
309ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_MTD_BANKS	(CONFIG_SYS_MAX_FLASH_BANKS + \
310ed01e45cSVaibhav Hiremath 					CONFIG_SYS_MAX_NAND_DEVICE)
311ed01e45cSVaibhav Hiremath #define CONFIG_SYS_JFFS2_MEM_NAND
312ed01e45cSVaibhav Hiremath /* use flash_info[2] */
313ed01e45cSVaibhav Hiremath #define CONFIG_SYS_JFFS2_FIRST_BANK	CONFIG_SYS_MAX_FLASH_BANKS
314ed01e45cSVaibhav Hiremath #define CONFIG_SYS_JFFS2_NUM_BANKS	1
315ed01e45cSVaibhav Hiremath 
31613acfc6fSVaibhav Hiremath #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
31713acfc6fSVaibhav Hiremath #define CONFIG_SYS_INIT_RAM_ADDR	0x4020f800
31813acfc6fSVaibhav Hiremath #define CONFIG_SYS_INIT_RAM_SIZE	0x800
31913acfc6fSVaibhav Hiremath #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR + \
32013acfc6fSVaibhav Hiremath 					 CONFIG_SYS_INIT_RAM_SIZE - \
32113acfc6fSVaibhav Hiremath 					 GENERATED_GBL_DATA_SIZE)
3225059a2a4STom Rini 
3235059a2a4STom Rini /* Defines for SPL */
3245059a2a4STom Rini #define CONFIG_SPL
3255059a2a4STom Rini #define CONFIG_SPL_NAND_SIMPLE
3265059a2a4STom Rini #define CONFIG_SPL_TEXT_BASE		0x40200800
327*e0820cccSTom Rini #define CONFIG_SPL_MAX_SIZE		(54 * 1024)	/* 8 KB for stack */
3285059a2a4STom Rini #define CONFIG_SPL_STACK		LOW_LEVEL_SRAM_STACK
3295059a2a4STom Rini 
3305059a2a4STom Rini #define CONFIG_SPL_BSS_START_ADDR	0x80000000
3315059a2a4STom Rini #define CONFIG_SPL_BSS_MAX_SIZE		0x80000		/* 512 KB */
3325059a2a4STom Rini 
3335059a2a4STom Rini #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR	0x300 /* address 0x60000 */
3345059a2a4STom Rini #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS	0x200 /* 256 KB */
3355059a2a4STom Rini #define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION	1
3365059a2a4STom Rini #define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME	"u-boot.img"
3375059a2a4STom Rini 
3385059a2a4STom Rini #define CONFIG_SPL_LIBCOMMON_SUPPORT
3395059a2a4STom Rini #define CONFIG_SPL_LIBDISK_SUPPORT
3405059a2a4STom Rini #define CONFIG_SPL_I2C_SUPPORT
3415059a2a4STom Rini #define CONFIG_SPL_LIBGENERIC_SUPPORT
3425059a2a4STom Rini #define CONFIG_SPL_MMC_SUPPORT
3435059a2a4STom Rini #define CONFIG_SPL_FAT_SUPPORT
3445059a2a4STom Rini #define CONFIG_SPL_SERIAL_SUPPORT
3455059a2a4STom Rini #define CONFIG_SPL_NAND_SUPPORT
3465059a2a4STom Rini #define CONFIG_SPL_POWER_SUPPORT
3475059a2a4STom Rini #define CONFIG_SPL_LDSCRIPT		"$(CPUDIR)/omap-common/u-boot-spl.lds"
3485059a2a4STom Rini 
3495059a2a4STom Rini /* NAND boot config */
3505059a2a4STom Rini #define CONFIG_SYS_NAND_5_ADDR_CYCLE
3515059a2a4STom Rini #define CONFIG_SYS_NAND_PAGE_COUNT	64
3525059a2a4STom Rini #define CONFIG_SYS_NAND_PAGE_SIZE	2048
3535059a2a4STom Rini #define CONFIG_SYS_NAND_OOBSIZE		64
3545059a2a4STom Rini #define CONFIG_SYS_NAND_BLOCK_SIZE	(128*1024)
3555059a2a4STom Rini #define CONFIG_SYS_NAND_BAD_BLOCK_POS	NAND_LARGE_BADBLOCK_POS
3565059a2a4STom Rini #define CONFIG_SYS_NAND_ECCPOS		{2, 3, 4, 5, 6, 7, 8, 9,\
3575059a2a4STom Rini 						10, 11, 12, 13}
3585059a2a4STom Rini #define CONFIG_SYS_NAND_ECCSIZE		512
3595059a2a4STom Rini #define CONFIG_SYS_NAND_ECCBYTES	3
3605059a2a4STom Rini #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
3615059a2a4STom Rini #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x80000
3625059a2a4STom Rini 
3635059a2a4STom Rini /*
3645059a2a4STom Rini  * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
3655059a2a4STom Rini  * 64 bytes before this address should be set aside for u-boot.img's
3665059a2a4STom Rini  * header. That is 0x800FFFC0--0x80100000 should not be used for any
3675059a2a4STom Rini  * other needs.
3685059a2a4STom Rini  */
3695059a2a4STom Rini #define CONFIG_SYS_TEXT_BASE		0x80100000
3705059a2a4STom Rini #define CONFIG_SYS_SPL_MALLOC_START	0x80208000
3715059a2a4STom Rini #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
3725059a2a4STom Rini 
373ed01e45cSVaibhav Hiremath #endif /* __CONFIG_H */
374