xref: /rk3399_rockchip-uboot/include/configs/am3517_evm.h (revision c6f90e1418a84fe5fa463b38403bd1845cb6a59c)
1ed01e45cSVaibhav Hiremath /*
2ed01e45cSVaibhav Hiremath  * am3517_evm.h - Default configuration for AM3517 EVM board.
3ed01e45cSVaibhav Hiremath  *
4ed01e45cSVaibhav Hiremath  * Author: Vaibhav Hiremath <hvaibhav@ti.com>
5ed01e45cSVaibhav Hiremath  *
6ed01e45cSVaibhav Hiremath  * Based on omap3_evm_config.h
7ed01e45cSVaibhav Hiremath  *
8ed01e45cSVaibhav Hiremath  * Copyright (C) 2010 Texas Instruments Incorporated
9ed01e45cSVaibhav Hiremath  *
101a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
11ed01e45cSVaibhav Hiremath  */
12ed01e45cSVaibhav Hiremath 
13ed01e45cSVaibhav Hiremath #ifndef __CONFIG_H
14ed01e45cSVaibhav Hiremath #define __CONFIG_H
15ed01e45cSVaibhav Hiremath 
16ed01e45cSVaibhav Hiremath /*
17ed01e45cSVaibhav Hiremath  * High Level Configuration Options
18ed01e45cSVaibhav Hiremath  */
19ed01e45cSVaibhav Hiremath #define CONFIG_OMAP		1	/* in a TI OMAP core */
20ed01e45cSVaibhav Hiremath #define CONFIG_OMAP3_AM3517EVM	1	/* working with AM3517EVM */
21806d2792SLokesh Vutla #define CONFIG_OMAP_COMMON
22*c6f90e14SNishanth Menon /* Common ARM Erratas */
23*c6f90e14SNishanth Menon #define CONFIG_ARM_ERRATA_454179
24*c6f90e14SNishanth Menon #define CONFIG_ARM_ERRATA_430973
25*c6f90e14SNishanth Menon #define CONFIG_ARM_ERRATA_621766
26ed01e45cSVaibhav Hiremath 
271a5038caSVaibhav Hiremath #define CONFIG_EMIF4	/* The chip has EMIF4 controller */
28ed01e45cSVaibhav Hiremath 
29ed01e45cSVaibhav Hiremath #include <asm/arch/cpu.h>		/* get chip and board defs */
30987ec585SNishanth Menon #include <asm/arch/omap.h>
31ed01e45cSVaibhav Hiremath 
32ed01e45cSVaibhav Hiremath /*
33ed01e45cSVaibhav Hiremath  * Display CPU and Board information
34ed01e45cSVaibhav Hiremath  */
35ed01e45cSVaibhav Hiremath #define CONFIG_DISPLAY_CPUINFO		1
36ed01e45cSVaibhav Hiremath #define CONFIG_DISPLAY_BOARDINFO	1
37ed01e45cSVaibhav Hiremath 
38ed01e45cSVaibhav Hiremath /* Clock Defines */
39ed01e45cSVaibhav Hiremath #define V_OSCK			26000000	/* Clock output from T2 */
40ed01e45cSVaibhav Hiremath #define V_SCLK			(V_OSCK >> 1)
41ed01e45cSVaibhav Hiremath 
42ed01e45cSVaibhav Hiremath #define CONFIG_MISC_INIT_R
43ed01e45cSVaibhav Hiremath 
44ed01e45cSVaibhav Hiremath #define CONFIG_CMDLINE_TAG		1	/* enable passing of ATAGs */
45ed01e45cSVaibhav Hiremath #define CONFIG_SETUP_MEMORY_TAGS	1
46ed01e45cSVaibhav Hiremath #define CONFIG_INITRD_TAG		1
47ed01e45cSVaibhav Hiremath #define CONFIG_REVISION_TAG		1
48ed01e45cSVaibhav Hiremath 
49ed01e45cSVaibhav Hiremath /*
50ed01e45cSVaibhav Hiremath  * Size of malloc() pool
51ed01e45cSVaibhav Hiremath  */
52ed01e45cSVaibhav Hiremath #define CONFIG_ENV_SIZE			(128 << 10)	/* 128 KiB sector */
53ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + (128 << 10))
54ed01e45cSVaibhav Hiremath /*
55ed01e45cSVaibhav Hiremath  * DDR related
56ed01e45cSVaibhav Hiremath  */
57ed01e45cSVaibhav Hiremath #define CONFIG_SYS_CS0_SIZE		(256 * 1024 * 1024)
58ed01e45cSVaibhav Hiremath 
59ed01e45cSVaibhav Hiremath /*
60ed01e45cSVaibhav Hiremath  * Hardware drivers
61ed01e45cSVaibhav Hiremath  */
62ed01e45cSVaibhav Hiremath 
63ed01e45cSVaibhav Hiremath /*
646a1df373SYegor Yefremov  * OMAP GPIO configuration
656a1df373SYegor Yefremov  */
666a1df373SYegor Yefremov #define CONFIG_OMAP_GPIO
676a1df373SYegor Yefremov 
686a1df373SYegor Yefremov /*
69ed01e45cSVaibhav Hiremath  * NS16550 Configuration
70ed01e45cSVaibhav Hiremath  */
71ed01e45cSVaibhav Hiremath #define V_NS16550_CLK			48000000	/* 48MHz (APLL96/2) */
72ed01e45cSVaibhav Hiremath 
73ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550
74ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_SERIAL
75ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
76ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
77ed01e45cSVaibhav Hiremath 
78ed01e45cSVaibhav Hiremath /*
79ed01e45cSVaibhav Hiremath  * select serial console configuration
80ed01e45cSVaibhav Hiremath  */
81ed01e45cSVaibhav Hiremath #define CONFIG_CONS_INDEX		3
82ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
83ed01e45cSVaibhav Hiremath #define CONFIG_SERIAL3			3	/* UART3 on AM3517 EVM */
84ed01e45cSVaibhav Hiremath 
85ed01e45cSVaibhav Hiremath /* allow to overwrite serial and ethaddr */
86ed01e45cSVaibhav Hiremath #define CONFIG_ENV_OVERWRITE
87ed01e45cSVaibhav Hiremath #define CONFIG_BAUDRATE			115200
88ed01e45cSVaibhav Hiremath #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
89ed01e45cSVaibhav Hiremath 					115200}
90ed01e45cSVaibhav Hiremath #define CONFIG_MMC			1
91122e6e0aSVaibhav Hiremath #define CONFIG_GENERIC_MMC		1
92122e6e0aSVaibhav Hiremath #define CONFIG_OMAP_HSMMC		1
93ed01e45cSVaibhav Hiremath #define CONFIG_DOS_PARTITION		1
94ed01e45cSVaibhav Hiremath 
957dc27b05SAjay Kumar Gupta /*
967dc27b05SAjay Kumar Gupta  * USB configuration
9788919ff7SIlya Yanok  * Enable CONFIG_MUSB_HOST for Host functionalities MSC, keyboard
9888919ff7SIlya Yanok  * Enable CONFIG_MUSB_GADGET for Device functionalities.
997dc27b05SAjay Kumar Gupta  */
10088919ff7SIlya Yanok #define CONFIG_USB_MUSB_AM35X
10188919ff7SIlya Yanok #define CONFIG_MUSB_HOST
10288919ff7SIlya Yanok #define CONFIG_MUSB_PIO_ONLY
1037dc27b05SAjay Kumar Gupta 
10488919ff7SIlya Yanok #ifdef CONFIG_USB_MUSB_AM35X
1057dc27b05SAjay Kumar Gupta 
10688919ff7SIlya Yanok #ifdef CONFIG_MUSB_HOST
1077dc27b05SAjay Kumar Gupta #define CONFIG_CMD_USB
1087dc27b05SAjay Kumar Gupta 
1097dc27b05SAjay Kumar Gupta #define CONFIG_USB_STORAGE
1107dc27b05SAjay Kumar Gupta #define CONGIG_CMD_STORAGE
1117dc27b05SAjay Kumar Gupta #define CONFIG_CMD_FAT
1127dc27b05SAjay Kumar Gupta 
1137dc27b05SAjay Kumar Gupta #ifdef CONFIG_USB_KEYBOARD
1147dc27b05SAjay Kumar Gupta #define CONFIG_SYS_USB_EVENT_POLL
1157dc27b05SAjay Kumar Gupta #define CONFIG_PREBOOT "usb start"
1167dc27b05SAjay Kumar Gupta #endif /* CONFIG_USB_KEYBOARD */
1177dc27b05SAjay Kumar Gupta 
11888919ff7SIlya Yanok #endif /* CONFIG_MUSB_HOST */
1197dc27b05SAjay Kumar Gupta 
12088919ff7SIlya Yanok #ifdef CONFIG_MUSB_GADGET
12188919ff7SIlya Yanok #define CONFIG_USB_GADGET_DUALSPEED
12288919ff7SIlya Yanok #define CONFIG_USB_ETHER
12388919ff7SIlya Yanok #define CONFIG_USB_ETH_RNDIS
12488919ff7SIlya Yanok #endif /* CONFIG_MUSB_GADGET */
1257dc27b05SAjay Kumar Gupta 
12688919ff7SIlya Yanok #endif /* CONFIG_USB_MUSB_AM35X */
1277dc27b05SAjay Kumar Gupta 
128ed01e45cSVaibhav Hiremath /* commands to include */
129ed01e45cSVaibhav Hiremath #include <config_cmd_default.h>
130ed01e45cSVaibhav Hiremath 
131ed01e45cSVaibhav Hiremath #define CONFIG_CMD_EXT2		/* EXT2 Support			*/
132ed01e45cSVaibhav Hiremath #define CONFIG_CMD_FAT		/* FAT support			*/
133ed01e45cSVaibhav Hiremath #define CONFIG_CMD_JFFS2	/* JFFS2 Support		*/
134ed01e45cSVaibhav Hiremath 
135ed01e45cSVaibhav Hiremath #define CONFIG_CMD_I2C		/* I2C serial bus support	*/
136ed01e45cSVaibhav Hiremath #define CONFIG_CMD_MMC		/* MMC support			*/
137ed01e45cSVaibhav Hiremath #define CONFIG_CMD_NAND		/* NAND support			*/
138ed01e45cSVaibhav Hiremath #define CONFIG_CMD_DHCP
13980615006SJoe Hershberger #undef CONFIG_CMD_PING
140ed01e45cSVaibhav Hiremath 
141ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_FLASH		/* flinfo, erase, protect	*/
142ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_FPGA		/* FPGA configuration Support	*/
143ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_IMI		/* iminfo			*/
144ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_IMLS		/* List all found images	*/
145ed01e45cSVaibhav Hiremath 
146ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NO_FLASH
1476789e84eSHeiko Schocher #define CONFIG_SYS_I2C
1486789e84eSHeiko Schocher #define CONFIG_SYS_OMAP24_I2C_SPEED	100000
1496789e84eSHeiko Schocher #define CONFIG_SYS_OMAP24_I2C_SLAVE	1
1506789e84eSHeiko Schocher #define CONFIG_SYS_I2C_OMAP34XX
151ed01e45cSVaibhav Hiremath 
15218a02e80STom Rini /*
15318a02e80STom Rini  * Ethernet
15418a02e80STom Rini  */
15518a02e80STom Rini #define CONFIG_DRIVER_TI_EMAC
15618a02e80STom Rini #define CONFIG_DRIVER_TI_EMAC_USE_RMII
15718a02e80STom Rini #define CONFIG_MII
15818a02e80STom Rini #define CONFIG_BOOTP_DEFAULT
15918a02e80STom Rini #define CONFIG_BOOTP_DNS
16018a02e80STom Rini #define CONFIG_BOOTP_DNS2
16118a02e80STom Rini #define CONFIG_BOOTP_SEND_HOSTNAME
16218a02e80STom Rini #define CONFIG_NET_RETRY_COUNT		10
16318a02e80STom Rini 
164ed01e45cSVaibhav Hiremath /*
165ed01e45cSVaibhav Hiremath  * Board NAND Info.
166ed01e45cSVaibhav Hiremath  */
167ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
168ed01e45cSVaibhav Hiremath 							/* to access nand */
169ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
170ed01e45cSVaibhav Hiremath 							/* to access */
171ed01e45cSVaibhav Hiremath 							/* nand at CS0 */
172ed01e45cSVaibhav Hiremath 
173ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of */
174ed01e45cSVaibhav Hiremath 							/* NAND devices */
175ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_NAND
176ed01e45cSVaibhav Hiremath /* nand device jffs2 lives on */
177ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_DEV		"nand0"
178ed01e45cSVaibhav Hiremath /* start of jffs2 partition */
179ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_PART_OFFSET	0x680000
180ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_PART_SIZE		0xf980000	/* sz of jffs2 part */
181ed01e45cSVaibhav Hiremath 
182ed01e45cSVaibhav Hiremath /* Environment information */
183ed01e45cSVaibhav Hiremath #define CONFIG_BOOTDELAY	10
184ed01e45cSVaibhav Hiremath 
185b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
186ed01e45cSVaibhav Hiremath 
187ed01e45cSVaibhav Hiremath #define CONFIG_EXTRA_ENV_SETTINGS \
188ed01e45cSVaibhav Hiremath 	"loadaddr=0x82000000\0" \
18949473adaSYegor Yefremov 	"console=ttyO2,115200n8\0" \
190122e6e0aSVaibhav Hiremath 	"mmcdev=0\0" \
191ed01e45cSVaibhav Hiremath 	"mmcargs=setenv bootargs console=${console} " \
19210f3bdd3SYegor Yefremov 		"root=/dev/mmcblk0p2 rw rootwait\0" \
193ed01e45cSVaibhav Hiremath 	"nandargs=setenv bootargs console=${console} " \
194ed01e45cSVaibhav Hiremath 		"root=/dev/mtdblock4 rw " \
195ed01e45cSVaibhav Hiremath 		"rootfstype=jffs2\0" \
196122e6e0aSVaibhav Hiremath 	"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
197ed01e45cSVaibhav Hiremath 	"bootscript=echo Running bootscript from mmc ...; " \
198ed01e45cSVaibhav Hiremath 		"source ${loadaddr}\0" \
199122e6e0aSVaibhav Hiremath 	"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
200ed01e45cSVaibhav Hiremath 	"mmcboot=echo Booting from mmc ...; " \
201ed01e45cSVaibhav Hiremath 		"run mmcargs; " \
202ed01e45cSVaibhav Hiremath 		"bootm ${loadaddr}\0" \
203ed01e45cSVaibhav Hiremath 	"nandboot=echo Booting from nand ...; " \
204ed01e45cSVaibhav Hiremath 		"run nandargs; " \
205ed01e45cSVaibhav Hiremath 		"nand read ${loadaddr} 280000 400000; " \
206ed01e45cSVaibhav Hiremath 		"bootm ${loadaddr}\0" \
207ed01e45cSVaibhav Hiremath 
208ed01e45cSVaibhav Hiremath #define CONFIG_BOOTCOMMAND \
20966968110SAndrew Bradford 	"mmc dev ${mmcdev}; if mmc rescan; then " \
210ed01e45cSVaibhav Hiremath 		"if run loadbootscript; then " \
211ed01e45cSVaibhav Hiremath 			"run bootscript; " \
212ed01e45cSVaibhav Hiremath 		"else " \
213ed01e45cSVaibhav Hiremath 			"if run loaduimage; then " \
214ed01e45cSVaibhav Hiremath 				"run mmcboot; " \
215ed01e45cSVaibhav Hiremath 			"else run nandboot; " \
216ed01e45cSVaibhav Hiremath 			"fi; " \
217ed01e45cSVaibhav Hiremath 		"fi; " \
218ed01e45cSVaibhav Hiremath 	"else run nandboot; fi"
219ed01e45cSVaibhav Hiremath 
220ed01e45cSVaibhav Hiremath #define CONFIG_AUTO_COMPLETE	1
221ed01e45cSVaibhav Hiremath /*
222ed01e45cSVaibhav Hiremath  * Miscellaneous configurable options
223ed01e45cSVaibhav Hiremath  */
224ed01e45cSVaibhav Hiremath #define V_PROMPT			"AM3517_EVM # "
225ed01e45cSVaibhav Hiremath 
226ed01e45cSVaibhav Hiremath #define CONFIG_SYS_LONGHELP		/* undef to save memory */
227ed01e45cSVaibhav Hiremath #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
228ed01e45cSVaibhav Hiremath #define CONFIG_SYS_PROMPT		V_PROMPT
229ed01e45cSVaibhav Hiremath #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
230ed01e45cSVaibhav Hiremath /* Print Buffer Size */
231ed01e45cSVaibhav Hiremath #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
232ed01e45cSVaibhav Hiremath 					sizeof(CONFIG_SYS_PROMPT) + 16)
233ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAXARGS		32	/* max number of command */
234ed01e45cSVaibhav Hiremath 						/* args */
235ed01e45cSVaibhav Hiremath /* Boot Argument Buffer Size */
236ed01e45cSVaibhav Hiremath #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
237ed01e45cSVaibhav Hiremath /* memtest works on */
238ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0)
239ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MEMTEST_END		(OMAP34XX_SDRC_CS0 + \
240ed01e45cSVaibhav Hiremath 					0x01F00000) /* 31MB */
241ed01e45cSVaibhav Hiremath 
242ed01e45cSVaibhav Hiremath #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0) /* default load */
243ed01e45cSVaibhav Hiremath 								/* address */
244ed01e45cSVaibhav Hiremath 
245ed01e45cSVaibhav Hiremath /*
246ed01e45cSVaibhav Hiremath  * AM3517 has 12 GP timers, they can be driven by the system clock
247ed01e45cSVaibhav Hiremath  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
248ed01e45cSVaibhav Hiremath  * This rate is divided by a local divisor.
249ed01e45cSVaibhav Hiremath  */
250ed01e45cSVaibhav Hiremath #define CONFIG_SYS_TIMERBASE		OMAP34XX_GPT2
251ed01e45cSVaibhav Hiremath #define CONFIG_SYS_PTV			2	/* Divisor: 2^(PTV+1) => 8 */
252ed01e45cSVaibhav Hiremath 
253ed01e45cSVaibhav Hiremath /*-----------------------------------------------------------------------
254ed01e45cSVaibhav Hiremath  * Physical Memory Map
255ed01e45cSVaibhav Hiremath  */
256ed01e45cSVaibhav Hiremath #define CONFIG_NR_DRAM_BANKS	2	/* CS1 may or may not be populated */
257ed01e45cSVaibhav Hiremath #define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0
258ed01e45cSVaibhav Hiremath #define PHYS_SDRAM_2		OMAP34XX_SDRC_CS1
259ed01e45cSVaibhav Hiremath 
260ed01e45cSVaibhav Hiremath /*-----------------------------------------------------------------------
261ed01e45cSVaibhav Hiremath  * FLASH and environment organization
262ed01e45cSVaibhav Hiremath  */
263ed01e45cSVaibhav Hiremath 
264ed01e45cSVaibhav Hiremath /* **** PISMO SUPPORT *** */
265ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_FLASH_SECT	520	/* max number of sectors */
266ed01e45cSVaibhav Hiremath 						/* on one chip */
267ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* max number of flash banks */
268ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
269ed01e45cSVaibhav Hiremath 
2706cbec7b3SLuca Ceresoli #if defined(CONFIG_CMD_NAND)
271222a3113Spekon gupta #define CONFIG_SYS_FLASH_BASE		NAND_BASE
2726cbec7b3SLuca Ceresoli #endif
273ed01e45cSVaibhav Hiremath 
274ed01e45cSVaibhav Hiremath /* Monitor at start of flash */
275ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
276ed01e45cSVaibhav Hiremath 
277ed01e45cSVaibhav Hiremath #define CONFIG_NAND_OMAP_GPMC
278ed01e45cSVaibhav Hiremath #define CONFIG_ENV_IS_IN_NAND		1
279ed01e45cSVaibhav Hiremath #define SMNAND_ENV_OFFSET		0x260000 /* environment starts here */
280ed01e45cSVaibhav Hiremath 
2816cbec7b3SLuca Ceresoli #define CONFIG_SYS_ENV_SECT_SIZE	(128 << 10)	/* 128 KiB */
2826cbec7b3SLuca Ceresoli #define CONFIG_ENV_OFFSET		SMNAND_ENV_OFFSET
2836cbec7b3SLuca Ceresoli #define CONFIG_ENV_ADDR			SMNAND_ENV_OFFSET
284ed01e45cSVaibhav Hiremath 
285ed01e45cSVaibhav Hiremath /*-----------------------------------------------------------------------
286ed01e45cSVaibhav Hiremath  * CFI FLASH driver setup
287ed01e45cSVaibhav Hiremath  */
288ed01e45cSVaibhav Hiremath /* timeout values are in ticks */
289ed01e45cSVaibhav Hiremath #define CONFIG_SYS_FLASH_ERASE_TOUT	(100 * CONFIG_SYS_HZ)
290ed01e45cSVaibhav Hiremath #define CONFIG_SYS_FLASH_WRITE_TOUT	(100 * CONFIG_SYS_HZ)
291ed01e45cSVaibhav Hiremath 
292ed01e45cSVaibhav Hiremath /* Flash banks JFFS2 should use */
293ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_MTD_BANKS	(CONFIG_SYS_MAX_FLASH_BANKS + \
294ed01e45cSVaibhav Hiremath 					CONFIG_SYS_MAX_NAND_DEVICE)
295ed01e45cSVaibhav Hiremath #define CONFIG_SYS_JFFS2_MEM_NAND
296ed01e45cSVaibhav Hiremath /* use flash_info[2] */
297ed01e45cSVaibhav Hiremath #define CONFIG_SYS_JFFS2_FIRST_BANK	CONFIG_SYS_MAX_FLASH_BANKS
298ed01e45cSVaibhav Hiremath #define CONFIG_SYS_JFFS2_NUM_BANKS	1
299ed01e45cSVaibhav Hiremath 
30013acfc6fSVaibhav Hiremath #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
30113acfc6fSVaibhav Hiremath #define CONFIG_SYS_INIT_RAM_ADDR	0x4020f800
30213acfc6fSVaibhav Hiremath #define CONFIG_SYS_INIT_RAM_SIZE	0x800
30313acfc6fSVaibhav Hiremath #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR + \
30413acfc6fSVaibhav Hiremath 					 CONFIG_SYS_INIT_RAM_SIZE - \
30513acfc6fSVaibhav Hiremath 					 GENERATED_GBL_DATA_SIZE)
3065059a2a4STom Rini 
3075059a2a4STom Rini /* Defines for SPL */
30847f7bcaeSTom Rini #define CONFIG_SPL_FRAMEWORK
309d7cb93b2STom Rini #define CONFIG_SPL_BOARD_INIT
3105059a2a4STom Rini #define CONFIG_SPL_NAND_SIMPLE
3115059a2a4STom Rini #define CONFIG_SPL_TEXT_BASE		0x40200800
312e0820cccSTom Rini #define CONFIG_SPL_MAX_SIZE		(54 * 1024)	/* 8 KB for stack */
3135059a2a4STom Rini 
3145059a2a4STom Rini #define CONFIG_SPL_BSS_START_ADDR	0x80000000
3155059a2a4STom Rini #define CONFIG_SPL_BSS_MAX_SIZE		0x80000		/* 512 KB */
3165059a2a4STom Rini 
3175059a2a4STom Rini #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR	0x300 /* address 0x60000 */
3185059a2a4STom Rini #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS	0x200 /* 256 KB */
319e2ccdf89SPaul Kocialkowski #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION	1
320205b4f33SGuillaume GARDET #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME	"u-boot.img"
3215059a2a4STom Rini 
3225059a2a4STom Rini #define CONFIG_SPL_LIBCOMMON_SUPPORT
3235059a2a4STom Rini #define CONFIG_SPL_LIBDISK_SUPPORT
3245059a2a4STom Rini #define CONFIG_SPL_I2C_SUPPORT
3255059a2a4STom Rini #define CONFIG_SPL_LIBGENERIC_SUPPORT
3265059a2a4STom Rini #define CONFIG_SPL_MMC_SUPPORT
3275059a2a4STom Rini #define CONFIG_SPL_FAT_SUPPORT
3285059a2a4STom Rini #define CONFIG_SPL_SERIAL_SUPPORT
3295059a2a4STom Rini #define CONFIG_SPL_NAND_SUPPORT
3306f2f01b9SScott Wood #define CONFIG_SPL_NAND_BASE
3316f2f01b9SScott Wood #define CONFIG_SPL_NAND_DRIVERS
3326f2f01b9SScott Wood #define CONFIG_SPL_NAND_ECC
3335059a2a4STom Rini #define CONFIG_SPL_POWER_SUPPORT
3345059a2a4STom Rini #define CONFIG_SPL_LDSCRIPT		"$(CPUDIR)/omap-common/u-boot-spl.lds"
3355059a2a4STom Rini 
3365059a2a4STom Rini /* NAND boot config */
3375059a2a4STom Rini #define CONFIG_SYS_NAND_5_ADDR_CYCLE
3385059a2a4STom Rini #define CONFIG_SYS_NAND_PAGE_COUNT	64
3395059a2a4STom Rini #define CONFIG_SYS_NAND_PAGE_SIZE	2048
3405059a2a4STom Rini #define CONFIG_SYS_NAND_OOBSIZE		64
3415059a2a4STom Rini #define CONFIG_SYS_NAND_BLOCK_SIZE	(128*1024)
3425059a2a4STom Rini #define CONFIG_SYS_NAND_BAD_BLOCK_POS	NAND_LARGE_BADBLOCK_POS
3435059a2a4STom Rini #define CONFIG_SYS_NAND_ECCPOS		{2, 3, 4, 5, 6, 7, 8, 9,\
3445059a2a4STom Rini 						10, 11, 12, 13}
3455059a2a4STom Rini #define CONFIG_SYS_NAND_ECCSIZE		512
3465059a2a4STom Rini #define CONFIG_SYS_NAND_ECCBYTES	3
3473f719069Spekon gupta #define CONFIG_NAND_OMAP_ECCSCHEME	OMAP_ECC_HAM1_CODE_HW
3485059a2a4STom Rini #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
3495059a2a4STom Rini #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x80000
3505059a2a4STom Rini 
3515059a2a4STom Rini /*
3525059a2a4STom Rini  * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
3535059a2a4STom Rini  * 64 bytes before this address should be set aside for u-boot.img's
3545059a2a4STom Rini  * header. That is 0x800FFFC0--0x80100000 should not be used for any
3555059a2a4STom Rini  * other needs.
3565059a2a4STom Rini  */
3575059a2a4STom Rini #define CONFIG_SYS_TEXT_BASE		0x80100000
3585059a2a4STom Rini #define CONFIG_SYS_SPL_MALLOC_START	0x80208000
3595059a2a4STom Rini #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
3605059a2a4STom Rini 
361ed01e45cSVaibhav Hiremath #endif /* __CONFIG_H */
362