1ed01e45cSVaibhav Hiremath /* 2ed01e45cSVaibhav Hiremath * am3517_evm.h - Default configuration for AM3517 EVM board. 3ed01e45cSVaibhav Hiremath * 4ed01e45cSVaibhav Hiremath * Author: Vaibhav Hiremath <hvaibhav@ti.com> 5ed01e45cSVaibhav Hiremath * 6ed01e45cSVaibhav Hiremath * Based on omap3_evm_config.h 7ed01e45cSVaibhav Hiremath * 8ed01e45cSVaibhav Hiremath * Copyright (C) 2010 Texas Instruments Incorporated 9ed01e45cSVaibhav Hiremath * 101a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 11ed01e45cSVaibhav Hiremath */ 12ed01e45cSVaibhav Hiremath 13ed01e45cSVaibhav Hiremath #ifndef __CONFIG_H 14ed01e45cSVaibhav Hiremath #define __CONFIG_H 15ed01e45cSVaibhav Hiremath 16ed01e45cSVaibhav Hiremath /* 17ed01e45cSVaibhav Hiremath * High Level Configuration Options 18ed01e45cSVaibhav Hiremath */ 19ed01e45cSVaibhav Hiremath #define CONFIG_OMAP 1 /* in a TI OMAP core */ 20ed01e45cSVaibhav Hiremath #define CONFIG_OMAP34XX 1 /* which is a 34XX */ 21ed01e45cSVaibhav Hiremath #define CONFIG_OMAP3_AM3517EVM 1 /* working with AM3517EVM */ 22806d2792SLokesh Vutla #define CONFIG_OMAP_COMMON 23ed01e45cSVaibhav Hiremath 241a5038caSVaibhav Hiremath #define CONFIG_EMIF4 /* The chip has EMIF4 controller */ 25ed01e45cSVaibhav Hiremath 26ed01e45cSVaibhav Hiremath #include <asm/arch/cpu.h> /* get chip and board defs */ 27ed01e45cSVaibhav Hiremath #include <asm/arch/omap3.h> 28ed01e45cSVaibhav Hiremath 29ed01e45cSVaibhav Hiremath /* 30ed01e45cSVaibhav Hiremath * Display CPU and Board information 31ed01e45cSVaibhav Hiremath */ 32ed01e45cSVaibhav Hiremath #define CONFIG_DISPLAY_CPUINFO 1 33ed01e45cSVaibhav Hiremath #define CONFIG_DISPLAY_BOARDINFO 1 34ed01e45cSVaibhav Hiremath 35ed01e45cSVaibhav Hiremath /* Clock Defines */ 36ed01e45cSVaibhav Hiremath #define V_OSCK 26000000 /* Clock output from T2 */ 37ed01e45cSVaibhav Hiremath #define V_SCLK (V_OSCK >> 1) 38ed01e45cSVaibhav Hiremath 39ed01e45cSVaibhav Hiremath #define CONFIG_MISC_INIT_R 40ed01e45cSVaibhav Hiremath 41ed01e45cSVaibhav Hiremath #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 42ed01e45cSVaibhav Hiremath #define CONFIG_SETUP_MEMORY_TAGS 1 43ed01e45cSVaibhav Hiremath #define CONFIG_INITRD_TAG 1 44ed01e45cSVaibhav Hiremath #define CONFIG_REVISION_TAG 1 45ed01e45cSVaibhav Hiremath 46ed01e45cSVaibhav Hiremath /* 47ed01e45cSVaibhav Hiremath * Size of malloc() pool 48ed01e45cSVaibhav Hiremath */ 49ed01e45cSVaibhav Hiremath #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */ 50ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10)) 51ed01e45cSVaibhav Hiremath /* 52ed01e45cSVaibhav Hiremath * DDR related 53ed01e45cSVaibhav Hiremath */ 54ed01e45cSVaibhav Hiremath #define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024) 55ed01e45cSVaibhav Hiremath 56ed01e45cSVaibhav Hiremath /* 57ed01e45cSVaibhav Hiremath * Hardware drivers 58ed01e45cSVaibhav Hiremath */ 59ed01e45cSVaibhav Hiremath 60ed01e45cSVaibhav Hiremath /* 61*6a1df373SYegor Yefremov * OMAP GPIO configuration 62*6a1df373SYegor Yefremov */ 63*6a1df373SYegor Yefremov #define CONFIG_OMAP_GPIO 64*6a1df373SYegor Yefremov 65*6a1df373SYegor Yefremov /* 66ed01e45cSVaibhav Hiremath * NS16550 Configuration 67ed01e45cSVaibhav Hiremath */ 68ed01e45cSVaibhav Hiremath #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 69ed01e45cSVaibhav Hiremath 70ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550 71ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_SERIAL 72ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_REG_SIZE (-4) 73ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 74ed01e45cSVaibhav Hiremath 75ed01e45cSVaibhav Hiremath /* 76ed01e45cSVaibhav Hiremath * select serial console configuration 77ed01e45cSVaibhav Hiremath */ 78ed01e45cSVaibhav Hiremath #define CONFIG_CONS_INDEX 3 79ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 80ed01e45cSVaibhav Hiremath #define CONFIG_SERIAL3 3 /* UART3 on AM3517 EVM */ 81ed01e45cSVaibhav Hiremath 82ed01e45cSVaibhav Hiremath /* allow to overwrite serial and ethaddr */ 83ed01e45cSVaibhav Hiremath #define CONFIG_ENV_OVERWRITE 84ed01e45cSVaibhav Hiremath #define CONFIG_BAUDRATE 115200 85ed01e45cSVaibhav Hiremath #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 86ed01e45cSVaibhav Hiremath 115200} 87ed01e45cSVaibhav Hiremath #define CONFIG_MMC 1 88122e6e0aSVaibhav Hiremath #define CONFIG_GENERIC_MMC 1 89122e6e0aSVaibhav Hiremath #define CONFIG_OMAP_HSMMC 1 90ed01e45cSVaibhav Hiremath #define CONFIG_DOS_PARTITION 1 91ed01e45cSVaibhav Hiremath 927dc27b05SAjay Kumar Gupta /* 937dc27b05SAjay Kumar Gupta * USB configuration 9488919ff7SIlya Yanok * Enable CONFIG_MUSB_HOST for Host functionalities MSC, keyboard 9588919ff7SIlya Yanok * Enable CONFIG_MUSB_GADGET for Device functionalities. 967dc27b05SAjay Kumar Gupta */ 9788919ff7SIlya Yanok #define CONFIG_USB_MUSB_AM35X 9888919ff7SIlya Yanok #define CONFIG_MUSB_HOST 9988919ff7SIlya Yanok #define CONFIG_MUSB_PIO_ONLY 1007dc27b05SAjay Kumar Gupta 10188919ff7SIlya Yanok #ifdef CONFIG_USB_MUSB_AM35X 1027dc27b05SAjay Kumar Gupta 10388919ff7SIlya Yanok #ifdef CONFIG_MUSB_HOST 1047dc27b05SAjay Kumar Gupta #define CONFIG_CMD_USB 1057dc27b05SAjay Kumar Gupta 1067dc27b05SAjay Kumar Gupta #define CONFIG_USB_STORAGE 1077dc27b05SAjay Kumar Gupta #define CONGIG_CMD_STORAGE 1087dc27b05SAjay Kumar Gupta #define CONFIG_CMD_FAT 1097dc27b05SAjay Kumar Gupta 1107dc27b05SAjay Kumar Gupta #ifdef CONFIG_USB_KEYBOARD 1117dc27b05SAjay Kumar Gupta #define CONFIG_SYS_USB_EVENT_POLL 1127dc27b05SAjay Kumar Gupta #define CONFIG_PREBOOT "usb start" 1137dc27b05SAjay Kumar Gupta #endif /* CONFIG_USB_KEYBOARD */ 1147dc27b05SAjay Kumar Gupta 11588919ff7SIlya Yanok #endif /* CONFIG_MUSB_HOST */ 1167dc27b05SAjay Kumar Gupta 11788919ff7SIlya Yanok #ifdef CONFIG_MUSB_GADGET 11888919ff7SIlya Yanok #define CONFIG_USB_GADGET_DUALSPEED 11988919ff7SIlya Yanok #define CONFIG_USB_ETHER 12088919ff7SIlya Yanok #define CONFIG_USB_ETH_RNDIS 12188919ff7SIlya Yanok #endif /* CONFIG_MUSB_GADGET */ 1227dc27b05SAjay Kumar Gupta 12388919ff7SIlya Yanok #endif /* CONFIG_USB_MUSB_AM35X */ 1247dc27b05SAjay Kumar Gupta 125ed01e45cSVaibhav Hiremath /* commands to include */ 126ed01e45cSVaibhav Hiremath #include <config_cmd_default.h> 127ed01e45cSVaibhav Hiremath 128ed01e45cSVaibhav Hiremath #define CONFIG_CMD_EXT2 /* EXT2 Support */ 129ed01e45cSVaibhav Hiremath #define CONFIG_CMD_FAT /* FAT support */ 130ed01e45cSVaibhav Hiremath #define CONFIG_CMD_JFFS2 /* JFFS2 Support */ 131ed01e45cSVaibhav Hiremath 132ed01e45cSVaibhav Hiremath #define CONFIG_CMD_I2C /* I2C serial bus support */ 133ed01e45cSVaibhav Hiremath #define CONFIG_CMD_MMC /* MMC support */ 134ed01e45cSVaibhav Hiremath #define CONFIG_CMD_NAND /* NAND support */ 135ed01e45cSVaibhav Hiremath #define CONFIG_CMD_DHCP 13680615006SJoe Hershberger #undef CONFIG_CMD_PING 137ed01e45cSVaibhav Hiremath 138ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */ 139ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_FPGA /* FPGA configuration Support */ 140ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_IMI /* iminfo */ 141ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_IMLS /* List all found images */ 142ed01e45cSVaibhav Hiremath 143ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NO_FLASH 1446789e84eSHeiko Schocher #define CONFIG_SYS_I2C 1456789e84eSHeiko Schocher #define CONFIG_SYS_OMAP24_I2C_SPEED 100000 1466789e84eSHeiko Schocher #define CONFIG_SYS_OMAP24_I2C_SLAVE 1 1476789e84eSHeiko Schocher #define CONFIG_SYS_I2C_OMAP34XX 148ed01e45cSVaibhav Hiremath 14918a02e80STom Rini /* 15018a02e80STom Rini * Ethernet 15118a02e80STom Rini */ 15218a02e80STom Rini #define CONFIG_DRIVER_TI_EMAC 15318a02e80STom Rini #define CONFIG_DRIVER_TI_EMAC_USE_RMII 15418a02e80STom Rini #define CONFIG_MII 15518a02e80STom Rini #define CONFIG_BOOTP_DEFAULT 15618a02e80STom Rini #define CONFIG_BOOTP_DNS 15718a02e80STom Rini #define CONFIG_BOOTP_DNS2 15818a02e80STom Rini #define CONFIG_BOOTP_SEND_HOSTNAME 15918a02e80STom Rini #define CONFIG_NET_RETRY_COUNT 10 16018a02e80STom Rini 161ed01e45cSVaibhav Hiremath /* 162ed01e45cSVaibhav Hiremath * Board NAND Info. 163ed01e45cSVaibhav Hiremath */ 164ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 165ed01e45cSVaibhav Hiremath /* to access nand */ 166ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 167ed01e45cSVaibhav Hiremath /* to access */ 168ed01e45cSVaibhav Hiremath /* nand at CS0 */ 169ed01e45cSVaibhav Hiremath 170ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */ 171ed01e45cSVaibhav Hiremath /* NAND devices */ 172ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_NAND 173ed01e45cSVaibhav Hiremath /* nand device jffs2 lives on */ 174ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_DEV "nand0" 175ed01e45cSVaibhav Hiremath /* start of jffs2 partition */ 176ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_PART_OFFSET 0x680000 177ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */ 178ed01e45cSVaibhav Hiremath 179ed01e45cSVaibhav Hiremath /* Environment information */ 180ed01e45cSVaibhav Hiremath #define CONFIG_BOOTDELAY 10 181ed01e45cSVaibhav Hiremath 182b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 183ed01e45cSVaibhav Hiremath 184ed01e45cSVaibhav Hiremath #define CONFIG_EXTRA_ENV_SETTINGS \ 185ed01e45cSVaibhav Hiremath "loadaddr=0x82000000\0" \ 18649473adaSYegor Yefremov "console=ttyO2,115200n8\0" \ 187122e6e0aSVaibhav Hiremath "mmcdev=0\0" \ 188ed01e45cSVaibhav Hiremath "mmcargs=setenv bootargs console=${console} " \ 18910f3bdd3SYegor Yefremov "root=/dev/mmcblk0p2 rw rootwait\0" \ 190ed01e45cSVaibhav Hiremath "nandargs=setenv bootargs console=${console} " \ 191ed01e45cSVaibhav Hiremath "root=/dev/mtdblock4 rw " \ 192ed01e45cSVaibhav Hiremath "rootfstype=jffs2\0" \ 193122e6e0aSVaibhav Hiremath "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \ 194ed01e45cSVaibhav Hiremath "bootscript=echo Running bootscript from mmc ...; " \ 195ed01e45cSVaibhav Hiremath "source ${loadaddr}\0" \ 196122e6e0aSVaibhav Hiremath "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \ 197ed01e45cSVaibhav Hiremath "mmcboot=echo Booting from mmc ...; " \ 198ed01e45cSVaibhav Hiremath "run mmcargs; " \ 199ed01e45cSVaibhav Hiremath "bootm ${loadaddr}\0" \ 200ed01e45cSVaibhav Hiremath "nandboot=echo Booting from nand ...; " \ 201ed01e45cSVaibhav Hiremath "run nandargs; " \ 202ed01e45cSVaibhav Hiremath "nand read ${loadaddr} 280000 400000; " \ 203ed01e45cSVaibhav Hiremath "bootm ${loadaddr}\0" \ 204ed01e45cSVaibhav Hiremath 205ed01e45cSVaibhav Hiremath #define CONFIG_BOOTCOMMAND \ 20666968110SAndrew Bradford "mmc dev ${mmcdev}; if mmc rescan; then " \ 207ed01e45cSVaibhav Hiremath "if run loadbootscript; then " \ 208ed01e45cSVaibhav Hiremath "run bootscript; " \ 209ed01e45cSVaibhav Hiremath "else " \ 210ed01e45cSVaibhav Hiremath "if run loaduimage; then " \ 211ed01e45cSVaibhav Hiremath "run mmcboot; " \ 212ed01e45cSVaibhav Hiremath "else run nandboot; " \ 213ed01e45cSVaibhav Hiremath "fi; " \ 214ed01e45cSVaibhav Hiremath "fi; " \ 215ed01e45cSVaibhav Hiremath "else run nandboot; fi" 216ed01e45cSVaibhav Hiremath 217ed01e45cSVaibhav Hiremath #define CONFIG_AUTO_COMPLETE 1 218ed01e45cSVaibhav Hiremath /* 219ed01e45cSVaibhav Hiremath * Miscellaneous configurable options 220ed01e45cSVaibhav Hiremath */ 221ed01e45cSVaibhav Hiremath #define V_PROMPT "AM3517_EVM # " 222ed01e45cSVaibhav Hiremath 223ed01e45cSVaibhav Hiremath #define CONFIG_SYS_LONGHELP /* undef to save memory */ 224ed01e45cSVaibhav Hiremath #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 225ed01e45cSVaibhav Hiremath #define CONFIG_SYS_PROMPT V_PROMPT 226ed01e45cSVaibhav Hiremath #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 227ed01e45cSVaibhav Hiremath /* Print Buffer Size */ 228ed01e45cSVaibhav Hiremath #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 229ed01e45cSVaibhav Hiremath sizeof(CONFIG_SYS_PROMPT) + 16) 230ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAXARGS 32 /* max number of command */ 231ed01e45cSVaibhav Hiremath /* args */ 232ed01e45cSVaibhav Hiremath /* Boot Argument Buffer Size */ 233ed01e45cSVaibhav Hiremath #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 234ed01e45cSVaibhav Hiremath /* memtest works on */ 235ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) 236ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 237ed01e45cSVaibhav Hiremath 0x01F00000) /* 31MB */ 238ed01e45cSVaibhav Hiremath 239ed01e45cSVaibhav Hiremath #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */ 240ed01e45cSVaibhav Hiremath /* address */ 241ed01e45cSVaibhav Hiremath 242ed01e45cSVaibhav Hiremath /* 243ed01e45cSVaibhav Hiremath * AM3517 has 12 GP timers, they can be driven by the system clock 244ed01e45cSVaibhav Hiremath * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 245ed01e45cSVaibhav Hiremath * This rate is divided by a local divisor. 246ed01e45cSVaibhav Hiremath */ 247ed01e45cSVaibhav Hiremath #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2 248ed01e45cSVaibhav Hiremath #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 249ed01e45cSVaibhav Hiremath 250ed01e45cSVaibhav Hiremath /*----------------------------------------------------------------------- 251ed01e45cSVaibhav Hiremath * Physical Memory Map 252ed01e45cSVaibhav Hiremath */ 253ed01e45cSVaibhav Hiremath #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 254ed01e45cSVaibhav Hiremath #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 255ed01e45cSVaibhav Hiremath #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 256ed01e45cSVaibhav Hiremath 257ed01e45cSVaibhav Hiremath /*----------------------------------------------------------------------- 258ed01e45cSVaibhav Hiremath * FLASH and environment organization 259ed01e45cSVaibhav Hiremath */ 260ed01e45cSVaibhav Hiremath 261ed01e45cSVaibhav Hiremath /* **** PISMO SUPPORT *** */ 262ed01e45cSVaibhav Hiremath 263ed01e45cSVaibhav Hiremath /* Configure the PISMO */ 264ed01e45cSVaibhav Hiremath #define PISMO1_NAND_SIZE GPMC_SIZE_128M 265ed01e45cSVaibhav Hiremath #define PISMO1_ONEN_SIZE GPMC_SIZE_128M 266ed01e45cSVaibhav Hiremath 267ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */ 268ed01e45cSVaibhav Hiremath /* on one chip */ 269ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */ 270ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 271ed01e45cSVaibhav Hiremath 2726cbec7b3SLuca Ceresoli #if defined(CONFIG_CMD_NAND) 2736cbec7b3SLuca Ceresoli #define CONFIG_SYS_FLASH_BASE PISMO1_NAND_BASE 2746cbec7b3SLuca Ceresoli #endif 275ed01e45cSVaibhav Hiremath 276ed01e45cSVaibhav Hiremath /* Monitor at start of flash */ 277ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 278ed01e45cSVaibhav Hiremath 279ed01e45cSVaibhav Hiremath #define CONFIG_NAND_OMAP_GPMC 280ed01e45cSVaibhav Hiremath #define GPMC_NAND_ECC_LP_x16_LAYOUT 1 281ed01e45cSVaibhav Hiremath #define CONFIG_ENV_IS_IN_NAND 1 282ed01e45cSVaibhav Hiremath #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */ 283ed01e45cSVaibhav Hiremath 2846cbec7b3SLuca Ceresoli #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */ 2856cbec7b3SLuca Ceresoli #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET 2866cbec7b3SLuca Ceresoli #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 287ed01e45cSVaibhav Hiremath 288ed01e45cSVaibhav Hiremath /*----------------------------------------------------------------------- 289ed01e45cSVaibhav Hiremath * CFI FLASH driver setup 290ed01e45cSVaibhav Hiremath */ 291ed01e45cSVaibhav Hiremath /* timeout values are in ticks */ 292ed01e45cSVaibhav Hiremath #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ) 293ed01e45cSVaibhav Hiremath #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ) 294ed01e45cSVaibhav Hiremath 295ed01e45cSVaibhav Hiremath /* Flash banks JFFS2 should use */ 296ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \ 297ed01e45cSVaibhav Hiremath CONFIG_SYS_MAX_NAND_DEVICE) 298ed01e45cSVaibhav Hiremath #define CONFIG_SYS_JFFS2_MEM_NAND 299ed01e45cSVaibhav Hiremath /* use flash_info[2] */ 300ed01e45cSVaibhav Hiremath #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS 301ed01e45cSVaibhav Hiremath #define CONFIG_SYS_JFFS2_NUM_BANKS 1 302ed01e45cSVaibhav Hiremath 30313acfc6fSVaibhav Hiremath #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 30413acfc6fSVaibhav Hiremath #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 30513acfc6fSVaibhav Hiremath #define CONFIG_SYS_INIT_RAM_SIZE 0x800 30613acfc6fSVaibhav Hiremath #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 30713acfc6fSVaibhav Hiremath CONFIG_SYS_INIT_RAM_SIZE - \ 30813acfc6fSVaibhav Hiremath GENERATED_GBL_DATA_SIZE) 3095059a2a4STom Rini 3105059a2a4STom Rini /* Defines for SPL */ 3115059a2a4STom Rini #define CONFIG_SPL 31247f7bcaeSTom Rini #define CONFIG_SPL_FRAMEWORK 313d7cb93b2STom Rini #define CONFIG_SPL_BOARD_INIT 3145059a2a4STom Rini #define CONFIG_SPL_NAND_SIMPLE 3155059a2a4STom Rini #define CONFIG_SPL_TEXT_BASE 0x40200800 316e0820cccSTom Rini #define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */ 3175059a2a4STom Rini #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK 3185059a2a4STom Rini 3195059a2a4STom Rini #define CONFIG_SPL_BSS_START_ADDR 0x80000000 3205059a2a4STom Rini #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */ 3215059a2a4STom Rini 3225059a2a4STom Rini #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */ 3235059a2a4STom Rini #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */ 3245059a2a4STom Rini #define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1 3255059a2a4STom Rini #define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img" 3265059a2a4STom Rini 3275059a2a4STom Rini #define CONFIG_SPL_LIBCOMMON_SUPPORT 3285059a2a4STom Rini #define CONFIG_SPL_LIBDISK_SUPPORT 3295059a2a4STom Rini #define CONFIG_SPL_I2C_SUPPORT 3305059a2a4STom Rini #define CONFIG_SPL_LIBGENERIC_SUPPORT 3315059a2a4STom Rini #define CONFIG_SPL_MMC_SUPPORT 3325059a2a4STom Rini #define CONFIG_SPL_FAT_SUPPORT 3335059a2a4STom Rini #define CONFIG_SPL_SERIAL_SUPPORT 3345059a2a4STom Rini #define CONFIG_SPL_NAND_SUPPORT 3356f2f01b9SScott Wood #define CONFIG_SPL_NAND_BASE 3366f2f01b9SScott Wood #define CONFIG_SPL_NAND_DRIVERS 3376f2f01b9SScott Wood #define CONFIG_SPL_NAND_ECC 3385059a2a4STom Rini #define CONFIG_SPL_POWER_SUPPORT 3395059a2a4STom Rini #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds" 3405059a2a4STom Rini 3415059a2a4STom Rini /* NAND boot config */ 3425059a2a4STom Rini #define CONFIG_SYS_NAND_5_ADDR_CYCLE 3435059a2a4STom Rini #define CONFIG_SYS_NAND_PAGE_COUNT 64 3445059a2a4STom Rini #define CONFIG_SYS_NAND_PAGE_SIZE 2048 3455059a2a4STom Rini #define CONFIG_SYS_NAND_OOBSIZE 64 3465059a2a4STom Rini #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) 3475059a2a4STom Rini #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS 3485059a2a4STom Rini #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\ 3495059a2a4STom Rini 10, 11, 12, 13} 3505059a2a4STom Rini #define CONFIG_SYS_NAND_ECCSIZE 512 3515059a2a4STom Rini #define CONFIG_SYS_NAND_ECCBYTES 3 3523f719069Spekon gupta #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW 3535059a2a4STom Rini #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 3545059a2a4STom Rini #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000 3555059a2a4STom Rini 3565059a2a4STom Rini /* 3575059a2a4STom Rini * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM 3585059a2a4STom Rini * 64 bytes before this address should be set aside for u-boot.img's 3595059a2a4STom Rini * header. That is 0x800FFFC0--0x80100000 should not be used for any 3605059a2a4STom Rini * other needs. 3615059a2a4STom Rini */ 3625059a2a4STom Rini #define CONFIG_SYS_TEXT_BASE 0x80100000 3635059a2a4STom Rini #define CONFIG_SYS_SPL_MALLOC_START 0x80208000 3645059a2a4STom Rini #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 3655059a2a4STom Rini 366ed01e45cSVaibhav Hiremath #endif /* __CONFIG_H */ 367