1ed01e45cSVaibhav Hiremath /* 2ed01e45cSVaibhav Hiremath * am3517_evm.h - Default configuration for AM3517 EVM board. 3ed01e45cSVaibhav Hiremath * 4ed01e45cSVaibhav Hiremath * Author: Vaibhav Hiremath <hvaibhav@ti.com> 5ed01e45cSVaibhav Hiremath * 6ed01e45cSVaibhav Hiremath * Based on omap3_evm_config.h 7ed01e45cSVaibhav Hiremath * 8ed01e45cSVaibhav Hiremath * Copyright (C) 2010 Texas Instruments Incorporated 9ed01e45cSVaibhav Hiremath * 101a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 11ed01e45cSVaibhav Hiremath */ 12ed01e45cSVaibhav Hiremath 13ed01e45cSVaibhav Hiremath #ifndef __CONFIG_H 14ed01e45cSVaibhav Hiremath #define __CONFIG_H 15ed01e45cSVaibhav Hiremath 163709844fSAlbert ARIBAUD #define CONFIG_SYS_CACHELINE_SIZE 64 173709844fSAlbert ARIBAUD 18ed01e45cSVaibhav Hiremath /* 19ed01e45cSVaibhav Hiremath * High Level Configuration Options 20ed01e45cSVaibhav Hiremath */ 21ed01e45cSVaibhav Hiremath #define CONFIG_OMAP 1 /* in a TI OMAP core */ 22ed01e45cSVaibhav Hiremath #define CONFIG_OMAP3_AM3517EVM 1 /* working with AM3517EVM */ 23806d2792SLokesh Vutla #define CONFIG_OMAP_COMMON 24c6f90e14SNishanth Menon /* Common ARM Erratas */ 25c6f90e14SNishanth Menon #define CONFIG_ARM_ERRATA_454179 26c6f90e14SNishanth Menon #define CONFIG_ARM_ERRATA_430973 27c6f90e14SNishanth Menon #define CONFIG_ARM_ERRATA_621766 28ed01e45cSVaibhav Hiremath 291a5038caSVaibhav Hiremath #define CONFIG_EMIF4 /* The chip has EMIF4 controller */ 30ed01e45cSVaibhav Hiremath 31ed01e45cSVaibhav Hiremath #include <asm/arch/cpu.h> /* get chip and board defs */ 32987ec585SNishanth Menon #include <asm/arch/omap.h> 33ed01e45cSVaibhav Hiremath 34ed01e45cSVaibhav Hiremath /* 35ed01e45cSVaibhav Hiremath * Display CPU and Board information 36ed01e45cSVaibhav Hiremath */ 37ed01e45cSVaibhav Hiremath #define CONFIG_DISPLAY_CPUINFO 1 38ed01e45cSVaibhav Hiremath #define CONFIG_DISPLAY_BOARDINFO 1 39ed01e45cSVaibhav Hiremath 40ed01e45cSVaibhav Hiremath /* Clock Defines */ 41ed01e45cSVaibhav Hiremath #define V_OSCK 26000000 /* Clock output from T2 */ 42ed01e45cSVaibhav Hiremath #define V_SCLK (V_OSCK >> 1) 43ed01e45cSVaibhav Hiremath 44ed01e45cSVaibhav Hiremath #define CONFIG_MISC_INIT_R 45ed01e45cSVaibhav Hiremath 460a0db402SYegor Yefremov #define CONFIG_OF_LIBFDT 470a0db402SYegor Yefremov 48ed01e45cSVaibhav Hiremath #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 49ed01e45cSVaibhav Hiremath #define CONFIG_SETUP_MEMORY_TAGS 1 50ed01e45cSVaibhav Hiremath #define CONFIG_INITRD_TAG 1 51ed01e45cSVaibhav Hiremath #define CONFIG_REVISION_TAG 1 52ed01e45cSVaibhav Hiremath 53ed01e45cSVaibhav Hiremath /* 54ed01e45cSVaibhav Hiremath * Size of malloc() pool 55ed01e45cSVaibhav Hiremath */ 56ed01e45cSVaibhav Hiremath #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */ 57ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10)) 58ed01e45cSVaibhav Hiremath /* 59ed01e45cSVaibhav Hiremath * DDR related 60ed01e45cSVaibhav Hiremath */ 61ed01e45cSVaibhav Hiremath #define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024) 62ed01e45cSVaibhav Hiremath 63ed01e45cSVaibhav Hiremath /* 64ed01e45cSVaibhav Hiremath * Hardware drivers 65ed01e45cSVaibhav Hiremath */ 66ed01e45cSVaibhav Hiremath 67ed01e45cSVaibhav Hiremath /* 686a1df373SYegor Yefremov * OMAP GPIO configuration 696a1df373SYegor Yefremov */ 706a1df373SYegor Yefremov #define CONFIG_OMAP_GPIO 716a1df373SYegor Yefremov 726a1df373SYegor Yefremov /* 73ed01e45cSVaibhav Hiremath * NS16550 Configuration 74ed01e45cSVaibhav Hiremath */ 75ed01e45cSVaibhav Hiremath #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 76ed01e45cSVaibhav Hiremath 77ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_SERIAL 78ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_REG_SIZE (-4) 79ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 80ed01e45cSVaibhav Hiremath 81ed01e45cSVaibhav Hiremath /* 82ed01e45cSVaibhav Hiremath * select serial console configuration 83ed01e45cSVaibhav Hiremath */ 84ed01e45cSVaibhav Hiremath #define CONFIG_CONS_INDEX 3 85ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 86ed01e45cSVaibhav Hiremath #define CONFIG_SERIAL3 3 /* UART3 on AM3517 EVM */ 87ed01e45cSVaibhav Hiremath 88ed01e45cSVaibhav Hiremath /* allow to overwrite serial and ethaddr */ 89ed01e45cSVaibhav Hiremath #define CONFIG_ENV_OVERWRITE 90ed01e45cSVaibhav Hiremath #define CONFIG_BAUDRATE 115200 91ed01e45cSVaibhav Hiremath #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 92ed01e45cSVaibhav Hiremath 115200} 93ed01e45cSVaibhav Hiremath #define CONFIG_MMC 1 94122e6e0aSVaibhav Hiremath #define CONFIG_GENERIC_MMC 1 95122e6e0aSVaibhav Hiremath #define CONFIG_OMAP_HSMMC 1 96ed01e45cSVaibhav Hiremath #define CONFIG_DOS_PARTITION 1 97ed01e45cSVaibhav Hiremath 987dc27b05SAjay Kumar Gupta /* 997dc27b05SAjay Kumar Gupta * USB configuration 10095de1e2fSPaul Kocialkowski * Enable CONFIG_USB_MUSB_HOST for Host functionalities MSC, keyboard 10195de1e2fSPaul Kocialkowski * Enable CONFIG_USB_MUSB_GADGET for Device functionalities. 1027dc27b05SAjay Kumar Gupta */ 10388919ff7SIlya Yanok #define CONFIG_USB_MUSB_AM35X 10495de1e2fSPaul Kocialkowski #define CONFIG_USB_MUSB_HOST 10595de1e2fSPaul Kocialkowski #define CONFIG_USB_MUSB_PIO_ONLY 1067dc27b05SAjay Kumar Gupta 10788919ff7SIlya Yanok #ifdef CONFIG_USB_MUSB_AM35X 1087dc27b05SAjay Kumar Gupta 10995de1e2fSPaul Kocialkowski #ifdef CONFIG_USB_MUSB_HOST 1107dc27b05SAjay Kumar Gupta #define CONFIG_CMD_USB 1117dc27b05SAjay Kumar Gupta 1127dc27b05SAjay Kumar Gupta #define CONFIG_USB_STORAGE 1137dc27b05SAjay Kumar Gupta #define CONGIG_CMD_STORAGE 1147dc27b05SAjay Kumar Gupta #define CONFIG_CMD_FAT 1157dc27b05SAjay Kumar Gupta 1167dc27b05SAjay Kumar Gupta #ifdef CONFIG_USB_KEYBOARD 1177dc27b05SAjay Kumar Gupta #define CONFIG_SYS_USB_EVENT_POLL 1187dc27b05SAjay Kumar Gupta #define CONFIG_PREBOOT "usb start" 1197dc27b05SAjay Kumar Gupta #endif /* CONFIG_USB_KEYBOARD */ 1207dc27b05SAjay Kumar Gupta 12195de1e2fSPaul Kocialkowski #endif /* CONFIG_USB_MUSB_HOST */ 1227dc27b05SAjay Kumar Gupta 12395de1e2fSPaul Kocialkowski #ifdef CONFIG_USB_MUSB_GADGET 12488919ff7SIlya Yanok #define CONFIG_USB_GADGET_DUALSPEED 12588919ff7SIlya Yanok #define CONFIG_USB_ETHER 12688919ff7SIlya Yanok #define CONFIG_USB_ETH_RNDIS 12795de1e2fSPaul Kocialkowski #endif /* CONFIG_USB_MUSB_GADGET */ 1287dc27b05SAjay Kumar Gupta 12988919ff7SIlya Yanok #endif /* CONFIG_USB_MUSB_AM35X */ 1307dc27b05SAjay Kumar Gupta 131ed01e45cSVaibhav Hiremath /* commands to include */ 132ed01e45cSVaibhav Hiremath #define CONFIG_CMD_EXT2 /* EXT2 Support */ 133ed01e45cSVaibhav Hiremath #define CONFIG_CMD_FAT /* FAT support */ 134ed01e45cSVaibhav Hiremath #define CONFIG_CMD_JFFS2 /* JFFS2 Support */ 135*45776e36SDerald D. Woods #define CONFIG_CMD_EXT4 136*45776e36SDerald D. Woods #define CONFIG_CMD_EXT4_WRITE 137*45776e36SDerald D. Woods 138*45776e36SDerald D. Woods #define CONFIG_CMD_BOOTZ 139ed01e45cSVaibhav Hiremath 140ed01e45cSVaibhav Hiremath #define CONFIG_CMD_I2C /* I2C serial bus support */ 141ed01e45cSVaibhav Hiremath #define CONFIG_CMD_MMC /* MMC support */ 142ed01e45cSVaibhav Hiremath #define CONFIG_CMD_NAND /* NAND support */ 143ed01e45cSVaibhav Hiremath #define CONFIG_CMD_DHCP 14480615006SJoe Hershberger #undef CONFIG_CMD_PING 145ed01e45cSVaibhav Hiremath 146ed01e45cSVaibhav Hiremath 147ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NO_FLASH 1486789e84eSHeiko Schocher #define CONFIG_SYS_I2C 1496789e84eSHeiko Schocher #define CONFIG_SYS_OMAP24_I2C_SPEED 100000 1506789e84eSHeiko Schocher #define CONFIG_SYS_OMAP24_I2C_SLAVE 1 1516789e84eSHeiko Schocher #define CONFIG_SYS_I2C_OMAP34XX 152ed01e45cSVaibhav Hiremath 15318a02e80STom Rini /* 15418a02e80STom Rini * Ethernet 15518a02e80STom Rini */ 15618a02e80STom Rini #define CONFIG_DRIVER_TI_EMAC 15718a02e80STom Rini #define CONFIG_DRIVER_TI_EMAC_USE_RMII 15818a02e80STom Rini #define CONFIG_MII 15918a02e80STom Rini #define CONFIG_BOOTP_DEFAULT 16018a02e80STom Rini #define CONFIG_BOOTP_DNS 16118a02e80STom Rini #define CONFIG_BOOTP_DNS2 16218a02e80STom Rini #define CONFIG_BOOTP_SEND_HOSTNAME 16318a02e80STom Rini #define CONFIG_NET_RETRY_COUNT 10 16418a02e80STom Rini 165ed01e45cSVaibhav Hiremath /* 166ed01e45cSVaibhav Hiremath * Board NAND Info. 167ed01e45cSVaibhav Hiremath */ 168ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 169ed01e45cSVaibhav Hiremath /* to access nand */ 170ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 171ed01e45cSVaibhav Hiremath /* to access */ 172ed01e45cSVaibhav Hiremath /* nand at CS0 */ 173ed01e45cSVaibhav Hiremath 174ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */ 175ed01e45cSVaibhav Hiremath /* NAND devices */ 176ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_NAND 177ed01e45cSVaibhav Hiremath /* nand device jffs2 lives on */ 178ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_DEV "nand0" 179ed01e45cSVaibhav Hiremath /* start of jffs2 partition */ 180ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_PART_OFFSET 0x680000 181ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */ 182ed01e45cSVaibhav Hiremath 183ed01e45cSVaibhav Hiremath /* Environment information */ 184ed01e45cSVaibhav Hiremath #define CONFIG_BOOTDELAY 10 185ed01e45cSVaibhav Hiremath 186b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 187ed01e45cSVaibhav Hiremath 188ed01e45cSVaibhav Hiremath #define CONFIG_EXTRA_ENV_SETTINGS \ 189ed01e45cSVaibhav Hiremath "loadaddr=0x82000000\0" \ 19049473adaSYegor Yefremov "console=ttyO2,115200n8\0" \ 191*45776e36SDerald D. Woods "fdtfile=am3517-evm.dtb\0" \ 192*45776e36SDerald D. Woods "fdtaddr=0x82C00000\0" \ 193*45776e36SDerald D. Woods "vram=16M\0" \ 194*45776e36SDerald D. Woods "bootenv=uEnv.txt\0" \ 195*45776e36SDerald D. Woods "cmdline=\0" \ 196*45776e36SDerald D. Woods "optargs=\0" \ 197122e6e0aSVaibhav Hiremath "mmcdev=0\0" \ 198*45776e36SDerald D. Woods "mmcpart=1\0" \ 199*45776e36SDerald D. Woods "mmcroot=/dev/mmcblk0p2 rw\0" \ 200*45776e36SDerald D. Woods "mmcrootfstype=ext4 rootwait fixrtc\0" \ 201ed01e45cSVaibhav Hiremath "mmcargs=setenv bootargs console=${console} " \ 202*45776e36SDerald D. Woods "${optargs} " \ 203*45776e36SDerald D. Woods "root=${mmcroot} " \ 204*45776e36SDerald D. Woods "rootfstype=${mmcrootfstype} " \ 205*45776e36SDerald D. Woods "${cmdline}\0" \ 206ed01e45cSVaibhav Hiremath "nandargs=setenv bootargs console=${console} " \ 207ed01e45cSVaibhav Hiremath "root=/dev/mtdblock4 rw " \ 208ed01e45cSVaibhav Hiremath "rootfstype=jffs2\0" \ 209*45776e36SDerald D. Woods "loadbootenv=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${bootenv}\0"\ 210*45776e36SDerald D. Woods "importbootenv=echo Importing environment from mmc ...; " \ 211*45776e36SDerald D. Woods "env import -t ${loadaddr} ${filesize}\0" \ 212ed01e45cSVaibhav Hiremath "bootscript=echo Running bootscript from mmc ...; " \ 213ed01e45cSVaibhav Hiremath "source ${loadaddr}\0" \ 214*45776e36SDerald D. Woods "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${bootfile}\0" \ 215*45776e36SDerald D. Woods "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdtaddr} ${fdtfile}\0" \ 216ed01e45cSVaibhav Hiremath "mmcboot=echo Booting from mmc ...; " \ 217ed01e45cSVaibhav Hiremath "run mmcargs; " \ 218*45776e36SDerald D. Woods "bootz ${loadaddr} - ${fdtaddr}\0" \ 219ed01e45cSVaibhav Hiremath "nandboot=echo Booting from nand ...; " \ 220ed01e45cSVaibhav Hiremath "run nandargs; " \ 221ed01e45cSVaibhav Hiremath "nand read ${loadaddr} 280000 400000; " \ 222ed01e45cSVaibhav Hiremath "bootm ${loadaddr}\0" \ 223ed01e45cSVaibhav Hiremath 224ed01e45cSVaibhav Hiremath #define CONFIG_BOOTCOMMAND \ 22566968110SAndrew Bradford "mmc dev ${mmcdev}; if mmc rescan; then " \ 226*45776e36SDerald D. Woods "echo SD/MMC found on device $mmcdev; " \ 227*45776e36SDerald D. Woods "if run loadbootenv; then " \ 228*45776e36SDerald D. Woods "run importbootenv; " \ 229ed01e45cSVaibhav Hiremath "fi; " \ 230*45776e36SDerald D. Woods "echo Checking if uenvcmd is set ...; " \ 231*45776e36SDerald D. Woods "if test -n $uenvcmd; then " \ 232*45776e36SDerald D. Woods "echo Running uenvcmd ...; " \ 233*45776e36SDerald D. Woods "run uenvcmd; " \ 234*45776e36SDerald D. Woods "fi; " \ 235*45776e36SDerald D. Woods "echo Running default loadimage ...; " \ 236*45776e36SDerald D. Woods "setenv bootfile zImage; " \ 237*45776e36SDerald D. Woods "if run loadimage; then " \ 238*45776e36SDerald D. Woods "run loadfdt; " \ 239*45776e36SDerald D. Woods "run mmcboot; " \ 240ed01e45cSVaibhav Hiremath "fi; " \ 241ed01e45cSVaibhav Hiremath "else run nandboot; fi" 242ed01e45cSVaibhav Hiremath 243ed01e45cSVaibhav Hiremath #define CONFIG_AUTO_COMPLETE 1 244ed01e45cSVaibhav Hiremath /* 245ed01e45cSVaibhav Hiremath * Miscellaneous configurable options 246ed01e45cSVaibhav Hiremath */ 247ed01e45cSVaibhav Hiremath #define CONFIG_SYS_LONGHELP /* undef to save memory */ 248ed01e45cSVaibhav Hiremath #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 249ed01e45cSVaibhav Hiremath #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 250ed01e45cSVaibhav Hiremath /* Print Buffer Size */ 251ed01e45cSVaibhav Hiremath #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 252ed01e45cSVaibhav Hiremath sizeof(CONFIG_SYS_PROMPT) + 16) 253ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAXARGS 32 /* max number of command */ 254ed01e45cSVaibhav Hiremath /* args */ 255ed01e45cSVaibhav Hiremath /* Boot Argument Buffer Size */ 256ed01e45cSVaibhav Hiremath #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 257ed01e45cSVaibhav Hiremath /* memtest works on */ 258ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) 259ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 260ed01e45cSVaibhav Hiremath 0x01F00000) /* 31MB */ 261ed01e45cSVaibhav Hiremath 262ed01e45cSVaibhav Hiremath #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */ 263ed01e45cSVaibhav Hiremath /* address */ 264ed01e45cSVaibhav Hiremath 265ed01e45cSVaibhav Hiremath /* 266ed01e45cSVaibhav Hiremath * AM3517 has 12 GP timers, they can be driven by the system clock 267ed01e45cSVaibhav Hiremath * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 268ed01e45cSVaibhav Hiremath * This rate is divided by a local divisor. 269ed01e45cSVaibhav Hiremath */ 270ed01e45cSVaibhav Hiremath #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2 271ed01e45cSVaibhav Hiremath #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 272ed01e45cSVaibhav Hiremath 273ed01e45cSVaibhav Hiremath /*----------------------------------------------------------------------- 274ed01e45cSVaibhav Hiremath * Physical Memory Map 275ed01e45cSVaibhav Hiremath */ 276ed01e45cSVaibhav Hiremath #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 277ed01e45cSVaibhav Hiremath #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 278ed01e45cSVaibhav Hiremath #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 279ed01e45cSVaibhav Hiremath 280ed01e45cSVaibhav Hiremath /*----------------------------------------------------------------------- 281ed01e45cSVaibhav Hiremath * FLASH and environment organization 282ed01e45cSVaibhav Hiremath */ 283ed01e45cSVaibhav Hiremath 284ed01e45cSVaibhav Hiremath /* **** PISMO SUPPORT *** */ 285ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */ 286ed01e45cSVaibhav Hiremath /* on one chip */ 287ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */ 288ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 289ed01e45cSVaibhav Hiremath 2906cbec7b3SLuca Ceresoli #if defined(CONFIG_CMD_NAND) 291222a3113Spekon gupta #define CONFIG_SYS_FLASH_BASE NAND_BASE 2926cbec7b3SLuca Ceresoli #endif 293ed01e45cSVaibhav Hiremath 294ed01e45cSVaibhav Hiremath /* Monitor at start of flash */ 295ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 296ed01e45cSVaibhav Hiremath 297ed01e45cSVaibhav Hiremath #define CONFIG_NAND_OMAP_GPMC 298ed01e45cSVaibhav Hiremath #define CONFIG_ENV_IS_IN_NAND 1 299ed01e45cSVaibhav Hiremath #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */ 300ed01e45cSVaibhav Hiremath 3016cbec7b3SLuca Ceresoli #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */ 3026cbec7b3SLuca Ceresoli #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET 3036cbec7b3SLuca Ceresoli #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 304ed01e45cSVaibhav Hiremath 305ed01e45cSVaibhav Hiremath /*----------------------------------------------------------------------- 306ed01e45cSVaibhav Hiremath * CFI FLASH driver setup 307ed01e45cSVaibhav Hiremath */ 308ed01e45cSVaibhav Hiremath /* timeout values are in ticks */ 309ed01e45cSVaibhav Hiremath #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ) 310ed01e45cSVaibhav Hiremath #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ) 311ed01e45cSVaibhav Hiremath 312ed01e45cSVaibhav Hiremath /* Flash banks JFFS2 should use */ 313ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \ 314ed01e45cSVaibhav Hiremath CONFIG_SYS_MAX_NAND_DEVICE) 315ed01e45cSVaibhav Hiremath #define CONFIG_SYS_JFFS2_MEM_NAND 316ed01e45cSVaibhav Hiremath /* use flash_info[2] */ 317ed01e45cSVaibhav Hiremath #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS 318ed01e45cSVaibhav Hiremath #define CONFIG_SYS_JFFS2_NUM_BANKS 1 319ed01e45cSVaibhav Hiremath 32013acfc6fSVaibhav Hiremath #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 32113acfc6fSVaibhav Hiremath #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 32213acfc6fSVaibhav Hiremath #define CONFIG_SYS_INIT_RAM_SIZE 0x800 32313acfc6fSVaibhav Hiremath #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 32413acfc6fSVaibhav Hiremath CONFIG_SYS_INIT_RAM_SIZE - \ 32513acfc6fSVaibhav Hiremath GENERATED_GBL_DATA_SIZE) 3265059a2a4STom Rini 3275059a2a4STom Rini /* Defines for SPL */ 32847f7bcaeSTom Rini #define CONFIG_SPL_FRAMEWORK 329d7cb93b2STom Rini #define CONFIG_SPL_BOARD_INIT 3305059a2a4STom Rini #define CONFIG_SPL_NAND_SIMPLE 3315059a2a4STom Rini #define CONFIG_SPL_TEXT_BASE 0x40200800 332e0820cccSTom Rini #define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */ 3335059a2a4STom Rini 3345059a2a4STom Rini #define CONFIG_SPL_BSS_START_ADDR 0x80000000 3355059a2a4STom Rini #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */ 3365059a2a4STom Rini 3375059a2a4STom Rini #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */ 3385059a2a4STom Rini #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */ 339e2ccdf89SPaul Kocialkowski #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1 340205b4f33SGuillaume GARDET #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" 3415059a2a4STom Rini 3425059a2a4STom Rini #define CONFIG_SPL_LIBCOMMON_SUPPORT 3435059a2a4STom Rini #define CONFIG_SPL_LIBDISK_SUPPORT 3445059a2a4STom Rini #define CONFIG_SPL_I2C_SUPPORT 3455059a2a4STom Rini #define CONFIG_SPL_LIBGENERIC_SUPPORT 3465059a2a4STom Rini #define CONFIG_SPL_MMC_SUPPORT 3475059a2a4STom Rini #define CONFIG_SPL_FAT_SUPPORT 3485059a2a4STom Rini #define CONFIG_SPL_SERIAL_SUPPORT 3495059a2a4STom Rini #define CONFIG_SPL_NAND_SUPPORT 3506f2f01b9SScott Wood #define CONFIG_SPL_NAND_BASE 3516f2f01b9SScott Wood #define CONFIG_SPL_NAND_DRIVERS 3526f2f01b9SScott Wood #define CONFIG_SPL_NAND_ECC 3535059a2a4STom Rini #define CONFIG_SPL_POWER_SUPPORT 3545059a2a4STom Rini #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds" 3555059a2a4STom Rini 3565059a2a4STom Rini /* NAND boot config */ 3575059a2a4STom Rini #define CONFIG_SYS_NAND_5_ADDR_CYCLE 3585059a2a4STom Rini #define CONFIG_SYS_NAND_PAGE_COUNT 64 3595059a2a4STom Rini #define CONFIG_SYS_NAND_PAGE_SIZE 2048 3605059a2a4STom Rini #define CONFIG_SYS_NAND_OOBSIZE 64 3615059a2a4STom Rini #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) 3625059a2a4STom Rini #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS 3635059a2a4STom Rini #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\ 3645059a2a4STom Rini 10, 11, 12, 13} 3655059a2a4STom Rini #define CONFIG_SYS_NAND_ECCSIZE 512 3665059a2a4STom Rini #define CONFIG_SYS_NAND_ECCBYTES 3 3673f719069Spekon gupta #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW 3685059a2a4STom Rini #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 3695059a2a4STom Rini #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000 3705059a2a4STom Rini 3715059a2a4STom Rini /* 3725059a2a4STom Rini * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM 3735059a2a4STom Rini * 64 bytes before this address should be set aside for u-boot.img's 3745059a2a4STom Rini * header. That is 0x800FFFC0--0x80100000 should not be used for any 3755059a2a4STom Rini * other needs. 3765059a2a4STom Rini */ 3775059a2a4STom Rini #define CONFIG_SYS_TEXT_BASE 0x80100000 3785059a2a4STom Rini #define CONFIG_SYS_SPL_MALLOC_START 0x80208000 3795059a2a4STom Rini #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 3805059a2a4STom Rini 381ed01e45cSVaibhav Hiremath #endif /* __CONFIG_H */ 382