1ed01e45cSVaibhav Hiremath /* 2ed01e45cSVaibhav Hiremath * am3517_evm.h - Default configuration for AM3517 EVM board. 3ed01e45cSVaibhav Hiremath * 4ed01e45cSVaibhav Hiremath * Author: Vaibhav Hiremath <hvaibhav@ti.com> 5ed01e45cSVaibhav Hiremath * 6ed01e45cSVaibhav Hiremath * Based on omap3_evm_config.h 7ed01e45cSVaibhav Hiremath * 8ed01e45cSVaibhav Hiremath * Copyright (C) 2010 Texas Instruments Incorporated 9ed01e45cSVaibhav Hiremath * 10ed01e45cSVaibhav Hiremath * This program is free software; you can redistribute it and/or modify 11ed01e45cSVaibhav Hiremath * it under the terms of the GNU General Public License as published by 12ed01e45cSVaibhav Hiremath * the Free Software Foundation; either version 2 of the License, or 13ed01e45cSVaibhav Hiremath * (at your option) any later version. 14ed01e45cSVaibhav Hiremath * 15ed01e45cSVaibhav Hiremath * This program is distributed in the hope that it will be useful, 16ed01e45cSVaibhav Hiremath * but WITHOUT ANY WARRANTY; without even the implied warranty of 17ed01e45cSVaibhav Hiremath * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18ed01e45cSVaibhav Hiremath * GNU General Public License for more details. 19ed01e45cSVaibhav Hiremath * 20ed01e45cSVaibhav Hiremath * You should have received a copy of the GNU General Public License 21ed01e45cSVaibhav Hiremath * along with this program; if not, write to the Free Software 22ed01e45cSVaibhav Hiremath * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 23ed01e45cSVaibhav Hiremath */ 24ed01e45cSVaibhav Hiremath 25ed01e45cSVaibhav Hiremath #ifndef __CONFIG_H 26ed01e45cSVaibhav Hiremath #define __CONFIG_H 27ed01e45cSVaibhav Hiremath 28ed01e45cSVaibhav Hiremath /* 29ed01e45cSVaibhav Hiremath * High Level Configuration Options 30ed01e45cSVaibhav Hiremath */ 31ed01e45cSVaibhav Hiremath #define CONFIG_OMAP 1 /* in a TI OMAP core */ 32ed01e45cSVaibhav Hiremath #define CONFIG_OMAP34XX 1 /* which is a 34XX */ 33ed01e45cSVaibhav Hiremath #define CONFIG_OMAP3_AM3517EVM 1 /* working with AM3517EVM */ 34ed01e45cSVaibhav Hiremath 351a5038caSVaibhav Hiremath #define CONFIG_EMIF4 /* The chip has EMIF4 controller */ 36ed01e45cSVaibhav Hiremath 37ed01e45cSVaibhav Hiremath #include <asm/arch/cpu.h> /* get chip and board defs */ 38ed01e45cSVaibhav Hiremath #include <asm/arch/omap3.h> 39ed01e45cSVaibhav Hiremath 40ed01e45cSVaibhav Hiremath /* 41ed01e45cSVaibhav Hiremath * Display CPU and Board information 42ed01e45cSVaibhav Hiremath */ 43ed01e45cSVaibhav Hiremath #define CONFIG_DISPLAY_CPUINFO 1 44ed01e45cSVaibhav Hiremath #define CONFIG_DISPLAY_BOARDINFO 1 45ed01e45cSVaibhav Hiremath 46ed01e45cSVaibhav Hiremath /* Clock Defines */ 47ed01e45cSVaibhav Hiremath #define V_OSCK 26000000 /* Clock output from T2 */ 48ed01e45cSVaibhav Hiremath #define V_SCLK (V_OSCK >> 1) 49ed01e45cSVaibhav Hiremath 50ed01e45cSVaibhav Hiremath #undef CONFIG_USE_IRQ /* no support for IRQs */ 51ed01e45cSVaibhav Hiremath #define CONFIG_MISC_INIT_R 52ed01e45cSVaibhav Hiremath 53ed01e45cSVaibhav Hiremath #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 54ed01e45cSVaibhav Hiremath #define CONFIG_SETUP_MEMORY_TAGS 1 55ed01e45cSVaibhav Hiremath #define CONFIG_INITRD_TAG 1 56ed01e45cSVaibhav Hiremath #define CONFIG_REVISION_TAG 1 57ed01e45cSVaibhav Hiremath 58ed01e45cSVaibhav Hiremath /* 59ed01e45cSVaibhav Hiremath * Size of malloc() pool 60ed01e45cSVaibhav Hiremath */ 61ed01e45cSVaibhav Hiremath #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */ 62ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10)) 63ed01e45cSVaibhav Hiremath /* 64ed01e45cSVaibhav Hiremath * DDR related 65ed01e45cSVaibhav Hiremath */ 66ed01e45cSVaibhav Hiremath #define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024) 67ed01e45cSVaibhav Hiremath 68ed01e45cSVaibhav Hiremath /* 69ed01e45cSVaibhav Hiremath * Hardware drivers 70ed01e45cSVaibhav Hiremath */ 71ed01e45cSVaibhav Hiremath 72ed01e45cSVaibhav Hiremath /* 73ed01e45cSVaibhav Hiremath * NS16550 Configuration 74ed01e45cSVaibhav Hiremath */ 75ed01e45cSVaibhav Hiremath #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 76ed01e45cSVaibhav Hiremath 77ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550 78ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_SERIAL 79ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_REG_SIZE (-4) 80ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 81ed01e45cSVaibhav Hiremath 82ed01e45cSVaibhav Hiremath /* 83ed01e45cSVaibhav Hiremath * select serial console configuration 84ed01e45cSVaibhav Hiremath */ 85ed01e45cSVaibhav Hiremath #define CONFIG_CONS_INDEX 3 86ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 87ed01e45cSVaibhav Hiremath #define CONFIG_SERIAL3 3 /* UART3 on AM3517 EVM */ 88ed01e45cSVaibhav Hiremath 89ed01e45cSVaibhav Hiremath /* allow to overwrite serial and ethaddr */ 90ed01e45cSVaibhav Hiremath #define CONFIG_ENV_OVERWRITE 91ed01e45cSVaibhav Hiremath #define CONFIG_BAUDRATE 115200 92ed01e45cSVaibhav Hiremath #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 93ed01e45cSVaibhav Hiremath 115200} 94ed01e45cSVaibhav Hiremath #define CONFIG_MMC 1 95122e6e0aSVaibhav Hiremath #define CONFIG_GENERIC_MMC 1 96122e6e0aSVaibhav Hiremath #define CONFIG_OMAP_HSMMC 1 97ed01e45cSVaibhav Hiremath #define CONFIG_DOS_PARTITION 1 98ed01e45cSVaibhav Hiremath 997dc27b05SAjay Kumar Gupta /* 1007dc27b05SAjay Kumar Gupta * USB configuration 1017dc27b05SAjay Kumar Gupta * Enable CONFIG_MUSB_HCD for Host functionalities MSC, keyboard 1027dc27b05SAjay Kumar Gupta * Enable CONFIG_MUSB_UDC for Device functionalities. 1037dc27b05SAjay Kumar Gupta */ 1047dc27b05SAjay Kumar Gupta #define CONFIG_USB_AM35X 1 1057dc27b05SAjay Kumar Gupta #define CONFIG_MUSB_HCD 1 1067dc27b05SAjay Kumar Gupta 1077dc27b05SAjay Kumar Gupta #ifdef CONFIG_USB_AM35X 1087dc27b05SAjay Kumar Gupta 1097dc27b05SAjay Kumar Gupta #ifdef CONFIG_MUSB_HCD 1107dc27b05SAjay Kumar Gupta #define CONFIG_CMD_USB 1117dc27b05SAjay Kumar Gupta 1127dc27b05SAjay Kumar Gupta #define CONFIG_USB_STORAGE 1137dc27b05SAjay Kumar Gupta #define CONGIG_CMD_STORAGE 1147dc27b05SAjay Kumar Gupta #define CONFIG_CMD_FAT 1157dc27b05SAjay Kumar Gupta 1167dc27b05SAjay Kumar Gupta #ifdef CONFIG_USB_KEYBOARD 1177dc27b05SAjay Kumar Gupta #define CONFIG_SYS_USB_EVENT_POLL 1187dc27b05SAjay Kumar Gupta #define CONFIG_PREBOOT "usb start" 1197dc27b05SAjay Kumar Gupta #endif /* CONFIG_USB_KEYBOARD */ 1207dc27b05SAjay Kumar Gupta 1217dc27b05SAjay Kumar Gupta #endif /* CONFIG_MUSB_HCD */ 1227dc27b05SAjay Kumar Gupta 1237dc27b05SAjay Kumar Gupta #ifdef CONFIG_MUSB_UDC 1247dc27b05SAjay Kumar Gupta /* USB device configuration */ 1257dc27b05SAjay Kumar Gupta #define CONFIG_USB_DEVICE 1 1267dc27b05SAjay Kumar Gupta #define CONFIG_USB_TTY 1 1277dc27b05SAjay Kumar Gupta #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1 1287dc27b05SAjay Kumar Gupta /* Change these to suit your needs */ 1297dc27b05SAjay Kumar Gupta #define CONFIG_USBD_VENDORID 0x0451 1307dc27b05SAjay Kumar Gupta #define CONFIG_USBD_PRODUCTID 0x5678 1317dc27b05SAjay Kumar Gupta #define CONFIG_USBD_MANUFACTURER "Texas Instruments" 1327dc27b05SAjay Kumar Gupta #define CONFIG_USBD_PRODUCT_NAME "AM3517EVM" 1337dc27b05SAjay Kumar Gupta #endif /* CONFIG_MUSB_UDC */ 1347dc27b05SAjay Kumar Gupta 1357dc27b05SAjay Kumar Gupta #endif /* CONFIG_USB_AM35X */ 1367dc27b05SAjay Kumar Gupta 137ed01e45cSVaibhav Hiremath /* commands to include */ 138ed01e45cSVaibhav Hiremath #include <config_cmd_default.h> 139ed01e45cSVaibhav Hiremath 140ed01e45cSVaibhav Hiremath #define CONFIG_CMD_EXT2 /* EXT2 Support */ 141ed01e45cSVaibhav Hiremath #define CONFIG_CMD_FAT /* FAT support */ 142ed01e45cSVaibhav Hiremath #define CONFIG_CMD_JFFS2 /* JFFS2 Support */ 143ed01e45cSVaibhav Hiremath 144ed01e45cSVaibhav Hiremath #define CONFIG_CMD_I2C /* I2C serial bus support */ 145ed01e45cSVaibhav Hiremath #define CONFIG_CMD_MMC /* MMC support */ 146ed01e45cSVaibhav Hiremath #define CONFIG_CMD_NAND /* NAND support */ 147ed01e45cSVaibhav Hiremath #define CONFIG_CMD_DHCP 148ed01e45cSVaibhav Hiremath #define CONFIG_CMD_PING 149ed01e45cSVaibhav Hiremath 150ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */ 151ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_FPGA /* FPGA configuration Support */ 152ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_IMI /* iminfo */ 153ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_IMLS /* List all found images */ 154ed01e45cSVaibhav Hiremath 155ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NO_FLASH 156ed01e45cSVaibhav Hiremath #define CONFIG_HARD_I2C 1 157ed01e45cSVaibhav Hiremath #define CONFIG_SYS_I2C_SPEED 100000 158ed01e45cSVaibhav Hiremath #define CONFIG_SYS_I2C_SLAVE 1 159ed01e45cSVaibhav Hiremath #define CONFIG_SYS_I2C_BUS 0 160ed01e45cSVaibhav Hiremath #define CONFIG_SYS_I2C_BUS_SELECT 1 161ed01e45cSVaibhav Hiremath #define CONFIG_DRIVER_OMAP34XX_I2C 1 162ed01e45cSVaibhav Hiremath 163ed01e45cSVaibhav Hiremath #undef CONFIG_CMD_NET 164aa82d5f2SVaibhav Hiremath #undef CONFIG_CMD_NFS 165ed01e45cSVaibhav Hiremath /* 166ed01e45cSVaibhav Hiremath * Board NAND Info. 167ed01e45cSVaibhav Hiremath */ 168ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 169ed01e45cSVaibhav Hiremath /* to access nand */ 170ed01e45cSVaibhav Hiremath #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 171ed01e45cSVaibhav Hiremath /* to access */ 172ed01e45cSVaibhav Hiremath /* nand at CS0 */ 173ed01e45cSVaibhav Hiremath 174ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */ 175ed01e45cSVaibhav Hiremath /* NAND devices */ 176ed01e45cSVaibhav Hiremath #define CONFIG_SYS_64BIT_VSPRINTF /* needed for nand_util.c */ 177ed01e45cSVaibhav Hiremath 178ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_NAND 179ed01e45cSVaibhav Hiremath /* nand device jffs2 lives on */ 180ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_DEV "nand0" 181ed01e45cSVaibhav Hiremath /* start of jffs2 partition */ 182ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_PART_OFFSET 0x680000 183ed01e45cSVaibhav Hiremath #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */ 184ed01e45cSVaibhav Hiremath 185ed01e45cSVaibhav Hiremath /* Environment information */ 186ed01e45cSVaibhav Hiremath #define CONFIG_BOOTDELAY 10 187ed01e45cSVaibhav Hiremath 188b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 189ed01e45cSVaibhav Hiremath 190ed01e45cSVaibhav Hiremath #define CONFIG_EXTRA_ENV_SETTINGS \ 191ed01e45cSVaibhav Hiremath "loadaddr=0x82000000\0" \ 19249473adaSYegor Yefremov "console=ttyO2,115200n8\0" \ 193122e6e0aSVaibhav Hiremath "mmcdev=0\0" \ 194ed01e45cSVaibhav Hiremath "mmcargs=setenv bootargs console=${console} " \ 195*10f3bdd3SYegor Yefremov "root=/dev/mmcblk0p2 rw rootwait\0" \ 196ed01e45cSVaibhav Hiremath "nandargs=setenv bootargs console=${console} " \ 197ed01e45cSVaibhav Hiremath "root=/dev/mtdblock4 rw " \ 198ed01e45cSVaibhav Hiremath "rootfstype=jffs2\0" \ 199122e6e0aSVaibhav Hiremath "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \ 200ed01e45cSVaibhav Hiremath "bootscript=echo Running bootscript from mmc ...; " \ 201ed01e45cSVaibhav Hiremath "source ${loadaddr}\0" \ 202122e6e0aSVaibhav Hiremath "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \ 203ed01e45cSVaibhav Hiremath "mmcboot=echo Booting from mmc ...; " \ 204ed01e45cSVaibhav Hiremath "run mmcargs; " \ 205ed01e45cSVaibhav Hiremath "bootm ${loadaddr}\0" \ 206ed01e45cSVaibhav Hiremath "nandboot=echo Booting from nand ...; " \ 207ed01e45cSVaibhav Hiremath "run nandargs; " \ 208ed01e45cSVaibhav Hiremath "nand read ${loadaddr} 280000 400000; " \ 209ed01e45cSVaibhav Hiremath "bootm ${loadaddr}\0" \ 210ed01e45cSVaibhav Hiremath 211ed01e45cSVaibhav Hiremath #define CONFIG_BOOTCOMMAND \ 212122e6e0aSVaibhav Hiremath "if mmc rescan ${mmcdev}; then " \ 213ed01e45cSVaibhav Hiremath "if run loadbootscript; then " \ 214ed01e45cSVaibhav Hiremath "run bootscript; " \ 215ed01e45cSVaibhav Hiremath "else " \ 216ed01e45cSVaibhav Hiremath "if run loaduimage; then " \ 217ed01e45cSVaibhav Hiremath "run mmcboot; " \ 218ed01e45cSVaibhav Hiremath "else run nandboot; " \ 219ed01e45cSVaibhav Hiremath "fi; " \ 220ed01e45cSVaibhav Hiremath "fi; " \ 221ed01e45cSVaibhav Hiremath "else run nandboot; fi" 222ed01e45cSVaibhav Hiremath 223ed01e45cSVaibhav Hiremath #define CONFIG_AUTO_COMPLETE 1 224ed01e45cSVaibhav Hiremath /* 225ed01e45cSVaibhav Hiremath * Miscellaneous configurable options 226ed01e45cSVaibhav Hiremath */ 227ed01e45cSVaibhav Hiremath #define V_PROMPT "AM3517_EVM # " 228ed01e45cSVaibhav Hiremath 229ed01e45cSVaibhav Hiremath #define CONFIG_SYS_LONGHELP /* undef to save memory */ 230ed01e45cSVaibhav Hiremath #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 231ed01e45cSVaibhav Hiremath #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 232ed01e45cSVaibhav Hiremath #define CONFIG_SYS_PROMPT V_PROMPT 233ed01e45cSVaibhav Hiremath #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 234ed01e45cSVaibhav Hiremath /* Print Buffer Size */ 235ed01e45cSVaibhav Hiremath #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 236ed01e45cSVaibhav Hiremath sizeof(CONFIG_SYS_PROMPT) + 16) 237ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAXARGS 32 /* max number of command */ 238ed01e45cSVaibhav Hiremath /* args */ 239ed01e45cSVaibhav Hiremath /* Boot Argument Buffer Size */ 240ed01e45cSVaibhav Hiremath #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 241ed01e45cSVaibhav Hiremath /* memtest works on */ 242ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) 243ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 244ed01e45cSVaibhav Hiremath 0x01F00000) /* 31MB */ 245ed01e45cSVaibhav Hiremath 246ed01e45cSVaibhav Hiremath #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */ 247ed01e45cSVaibhav Hiremath /* address */ 248ed01e45cSVaibhav Hiremath 249ed01e45cSVaibhav Hiremath /* 250ed01e45cSVaibhav Hiremath * AM3517 has 12 GP timers, they can be driven by the system clock 251ed01e45cSVaibhav Hiremath * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 252ed01e45cSVaibhav Hiremath * This rate is divided by a local divisor. 253ed01e45cSVaibhav Hiremath */ 254ed01e45cSVaibhav Hiremath #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2 255ed01e45cSVaibhav Hiremath #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 256ed01e45cSVaibhav Hiremath #define CONFIG_SYS_HZ 1000 257ed01e45cSVaibhav Hiremath 258ed01e45cSVaibhav Hiremath /*----------------------------------------------------------------------- 259ed01e45cSVaibhav Hiremath * Stack sizes 260ed01e45cSVaibhav Hiremath * 261ed01e45cSVaibhav Hiremath * The stack sizes are set up in start.S using the settings below 262ed01e45cSVaibhav Hiremath */ 263ed01e45cSVaibhav Hiremath #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */ 264ed01e45cSVaibhav Hiremath 265ed01e45cSVaibhav Hiremath /*----------------------------------------------------------------------- 266ed01e45cSVaibhav Hiremath * Physical Memory Map 267ed01e45cSVaibhav Hiremath */ 268ed01e45cSVaibhav Hiremath #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 269ed01e45cSVaibhav Hiremath #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 270ed01e45cSVaibhav Hiremath #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 271ed01e45cSVaibhav Hiremath 272ed01e45cSVaibhav Hiremath /*----------------------------------------------------------------------- 273ed01e45cSVaibhav Hiremath * FLASH and environment organization 274ed01e45cSVaibhav Hiremath */ 275ed01e45cSVaibhav Hiremath 276ed01e45cSVaibhav Hiremath /* **** PISMO SUPPORT *** */ 277ed01e45cSVaibhav Hiremath 278ed01e45cSVaibhav Hiremath /* Configure the PISMO */ 279ed01e45cSVaibhav Hiremath #define PISMO1_NAND_SIZE GPMC_SIZE_128M 280ed01e45cSVaibhav Hiremath #define PISMO1_ONEN_SIZE GPMC_SIZE_128M 281ed01e45cSVaibhav Hiremath 282ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */ 283ed01e45cSVaibhav Hiremath /* on one chip */ 284ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */ 285ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 286ed01e45cSVaibhav Hiremath 2876cbec7b3SLuca Ceresoli #if defined(CONFIG_CMD_NAND) 2886cbec7b3SLuca Ceresoli #define CONFIG_SYS_FLASH_BASE PISMO1_NAND_BASE 2896cbec7b3SLuca Ceresoli #endif 290ed01e45cSVaibhav Hiremath 291ed01e45cSVaibhav Hiremath /* Monitor at start of flash */ 292ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 293ed01e45cSVaibhav Hiremath 294ed01e45cSVaibhav Hiremath #define CONFIG_NAND_OMAP_GPMC 295ed01e45cSVaibhav Hiremath #define GPMC_NAND_ECC_LP_x16_LAYOUT 1 296ed01e45cSVaibhav Hiremath #define CONFIG_ENV_IS_IN_NAND 1 297ed01e45cSVaibhav Hiremath #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */ 298ed01e45cSVaibhav Hiremath 2996cbec7b3SLuca Ceresoli #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */ 3006cbec7b3SLuca Ceresoli #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET 3016cbec7b3SLuca Ceresoli #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 302ed01e45cSVaibhav Hiremath 303ed01e45cSVaibhav Hiremath /*----------------------------------------------------------------------- 304ed01e45cSVaibhav Hiremath * CFI FLASH driver setup 305ed01e45cSVaibhav Hiremath */ 306ed01e45cSVaibhav Hiremath /* timeout values are in ticks */ 307ed01e45cSVaibhav Hiremath #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ) 308ed01e45cSVaibhav Hiremath #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ) 309ed01e45cSVaibhav Hiremath 310ed01e45cSVaibhav Hiremath /* Flash banks JFFS2 should use */ 311ed01e45cSVaibhav Hiremath #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \ 312ed01e45cSVaibhav Hiremath CONFIG_SYS_MAX_NAND_DEVICE) 313ed01e45cSVaibhav Hiremath #define CONFIG_SYS_JFFS2_MEM_NAND 314ed01e45cSVaibhav Hiremath /* use flash_info[2] */ 315ed01e45cSVaibhav Hiremath #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS 316ed01e45cSVaibhav Hiremath #define CONFIG_SYS_JFFS2_NUM_BANKS 1 317ed01e45cSVaibhav Hiremath 31813acfc6fSVaibhav Hiremath #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 31913acfc6fSVaibhav Hiremath #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 32013acfc6fSVaibhav Hiremath #define CONFIG_SYS_INIT_RAM_SIZE 0x800 32113acfc6fSVaibhav Hiremath #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 32213acfc6fSVaibhav Hiremath CONFIG_SYS_INIT_RAM_SIZE - \ 32313acfc6fSVaibhav Hiremath GENERATED_GBL_DATA_SIZE) 3245059a2a4STom Rini 3255059a2a4STom Rini /* Defines for SPL */ 3265059a2a4STom Rini #define CONFIG_SPL 3275059a2a4STom Rini #define CONFIG_SPL_NAND_SIMPLE 3285059a2a4STom Rini #define CONFIG_SPL_TEXT_BASE 0x40200800 3295059a2a4STom Rini #define CONFIG_SPL_MAX_SIZE (45 * 1024) 3305059a2a4STom Rini #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK 3315059a2a4STom Rini 3325059a2a4STom Rini #define CONFIG_SPL_BSS_START_ADDR 0x80000000 3335059a2a4STom Rini #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */ 3345059a2a4STom Rini 3355059a2a4STom Rini #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */ 3365059a2a4STom Rini #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */ 3375059a2a4STom Rini #define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1 3385059a2a4STom Rini #define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img" 3395059a2a4STom Rini 3405059a2a4STom Rini #define CONFIG_SPL_LIBCOMMON_SUPPORT 3415059a2a4STom Rini #define CONFIG_SPL_LIBDISK_SUPPORT 3425059a2a4STom Rini #define CONFIG_SPL_I2C_SUPPORT 3435059a2a4STom Rini #define CONFIG_SPL_LIBGENERIC_SUPPORT 3445059a2a4STom Rini #define CONFIG_SPL_MMC_SUPPORT 3455059a2a4STom Rini #define CONFIG_SPL_FAT_SUPPORT 3465059a2a4STom Rini #define CONFIG_SPL_SERIAL_SUPPORT 3475059a2a4STom Rini #define CONFIG_SPL_NAND_SUPPORT 3485059a2a4STom Rini #define CONFIG_SPL_POWER_SUPPORT 3495059a2a4STom Rini #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds" 3505059a2a4STom Rini 3515059a2a4STom Rini /* NAND boot config */ 3525059a2a4STom Rini #define CONFIG_SYS_NAND_5_ADDR_CYCLE 3535059a2a4STom Rini #define CONFIG_SYS_NAND_PAGE_COUNT 64 3545059a2a4STom Rini #define CONFIG_SYS_NAND_PAGE_SIZE 2048 3555059a2a4STom Rini #define CONFIG_SYS_NAND_OOBSIZE 64 3565059a2a4STom Rini #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) 3575059a2a4STom Rini #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS 3585059a2a4STom Rini #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\ 3595059a2a4STom Rini 10, 11, 12, 13} 3605059a2a4STom Rini #define CONFIG_SYS_NAND_ECCSIZE 512 3615059a2a4STom Rini #define CONFIG_SYS_NAND_ECCBYTES 3 3625059a2a4STom Rini #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 3635059a2a4STom Rini #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000 3645059a2a4STom Rini 3655059a2a4STom Rini /* 3665059a2a4STom Rini * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM 3675059a2a4STom Rini * 64 bytes before this address should be set aside for u-boot.img's 3685059a2a4STom Rini * header. That is 0x800FFFC0--0x80100000 should not be used for any 3695059a2a4STom Rini * other needs. 3705059a2a4STom Rini */ 3715059a2a4STom Rini #define CONFIG_SYS_TEXT_BASE 0x80100000 3725059a2a4STom Rini #define CONFIG_SYS_SPL_MALLOC_START 0x80208000 3735059a2a4STom Rini #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 3745059a2a4STom Rini 375ed01e45cSVaibhav Hiremath #endif /* __CONFIG_H */ 376