1915162daSSrinath /* 2915162daSSrinath * am3517_crane.h - Default configuration for AM3517 CraneBoard. 3915162daSSrinath * 4915162daSSrinath * Author: Srinath.R <srinath@mistralsolutions.com> 5915162daSSrinath * 6915162daSSrinath * Based on include/configs/am3517evm.h 7915162daSSrinath * 8915162daSSrinath * Copyright (C) 2011 Mistral Solutions pvt Ltd 9915162daSSrinath * 10915162daSSrinath * This program is free software; you can redistribute it and/or modify 11915162daSSrinath * it under the terms of the GNU General Public License as published by 12915162daSSrinath * the Free Software Foundation; either version 2 of the License, or 13915162daSSrinath * (at your option) any later version. 14915162daSSrinath * 15915162daSSrinath * This program is distributed in the hope that it will be useful, 16915162daSSrinath * but WITHOUT ANY WARRANTY; without even the implied warranty of 17915162daSSrinath * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18915162daSSrinath * GNU General Public License for more details. 19915162daSSrinath * 20915162daSSrinath * You should have received a copy of the GNU General Public License 21915162daSSrinath * along with this program; if not, write to the Free Software 22915162daSSrinath * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 23915162daSSrinath */ 24915162daSSrinath 25915162daSSrinath #ifndef __CONFIG_H 26915162daSSrinath #define __CONFIG_H 27915162daSSrinath 28915162daSSrinath /* 29915162daSSrinath * High Level Configuration Options 30915162daSSrinath */ 31915162daSSrinath #define CONFIG_OMAP 1 /* in a TI OMAP core */ 32915162daSSrinath #define CONFIG_OMAP34XX 1 /* which is a 34XX */ 33915162daSSrinath #define CONFIG_OMAP3_AM3517CRANE 1 /* working with CRANEBOARD */ 34915162daSSrinath 35915162daSSrinath #define CONFIG_EMIF4 /* The chip has EMIF4 controller */ 36915162daSSrinath 37915162daSSrinath #include <asm/arch/cpu.h> /* get chip and board defs */ 38915162daSSrinath #include <asm/arch/omap3.h> 39915162daSSrinath 40915162daSSrinath /* 41915162daSSrinath * Display CPU and Board information 42915162daSSrinath */ 43915162daSSrinath #define CONFIG_DISPLAY_CPUINFO 1 44915162daSSrinath #define CONFIG_DISPLAY_BOARDINFO 1 45915162daSSrinath 46915162daSSrinath /* Clock Defines */ 47915162daSSrinath #define V_OSCK 26000000 /* Clock output from T2 */ 48915162daSSrinath #define V_SCLK (V_OSCK >> 1) 49915162daSSrinath 50915162daSSrinath #undef CONFIG_USE_IRQ /* no support for IRQs */ 51915162daSSrinath #define CONFIG_MISC_INIT_R 52915162daSSrinath 53915162daSSrinath #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 54915162daSSrinath #define CONFIG_SETUP_MEMORY_TAGS 1 55915162daSSrinath #define CONFIG_INITRD_TAG 1 56915162daSSrinath #define CONFIG_REVISION_TAG 1 57915162daSSrinath 58915162daSSrinath /* 59915162daSSrinath * Size of malloc() pool 60915162daSSrinath */ 61915162daSSrinath #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */ 62915162daSSrinath #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10)) 63915162daSSrinath /* initial data */ 64915162daSSrinath /* 65915162daSSrinath * DDR related 66915162daSSrinath */ 67915162daSSrinath #define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024) 68915162daSSrinath 69915162daSSrinath /* 70915162daSSrinath * Hardware drivers 71915162daSSrinath */ 72915162daSSrinath 73915162daSSrinath /* 74915162daSSrinath * NS16550 Configuration 75915162daSSrinath */ 76915162daSSrinath #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 77915162daSSrinath 78915162daSSrinath #define CONFIG_SYS_NS16550 79915162daSSrinath #define CONFIG_SYS_NS16550_SERIAL 80915162daSSrinath #define CONFIG_SYS_NS16550_REG_SIZE (-4) 81915162daSSrinath #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 82915162daSSrinath 83915162daSSrinath /* 84915162daSSrinath * select serial console configuration 85915162daSSrinath */ 86915162daSSrinath #define CONFIG_CONS_INDEX 3 87915162daSSrinath #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 88915162daSSrinath #define CONFIG_SERIAL3 3 /* UART3 on CRANEBOARD */ 89915162daSSrinath 90915162daSSrinath /* allow to overwrite serial and ethaddr */ 91915162daSSrinath #define CONFIG_ENV_OVERWRITE 92915162daSSrinath #define CONFIG_BAUDRATE 115200 93915162daSSrinath #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 94915162daSSrinath 115200} 95a5a8821cSTom Rini #define CONFIG_GENERIC_MMC 1 96915162daSSrinath #define CONFIG_MMC 1 97a5a8821cSTom Rini #define CONFIG_OMAP_HSMMC 1 98915162daSSrinath #define CONFIG_DOS_PARTITION 1 99915162daSSrinath 100915162daSSrinath /* 101915162daSSrinath * USB configuration 102915162daSSrinath * Enable CONFIG_MUSB_HCD for Host functionalities MSC, keyboard 103915162daSSrinath * Enable CONFIG_MUSB_UDC for Device functionalities. 104915162daSSrinath */ 105915162daSSrinath #define CONFIG_USB_AM35X 1 106915162daSSrinath #define CONFIG_MUSB_HCD 1 107915162daSSrinath 108915162daSSrinath #ifdef CONFIG_USB_AM35X 109915162daSSrinath 110915162daSSrinath #ifdef CONFIG_MUSB_HCD 111915162daSSrinath #define CONFIG_CMD_USB 112915162daSSrinath 113915162daSSrinath #define CONFIG_USB_STORAGE 114915162daSSrinath #define CONGIG_CMD_STORAGE 115915162daSSrinath #define CONFIG_CMD_FAT 116915162daSSrinath 117915162daSSrinath #ifdef CONFIG_USB_KEYBOARD 118915162daSSrinath #define CONFIG_SYS_USB_EVENT_POLL 119915162daSSrinath #define CONFIG_PREBOOT "usb start" 120915162daSSrinath #endif /* CONFIG_USB_KEYBOARD */ 121915162daSSrinath 122915162daSSrinath #endif /* CONFIG_MUSB_HCD */ 123915162daSSrinath 124915162daSSrinath #ifdef CONFIG_MUSB_UDC 125915162daSSrinath /* USB device configuration */ 126915162daSSrinath #define CONFIG_USB_DEVICE 1 127915162daSSrinath #define CONFIG_USB_TTY 1 128915162daSSrinath #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1 129915162daSSrinath /* Change these to suit your needs */ 130915162daSSrinath #define CONFIG_USBD_VENDORID 0x0451 131915162daSSrinath #define CONFIG_USBD_PRODUCTID 0x5678 132915162daSSrinath #define CONFIG_USBD_MANUFACTURER "Texas Instruments" 133915162daSSrinath #define CONFIG_USBD_PRODUCT_NAME "AM3517CRANE" 134915162daSSrinath #endif /* CONFIG_MUSB_UDC */ 135915162daSSrinath 136915162daSSrinath #endif /* CONFIG_USB_AM35X */ 137915162daSSrinath 138915162daSSrinath /* commands to include */ 139915162daSSrinath #include <config_cmd_default.h> 140915162daSSrinath 141915162daSSrinath #define CONFIG_CMD_EXT2 /* EXT2 Support */ 142915162daSSrinath #define CONFIG_CMD_FAT /* FAT support */ 143915162daSSrinath #define CONFIG_CMD_JFFS2 /* JFFS2 Support */ 144915162daSSrinath 145915162daSSrinath #define CONFIG_CMD_I2C /* I2C serial bus support */ 146915162daSSrinath #define CONFIG_CMD_MMC /* MMC support */ 147915162daSSrinath #define CONFIG_CMD_NAND /* NAND support */ 148915162daSSrinath #define CONFIG_CMD_DHCP 149915162daSSrinath #define CONFIG_CMD_PING 150915162daSSrinath 151915162daSSrinath #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */ 152915162daSSrinath #undef CONFIG_CMD_FPGA /* FPGA configuration Support */ 153915162daSSrinath #undef CONFIG_CMD_IMI /* iminfo */ 154915162daSSrinath #undef CONFIG_CMD_IMLS /* List all found images */ 155915162daSSrinath 156915162daSSrinath #define CONFIG_SYS_NO_FLASH 157915162daSSrinath #define CONFIG_HARD_I2C 1 158915162daSSrinath #define CONFIG_SYS_I2C_SPEED 100000 159915162daSSrinath #define CONFIG_SYS_I2C_SLAVE 1 160915162daSSrinath #define CONFIG_SYS_I2C_BUS 0 161915162daSSrinath #define CONFIG_SYS_I2C_BUS_SELECT 1 162915162daSSrinath #define CONFIG_DRIVER_OMAP34XX_I2C 1 163915162daSSrinath 164915162daSSrinath #undef CONFIG_CMD_NET 165915162daSSrinath #undef CONFIG_CMD_NFS 166915162daSSrinath /* 167915162daSSrinath * Board NAND Info. 168915162daSSrinath */ 169915162daSSrinath #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 170915162daSSrinath /* to access nand */ 171915162daSSrinath #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 172915162daSSrinath /* to access */ 173915162daSSrinath /* nand at CS0 */ 174915162daSSrinath 175915162daSSrinath #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */ 176915162daSSrinath /* NAND devices */ 177915162daSSrinath 178915162daSSrinath #define CONFIG_JFFS2_NAND 179915162daSSrinath /* nand device jffs2 lives on */ 180915162daSSrinath #define CONFIG_JFFS2_DEV "nand0" 181915162daSSrinath /* start of jffs2 partition */ 182915162daSSrinath #define CONFIG_JFFS2_PART_OFFSET 0x680000 183915162daSSrinath #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */ 184915162daSSrinath 185915162daSSrinath /* Environment information */ 186915162daSSrinath #define CONFIG_BOOTDELAY 10 187915162daSSrinath 188b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 189915162daSSrinath 190915162daSSrinath #define CONFIG_EXTRA_ENV_SETTINGS \ 191915162daSSrinath "loadaddr=0x82000000\0" \ 192915162daSSrinath "console=ttyS2,115200n8\0" \ 193a5a8821cSTom Rini "mmcdev=0\0" \ 194915162daSSrinath "mmcargs=setenv bootargs console=${console} " \ 195915162daSSrinath "root=/dev/mmcblk0p2 rw " \ 196915162daSSrinath "rootfstype=ext3 rootwait\0" \ 197915162daSSrinath "nandargs=setenv bootargs console=${console} " \ 198915162daSSrinath "root=/dev/mtdblock4 rw " \ 199915162daSSrinath "rootfstype=jffs2\0" \ 200a5a8821cSTom Rini "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \ 201915162daSSrinath "bootscript=echo Running bootscript from mmc ...; " \ 202915162daSSrinath "source ${loadaddr}\0" \ 203a5a8821cSTom Rini "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \ 204915162daSSrinath "mmcboot=echo Booting from mmc ...; " \ 205915162daSSrinath "run mmcargs; " \ 206915162daSSrinath "bootm ${loadaddr}\0" \ 207915162daSSrinath "nandboot=echo Booting from nand ...; " \ 208915162daSSrinath "run nandargs; " \ 209915162daSSrinath "nand read ${loadaddr} 280000 400000; " \ 210915162daSSrinath "bootm ${loadaddr}\0" \ 211915162daSSrinath 212915162daSSrinath #define CONFIG_BOOTCOMMAND \ 213a5a8821cSTom Rini "if mmc rescan ${mmcdev}; then " \ 214915162daSSrinath "if run loadbootscript; then " \ 215915162daSSrinath "run bootscript; " \ 216915162daSSrinath "else " \ 217915162daSSrinath "if run loaduimage; then " \ 218915162daSSrinath "run mmcboot; " \ 219915162daSSrinath "else run nandboot; " \ 220915162daSSrinath "fi; " \ 221915162daSSrinath "fi; " \ 222915162daSSrinath "else run nandboot; fi" 223915162daSSrinath 224915162daSSrinath #define CONFIG_AUTO_COMPLETE 1 225915162daSSrinath /* 226915162daSSrinath * Miscellaneous configurable options 227915162daSSrinath */ 228915162daSSrinath #define V_PROMPT "AM3517_CRANE # " 229915162daSSrinath 230915162daSSrinath #define CONFIG_SYS_LONGHELP /* undef to save memory */ 231915162daSSrinath #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 232915162daSSrinath #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 233915162daSSrinath #define CONFIG_SYS_PROMPT V_PROMPT 234915162daSSrinath #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 235915162daSSrinath /* Print Buffer Size */ 236915162daSSrinath #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 237915162daSSrinath sizeof(CONFIG_SYS_PROMPT) + 16) 238915162daSSrinath #define CONFIG_SYS_MAXARGS 32 /* max number of command */ 239915162daSSrinath /* args */ 240915162daSSrinath /* Boot Argument Buffer Size */ 241915162daSSrinath #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 242915162daSSrinath /* memtest works on */ 243915162daSSrinath #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) 244915162daSSrinath #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 245915162daSSrinath 0x01F00000) /* 31MB */ 246915162daSSrinath 247915162daSSrinath #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */ 248915162daSSrinath /* address */ 249915162daSSrinath 250915162daSSrinath /* 251915162daSSrinath * AM3517 has 12 GP timers, they can be driven by the system clock 252915162daSSrinath * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 253915162daSSrinath * This rate is divided by a local divisor. 254915162daSSrinath */ 255915162daSSrinath #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2 256915162daSSrinath #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 257915162daSSrinath #define CONFIG_SYS_HZ 1000 258915162daSSrinath 259915162daSSrinath /*----------------------------------------------------------------------- 260915162daSSrinath * Stack sizes 261915162daSSrinath * 262915162daSSrinath * The stack sizes are set up in start.S using the settings below 263915162daSSrinath */ 264915162daSSrinath #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */ 265915162daSSrinath 266915162daSSrinath /*----------------------------------------------------------------------- 267915162daSSrinath * Physical Memory Map 268915162daSSrinath */ 269915162daSSrinath #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 270915162daSSrinath #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 271915162daSSrinath #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 272915162daSSrinath 273915162daSSrinath /*----------------------------------------------------------------------- 274915162daSSrinath * FLASH and environment organization 275915162daSSrinath */ 276915162daSSrinath 277915162daSSrinath /* **** PISMO SUPPORT *** */ 278915162daSSrinath 279915162daSSrinath /* Configure the PISMO */ 280915162daSSrinath #define PISMO1_NAND_SIZE GPMC_SIZE_128M 281915162daSSrinath #define PISMO1_ONEN_SIZE GPMC_SIZE_128M 282915162daSSrinath 283915162daSSrinath #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */ 284915162daSSrinath /* on one chip */ 285915162daSSrinath #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */ 286915162daSSrinath #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 287915162daSSrinath 2886cbec7b3SLuca Ceresoli #define CONFIG_SYS_FLASH_BASE PISMO1_NAND_BASE 289915162daSSrinath 290915162daSSrinath /* Monitor at start of flash */ 291915162daSSrinath #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 292915162daSSrinath 293915162daSSrinath #define CONFIG_NAND_OMAP_GPMC 294915162daSSrinath #define GPMC_NAND_ECC_LP_x16_LAYOUT 1 295915162daSSrinath #define CONFIG_ENV_IS_IN_NAND 1 296915162daSSrinath #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */ 297915162daSSrinath 2986cbec7b3SLuca Ceresoli #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB sector */ 2996cbec7b3SLuca Ceresoli #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET 3006cbec7b3SLuca Ceresoli #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 301915162daSSrinath 302915162daSSrinath /*----------------------------------------------------------------------- 303915162daSSrinath * CFI FLASH driver setup 304915162daSSrinath */ 305915162daSSrinath /* timeout values are in ticks */ 306915162daSSrinath #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ) 307915162daSSrinath #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ) 308915162daSSrinath 309915162daSSrinath /* Flash banks JFFS2 should use */ 310915162daSSrinath #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \ 311915162daSSrinath CONFIG_SYS_MAX_NAND_DEVICE) 312915162daSSrinath #define CONFIG_SYS_JFFS2_MEM_NAND 313915162daSSrinath /* use flash_info[2] */ 314915162daSSrinath #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS 315915162daSSrinath #define CONFIG_SYS_JFFS2_NUM_BANKS 1 316915162daSSrinath 317915162daSSrinath #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 318915162daSSrinath #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 319915162daSSrinath #define CONFIG_SYS_INIT_RAM_SIZE 0x800 320915162daSSrinath #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 321915162daSSrinath CONFIG_SYS_INIT_RAM_SIZE - \ 322915162daSSrinath GENERATED_GBL_DATA_SIZE) 323d067cc46STom Rini 324d067cc46STom Rini /* Defines for SPL */ 325d067cc46STom Rini #define CONFIG_SPL 326d067cc46STom Rini #define CONFIG_SPL_NAND_SIMPLE 327d067cc46STom Rini #define CONFIG_SPL_TEXT_BASE 0x40200800 328*e0820cccSTom Rini #define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */ 329d067cc46STom Rini #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK 330d067cc46STom Rini 331d067cc46STom Rini #define CONFIG_SPL_BSS_START_ADDR 0x80000000 332d067cc46STom Rini #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */ 333d067cc46STom Rini 334d067cc46STom Rini #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */ 335d067cc46STom Rini #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */ 336d067cc46STom Rini #define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1 337d067cc46STom Rini #define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img" 338d067cc46STom Rini 339d067cc46STom Rini #define CONFIG_SPL_LIBCOMMON_SUPPORT 340d067cc46STom Rini #define CONFIG_SPL_LIBDISK_SUPPORT 341d067cc46STom Rini #define CONFIG_SPL_I2C_SUPPORT 342d067cc46STom Rini #define CONFIG_SPL_LIBGENERIC_SUPPORT 343d067cc46STom Rini #define CONFIG_SPL_MMC_SUPPORT 344d067cc46STom Rini #define CONFIG_SPL_FAT_SUPPORT 345d067cc46STom Rini #define CONFIG_SPL_SERIAL_SUPPORT 346d067cc46STom Rini #define CONFIG_SPL_NAND_SUPPORT 347d067cc46STom Rini #define CONFIG_SPL_POWER_SUPPORT 348d067cc46STom Rini #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds" 349d067cc46STom Rini 350d067cc46STom Rini /* NAND boot config */ 351d067cc46STom Rini #define CONFIG_SYS_NAND_5_ADDR_CYCLE 352d067cc46STom Rini #define CONFIG_SYS_NAND_PAGE_COUNT 64 353d067cc46STom Rini #define CONFIG_SYS_NAND_PAGE_SIZE 2048 354d067cc46STom Rini #define CONFIG_SYS_NAND_OOBSIZE 64 355d067cc46STom Rini #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) 356d067cc46STom Rini #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS 357d067cc46STom Rini #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\ 358d067cc46STom Rini 10, 11, 12, 13} 359d067cc46STom Rini #define CONFIG_SYS_NAND_ECCSIZE 512 360d067cc46STom Rini #define CONFIG_SYS_NAND_ECCBYTES 3 361d067cc46STom Rini #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 362d067cc46STom Rini #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000 363d067cc46STom Rini 364d067cc46STom Rini /* 365d067cc46STom Rini * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM 366d067cc46STom Rini * 64 bytes before this address should be set aside for u-boot.img's 367d067cc46STom Rini * header. That is 0x800FFFC0--0x80100000 should not be used for any 368d067cc46STom Rini * other needs. 369d067cc46STom Rini */ 370d067cc46STom Rini #define CONFIG_SYS_TEXT_BASE 0x80100000 371d067cc46STom Rini #define CONFIG_SYS_SPL_MALLOC_START 0x80208000 372d067cc46STom Rini #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 373d067cc46STom Rini 374915162daSSrinath #endif /* __CONFIG_H */ 375