1915162daSSrinath /* 2915162daSSrinath * am3517_crane.h - Default configuration for AM3517 CraneBoard. 3915162daSSrinath * 4915162daSSrinath * Author: Srinath.R <srinath@mistralsolutions.com> 5915162daSSrinath * 6915162daSSrinath * Based on include/configs/am3517evm.h 7915162daSSrinath * 8915162daSSrinath * Copyright (C) 2011 Mistral Solutions pvt Ltd 9915162daSSrinath * 10915162daSSrinath * This program is free software; you can redistribute it and/or modify 11915162daSSrinath * it under the terms of the GNU General Public License as published by 12915162daSSrinath * the Free Software Foundation; either version 2 of the License, or 13915162daSSrinath * (at your option) any later version. 14915162daSSrinath * 15915162daSSrinath * This program is distributed in the hope that it will be useful, 16915162daSSrinath * but WITHOUT ANY WARRANTY; without even the implied warranty of 17915162daSSrinath * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18915162daSSrinath * GNU General Public License for more details. 19915162daSSrinath * 20915162daSSrinath * You should have received a copy of the GNU General Public License 21915162daSSrinath * along with this program; if not, write to the Free Software 22915162daSSrinath * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 23915162daSSrinath */ 24915162daSSrinath 25915162daSSrinath #ifndef __CONFIG_H 26915162daSSrinath #define __CONFIG_H 27915162daSSrinath 28915162daSSrinath /* 29915162daSSrinath * High Level Configuration Options 30915162daSSrinath */ 31915162daSSrinath #define CONFIG_ARMV7 1 /* This is an ARM V7 CPU core */ 32915162daSSrinath #define CONFIG_OMAP 1 /* in a TI OMAP core */ 33915162daSSrinath #define CONFIG_OMAP34XX 1 /* which is a 34XX */ 34915162daSSrinath #define CONFIG_OMAP3_AM3517CRANE 1 /* working with CRANEBOARD */ 35915162daSSrinath 36915162daSSrinath #define CONFIG_EMIF4 /* The chip has EMIF4 controller */ 37915162daSSrinath 38915162daSSrinath #include <asm/arch/cpu.h> /* get chip and board defs */ 39915162daSSrinath #include <asm/arch/omap3.h> 40915162daSSrinath 41915162daSSrinath /* 42915162daSSrinath * Display CPU and Board information 43915162daSSrinath */ 44915162daSSrinath #define CONFIG_DISPLAY_CPUINFO 1 45915162daSSrinath #define CONFIG_DISPLAY_BOARDINFO 1 46915162daSSrinath 47915162daSSrinath /* Clock Defines */ 48915162daSSrinath #define V_OSCK 26000000 /* Clock output from T2 */ 49915162daSSrinath #define V_SCLK (V_OSCK >> 1) 50915162daSSrinath 51915162daSSrinath #undef CONFIG_USE_IRQ /* no support for IRQs */ 52915162daSSrinath #define CONFIG_MISC_INIT_R 53915162daSSrinath 54915162daSSrinath #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 55915162daSSrinath #define CONFIG_SETUP_MEMORY_TAGS 1 56915162daSSrinath #define CONFIG_INITRD_TAG 1 57915162daSSrinath #define CONFIG_REVISION_TAG 1 58915162daSSrinath 59915162daSSrinath /* 60915162daSSrinath * Size of malloc() pool 61915162daSSrinath */ 62915162daSSrinath #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */ 63915162daSSrinath #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10)) 64915162daSSrinath /* initial data */ 65915162daSSrinath /* 66915162daSSrinath * DDR related 67915162daSSrinath */ 68915162daSSrinath #define CONFIG_OMAP3_MICRON_DDR 1 /* Micron DDR */ 69915162daSSrinath #define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024) 70915162daSSrinath 71915162daSSrinath /* 72915162daSSrinath * Hardware drivers 73915162daSSrinath */ 74915162daSSrinath 75915162daSSrinath /* 76915162daSSrinath * NS16550 Configuration 77915162daSSrinath */ 78915162daSSrinath #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 79915162daSSrinath 80915162daSSrinath #define CONFIG_SYS_NS16550 81915162daSSrinath #define CONFIG_SYS_NS16550_SERIAL 82915162daSSrinath #define CONFIG_SYS_NS16550_REG_SIZE (-4) 83915162daSSrinath #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 84915162daSSrinath 85915162daSSrinath /* 86915162daSSrinath * select serial console configuration 87915162daSSrinath */ 88915162daSSrinath #define CONFIG_CONS_INDEX 3 89915162daSSrinath #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 90915162daSSrinath #define CONFIG_SERIAL3 3 /* UART3 on CRANEBOARD */ 91915162daSSrinath 92915162daSSrinath /* allow to overwrite serial and ethaddr */ 93915162daSSrinath #define CONFIG_ENV_OVERWRITE 94915162daSSrinath #define CONFIG_BAUDRATE 115200 95915162daSSrinath #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 96915162daSSrinath 115200} 97915162daSSrinath #define CONFIG_MMC 1 98915162daSSrinath #define CONFIG_OMAP3_MMC 1 99915162daSSrinath #define CONFIG_DOS_PARTITION 1 100915162daSSrinath 101915162daSSrinath /* 102915162daSSrinath * USB configuration 103915162daSSrinath * Enable CONFIG_MUSB_HCD for Host functionalities MSC, keyboard 104915162daSSrinath * Enable CONFIG_MUSB_UDC for Device functionalities. 105915162daSSrinath */ 106915162daSSrinath #define CONFIG_USB_AM35X 1 107915162daSSrinath #define CONFIG_MUSB_HCD 1 108915162daSSrinath 109915162daSSrinath #ifdef CONFIG_USB_AM35X 110915162daSSrinath 111915162daSSrinath #ifdef CONFIG_MUSB_HCD 112915162daSSrinath #define CONFIG_CMD_USB 113915162daSSrinath 114915162daSSrinath #define CONFIG_USB_STORAGE 115915162daSSrinath #define CONGIG_CMD_STORAGE 116915162daSSrinath #define CONFIG_CMD_FAT 117915162daSSrinath 118915162daSSrinath #ifdef CONFIG_USB_KEYBOARD 119915162daSSrinath #define CONFIG_SYS_USB_EVENT_POLL 120915162daSSrinath #define CONFIG_PREBOOT "usb start" 121915162daSSrinath #endif /* CONFIG_USB_KEYBOARD */ 122915162daSSrinath 123915162daSSrinath #endif /* CONFIG_MUSB_HCD */ 124915162daSSrinath 125915162daSSrinath #ifdef CONFIG_MUSB_UDC 126915162daSSrinath /* USB device configuration */ 127915162daSSrinath #define CONFIG_USB_DEVICE 1 128915162daSSrinath #define CONFIG_USB_TTY 1 129915162daSSrinath #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1 130915162daSSrinath /* Change these to suit your needs */ 131915162daSSrinath #define CONFIG_USBD_VENDORID 0x0451 132915162daSSrinath #define CONFIG_USBD_PRODUCTID 0x5678 133915162daSSrinath #define CONFIG_USBD_MANUFACTURER "Texas Instruments" 134915162daSSrinath #define CONFIG_USBD_PRODUCT_NAME "AM3517CRANE" 135915162daSSrinath #endif /* CONFIG_MUSB_UDC */ 136915162daSSrinath 137915162daSSrinath #endif /* CONFIG_USB_AM35X */ 138915162daSSrinath 139915162daSSrinath /* commands to include */ 140915162daSSrinath #include <config_cmd_default.h> 141915162daSSrinath 142915162daSSrinath #define CONFIG_CMD_EXT2 /* EXT2 Support */ 143915162daSSrinath #define CONFIG_CMD_FAT /* FAT support */ 144915162daSSrinath #define CONFIG_CMD_JFFS2 /* JFFS2 Support */ 145915162daSSrinath 146915162daSSrinath #define CONFIG_CMD_I2C /* I2C serial bus support */ 147915162daSSrinath #define CONFIG_CMD_MMC /* MMC support */ 148915162daSSrinath #define CONFIG_CMD_NAND /* NAND support */ 149915162daSSrinath #define CONFIG_CMD_DHCP 150915162daSSrinath #define CONFIG_CMD_PING 151915162daSSrinath 152915162daSSrinath #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */ 153915162daSSrinath #undef CONFIG_CMD_FPGA /* FPGA configuration Support */ 154915162daSSrinath #undef CONFIG_CMD_IMI /* iminfo */ 155915162daSSrinath #undef CONFIG_CMD_IMLS /* List all found images */ 156915162daSSrinath 157915162daSSrinath #define CONFIG_SYS_NO_FLASH 158915162daSSrinath #define CONFIG_HARD_I2C 1 159915162daSSrinath #define CONFIG_SYS_I2C_SPEED 100000 160915162daSSrinath #define CONFIG_SYS_I2C_SLAVE 1 161915162daSSrinath #define CONFIG_SYS_I2C_BUS 0 162915162daSSrinath #define CONFIG_SYS_I2C_BUS_SELECT 1 163915162daSSrinath #define CONFIG_DRIVER_OMAP34XX_I2C 1 164915162daSSrinath 165915162daSSrinath #undef CONFIG_CMD_NET 166915162daSSrinath #undef CONFIG_CMD_NFS 167915162daSSrinath /* 168915162daSSrinath * Board NAND Info. 169915162daSSrinath */ 170915162daSSrinath #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 171915162daSSrinath /* to access nand */ 172915162daSSrinath #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 173915162daSSrinath /* to access */ 174915162daSSrinath /* nand at CS0 */ 175915162daSSrinath 176915162daSSrinath #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */ 177915162daSSrinath /* NAND devices */ 178915162daSSrinath #define CONFIG_SYS_64BIT_VSPRINTF /* needed for nand_util.c */ 179915162daSSrinath 180915162daSSrinath #define CONFIG_JFFS2_NAND 181915162daSSrinath /* nand device jffs2 lives on */ 182915162daSSrinath #define CONFIG_JFFS2_DEV "nand0" 183915162daSSrinath /* start of jffs2 partition */ 184915162daSSrinath #define CONFIG_JFFS2_PART_OFFSET 0x680000 185915162daSSrinath #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */ 186915162daSSrinath 187915162daSSrinath /* Environment information */ 188915162daSSrinath #define CONFIG_BOOTDELAY 10 189915162daSSrinath 190915162daSSrinath #define CONFIG_BOOTFILE uImage 191915162daSSrinath 192915162daSSrinath #define CONFIG_EXTRA_ENV_SETTINGS \ 193915162daSSrinath "loadaddr=0x82000000\0" \ 194915162daSSrinath "console=ttyS2,115200n8\0" \ 195915162daSSrinath "mmcargs=setenv bootargs console=${console} " \ 196915162daSSrinath "root=/dev/mmcblk0p2 rw " \ 197915162daSSrinath "rootfstype=ext3 rootwait\0" \ 198915162daSSrinath "nandargs=setenv bootargs console=${console} " \ 199915162daSSrinath "root=/dev/mtdblock4 rw " \ 200915162daSSrinath "rootfstype=jffs2\0" \ 201915162daSSrinath "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \ 202915162daSSrinath "bootscript=echo Running bootscript from mmc ...; " \ 203915162daSSrinath "source ${loadaddr}\0" \ 204915162daSSrinath "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \ 205915162daSSrinath "mmcboot=echo Booting from mmc ...; " \ 206915162daSSrinath "run mmcargs; " \ 207915162daSSrinath "bootm ${loadaddr}\0" \ 208915162daSSrinath "nandboot=echo Booting from nand ...; " \ 209915162daSSrinath "run nandargs; " \ 210915162daSSrinath "nand read ${loadaddr} 280000 400000; " \ 211915162daSSrinath "bootm ${loadaddr}\0" \ 212915162daSSrinath 213915162daSSrinath #define CONFIG_BOOTCOMMAND \ 214915162daSSrinath "if mmc init; then " \ 215915162daSSrinath "if run loadbootscript; then " \ 216915162daSSrinath "run bootscript; " \ 217915162daSSrinath "else " \ 218915162daSSrinath "if run loaduimage; then " \ 219915162daSSrinath "run mmcboot; " \ 220915162daSSrinath "else run nandboot; " \ 221915162daSSrinath "fi; " \ 222915162daSSrinath "fi; " \ 223915162daSSrinath "else run nandboot; fi" 224915162daSSrinath 225915162daSSrinath #define CONFIG_AUTO_COMPLETE 1 226915162daSSrinath /* 227915162daSSrinath * Miscellaneous configurable options 228915162daSSrinath */ 229915162daSSrinath #define V_PROMPT "AM3517_CRANE # " 230915162daSSrinath 231915162daSSrinath #define CONFIG_SYS_LONGHELP /* undef to save memory */ 232915162daSSrinath #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 233915162daSSrinath #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 234915162daSSrinath #define CONFIG_SYS_PROMPT V_PROMPT 235915162daSSrinath #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 236915162daSSrinath /* Print Buffer Size */ 237915162daSSrinath #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 238915162daSSrinath sizeof(CONFIG_SYS_PROMPT) + 16) 239915162daSSrinath #define CONFIG_SYS_MAXARGS 32 /* max number of command */ 240915162daSSrinath /* args */ 241915162daSSrinath /* Boot Argument Buffer Size */ 242915162daSSrinath #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 243915162daSSrinath /* memtest works on */ 244915162daSSrinath #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) 245915162daSSrinath #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 246915162daSSrinath 0x01F00000) /* 31MB */ 247915162daSSrinath 248915162daSSrinath #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */ 249915162daSSrinath /* address */ 250915162daSSrinath 251915162daSSrinath /* 252915162daSSrinath * AM3517 has 12 GP timers, they can be driven by the system clock 253915162daSSrinath * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 254915162daSSrinath * This rate is divided by a local divisor. 255915162daSSrinath */ 256915162daSSrinath #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2 257915162daSSrinath #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 258915162daSSrinath #define CONFIG_SYS_HZ 1000 259915162daSSrinath 260915162daSSrinath /*----------------------------------------------------------------------- 261915162daSSrinath * Stack sizes 262915162daSSrinath * 263915162daSSrinath * The stack sizes are set up in start.S using the settings below 264915162daSSrinath */ 265915162daSSrinath #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */ 266915162daSSrinath #ifdef CONFIG_USE_IRQ 267915162daSSrinath #define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack 4 KiB */ 268915162daSSrinath #define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack 4 KiB */ 269915162daSSrinath #endif 270915162daSSrinath 271915162daSSrinath /*----------------------------------------------------------------------- 272915162daSSrinath * Physical Memory Map 273915162daSSrinath */ 274915162daSSrinath #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 275915162daSSrinath #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 276915162daSSrinath #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */ 277915162daSSrinath #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 278915162daSSrinath 279915162daSSrinath /* SDRAM Bank Allocation method */ 280915162daSSrinath #define SDRC_R_B_C 1 281915162daSSrinath 282915162daSSrinath /*----------------------------------------------------------------------- 283915162daSSrinath * FLASH and environment organization 284915162daSSrinath */ 285915162daSSrinath 286915162daSSrinath /* **** PISMO SUPPORT *** */ 287915162daSSrinath 288915162daSSrinath /* Configure the PISMO */ 289915162daSSrinath #define PISMO1_NAND_SIZE GPMC_SIZE_128M 290915162daSSrinath #define PISMO1_ONEN_SIZE GPMC_SIZE_128M 291915162daSSrinath 292915162daSSrinath #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */ 293915162daSSrinath /* on one chip */ 294915162daSSrinath #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */ 295915162daSSrinath #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 296915162daSSrinath 297*6cbec7b3SLuca Ceresoli #define CONFIG_SYS_FLASH_BASE PISMO1_NAND_BASE 298915162daSSrinath 299915162daSSrinath /* Monitor at start of flash */ 300915162daSSrinath #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 301915162daSSrinath 302915162daSSrinath #define CONFIG_NAND_OMAP_GPMC 303915162daSSrinath #define GPMC_NAND_ECC_LP_x16_LAYOUT 1 304915162daSSrinath #define CONFIG_ENV_IS_IN_NAND 1 305915162daSSrinath #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */ 306915162daSSrinath 307*6cbec7b3SLuca Ceresoli #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB sector */ 308*6cbec7b3SLuca Ceresoli #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET 309*6cbec7b3SLuca Ceresoli #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 310915162daSSrinath 311915162daSSrinath /*----------------------------------------------------------------------- 312915162daSSrinath * CFI FLASH driver setup 313915162daSSrinath */ 314915162daSSrinath /* timeout values are in ticks */ 315915162daSSrinath #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ) 316915162daSSrinath #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ) 317915162daSSrinath 318915162daSSrinath /* Flash banks JFFS2 should use */ 319915162daSSrinath #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \ 320915162daSSrinath CONFIG_SYS_MAX_NAND_DEVICE) 321915162daSSrinath #define CONFIG_SYS_JFFS2_MEM_NAND 322915162daSSrinath /* use flash_info[2] */ 323915162daSSrinath #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS 324915162daSSrinath #define CONFIG_SYS_JFFS2_NUM_BANKS 1 325915162daSSrinath 326915162daSSrinath #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 327915162daSSrinath #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 328915162daSSrinath #define CONFIG_SYS_INIT_RAM_SIZE 0x800 329915162daSSrinath #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 330915162daSSrinath CONFIG_SYS_INIT_RAM_SIZE - \ 331915162daSSrinath GENERATED_GBL_DATA_SIZE) 332915162daSSrinath #endif /* __CONFIG_H */ 333