xref: /rk3399_rockchip-uboot/include/configs/am3517_crane.h (revision 205b4f33cfe58268df7d433f2da515fe660afd9c)
1915162daSSrinath /*
2915162daSSrinath  * am3517_crane.h - Default configuration for AM3517 CraneBoard.
3915162daSSrinath  *
4915162daSSrinath  * Author: Srinath.R <srinath@mistralsolutions.com>
5915162daSSrinath  *
6915162daSSrinath  * Based on include/configs/am3517evm.h
7915162daSSrinath  *
8915162daSSrinath  * Copyright (C) 2011 Mistral Solutions pvt Ltd
9915162daSSrinath  *
101a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
11915162daSSrinath  */
12915162daSSrinath 
13915162daSSrinath #ifndef __CONFIG_H
14915162daSSrinath #define __CONFIG_H
15915162daSSrinath 
16915162daSSrinath /*
17915162daSSrinath  * High Level Configuration Options
18915162daSSrinath  */
19915162daSSrinath #define CONFIG_OMAP		1	/* in a TI OMAP core */
20915162daSSrinath #define CONFIG_OMAP3_AM3517CRANE	1	/* working with CRANEBOARD */
21806d2792SLokesh Vutla #define CONFIG_OMAP_COMMON
22915162daSSrinath 
23915162daSSrinath #define CONFIG_EMIF4	/* The chip has EMIF4 controller */
24915162daSSrinath 
25915162daSSrinath #include <asm/arch/cpu.h>		/* get chip and board defs */
26915162daSSrinath #include <asm/arch/omap3.h>
27915162daSSrinath 
28915162daSSrinath /*
29915162daSSrinath  * Display CPU and Board information
30915162daSSrinath  */
31915162daSSrinath #define CONFIG_DISPLAY_CPUINFO		1
32915162daSSrinath #define CONFIG_DISPLAY_BOARDINFO	1
33915162daSSrinath 
34915162daSSrinath /* Clock Defines */
35915162daSSrinath #define V_OSCK			26000000	/* Clock output from T2 */
36915162daSSrinath #define V_SCLK			(V_OSCK >> 1)
37915162daSSrinath 
38915162daSSrinath #define CONFIG_MISC_INIT_R
39915162daSSrinath 
40915162daSSrinath #define CONFIG_CMDLINE_TAG		1	/* enable passing of ATAGs */
41915162daSSrinath #define CONFIG_SETUP_MEMORY_TAGS	1
42915162daSSrinath #define CONFIG_INITRD_TAG		1
43915162daSSrinath #define CONFIG_REVISION_TAG		1
44915162daSSrinath 
45915162daSSrinath /*
46915162daSSrinath  * Size of malloc() pool
47915162daSSrinath  */
48915162daSSrinath #define CONFIG_ENV_SIZE			(128 << 10)	/* 128 KiB sector */
49915162daSSrinath #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + (128 << 10))
50915162daSSrinath 						/* initial data */
51915162daSSrinath /*
52915162daSSrinath  * DDR related
53915162daSSrinath  */
54915162daSSrinath #define CONFIG_SYS_CS0_SIZE		(256 * 1024 * 1024)
55915162daSSrinath 
56915162daSSrinath /*
57915162daSSrinath  * Hardware drivers
58915162daSSrinath  */
59915162daSSrinath 
60915162daSSrinath /*
61915162daSSrinath  * NS16550 Configuration
62915162daSSrinath  */
63915162daSSrinath #define V_NS16550_CLK			48000000	/* 48MHz (APLL96/2) */
64915162daSSrinath 
65915162daSSrinath #define CONFIG_SYS_NS16550
66915162daSSrinath #define CONFIG_SYS_NS16550_SERIAL
67915162daSSrinath #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
68915162daSSrinath #define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
69915162daSSrinath 
70915162daSSrinath /*
71915162daSSrinath  * select serial console configuration
72915162daSSrinath  */
73915162daSSrinath #define CONFIG_CONS_INDEX		3
74915162daSSrinath #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
75915162daSSrinath #define CONFIG_SERIAL3			3	/* UART3 on CRANEBOARD */
76915162daSSrinath 
77915162daSSrinath /* allow to overwrite serial and ethaddr */
78915162daSSrinath #define CONFIG_ENV_OVERWRITE
79915162daSSrinath #define CONFIG_BAUDRATE			115200
80915162daSSrinath #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
81915162daSSrinath 					115200}
82a5a8821cSTom Rini #define CONFIG_GENERIC_MMC		1
83915162daSSrinath #define CONFIG_MMC			1
84a5a8821cSTom Rini #define CONFIG_OMAP_HSMMC		1
85915162daSSrinath #define CONFIG_DOS_PARTITION		1
86915162daSSrinath 
87915162daSSrinath /*
88915162daSSrinath  * USB configuration
89915162daSSrinath  * Enable CONFIG_MUSB_HCD for Host functionalities MSC, keyboard
90915162daSSrinath  * Enable CONFIG_MUSB_UDC for Device functionalities.
91915162daSSrinath  */
92915162daSSrinath #define CONFIG_USB_AM35X		1
93915162daSSrinath #define CONFIG_MUSB_HCD			1
94915162daSSrinath 
95915162daSSrinath #ifdef CONFIG_USB_AM35X
96915162daSSrinath 
97915162daSSrinath #ifdef CONFIG_MUSB_HCD
98915162daSSrinath #define CONFIG_CMD_USB
99915162daSSrinath 
100915162daSSrinath #define CONFIG_USB_STORAGE
101915162daSSrinath #define CONGIG_CMD_STORAGE
102915162daSSrinath #define CONFIG_CMD_FAT
103915162daSSrinath 
104915162daSSrinath #ifdef CONFIG_USB_KEYBOARD
105915162daSSrinath #define CONFIG_SYS_USB_EVENT_POLL
106915162daSSrinath #define CONFIG_PREBOOT "usb start"
107915162daSSrinath #endif /* CONFIG_USB_KEYBOARD */
108915162daSSrinath 
109915162daSSrinath #endif /* CONFIG_MUSB_HCD */
110915162daSSrinath 
111915162daSSrinath #ifdef CONFIG_MUSB_UDC
112915162daSSrinath /* USB device configuration */
113915162daSSrinath #define CONFIG_USB_DEVICE		1
114915162daSSrinath #define CONFIG_USB_TTY			1
115915162daSSrinath #define CONFIG_SYS_CONSOLE_IS_IN_ENV	1
116915162daSSrinath /* Change these to suit your needs */
117915162daSSrinath #define CONFIG_USBD_VENDORID		0x0451
118915162daSSrinath #define CONFIG_USBD_PRODUCTID		0x5678
119915162daSSrinath #define CONFIG_USBD_MANUFACTURER	"Texas Instruments"
120915162daSSrinath #define CONFIG_USBD_PRODUCT_NAME	"AM3517CRANE"
121915162daSSrinath #endif /* CONFIG_MUSB_UDC */
122915162daSSrinath 
123915162daSSrinath #endif /* CONFIG_USB_AM35X */
124915162daSSrinath 
125915162daSSrinath /* commands to include */
126915162daSSrinath #include <config_cmd_default.h>
127915162daSSrinath 
128915162daSSrinath #define CONFIG_CMD_EXT2		/* EXT2 Support			*/
129915162daSSrinath #define CONFIG_CMD_FAT		/* FAT support			*/
130915162daSSrinath #define CONFIG_CMD_JFFS2	/* JFFS2 Support		*/
131915162daSSrinath 
132915162daSSrinath #define CONFIG_CMD_I2C		/* I2C serial bus support	*/
133915162daSSrinath #define CONFIG_CMD_MMC		/* MMC support			*/
134915162daSSrinath #define CONFIG_CMD_NAND		/* NAND support			*/
135915162daSSrinath #define CONFIG_CMD_DHCP
13680615006SJoe Hershberger #undef CONFIG_CMD_PING
137915162daSSrinath 
138915162daSSrinath #undef CONFIG_CMD_FLASH		/* flinfo, erase, protect	*/
139915162daSSrinath #undef CONFIG_CMD_FPGA		/* FPGA configuration Support	*/
140915162daSSrinath #undef CONFIG_CMD_IMI		/* iminfo			*/
141915162daSSrinath #undef CONFIG_CMD_IMLS		/* List all found images	*/
142915162daSSrinath 
143915162daSSrinath #define CONFIG_SYS_NO_FLASH
1446789e84eSHeiko Schocher #define CONFIG_SYS_I2C
1456789e84eSHeiko Schocher #define CONFIG_SYS_OMAP24_I2C_SPEED	100000
1466789e84eSHeiko Schocher #define CONFIG_SYS_OMAP24_I2C_SLAVE	1
1476789e84eSHeiko Schocher #define CONFIG_SYS_I2C_OMAP34XX
148915162daSSrinath 
149915162daSSrinath #undef CONFIG_CMD_NET
150915162daSSrinath #undef CONFIG_CMD_NFS
151915162daSSrinath /*
152915162daSSrinath  * Board NAND Info.
153915162daSSrinath  */
154915162daSSrinath #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
155915162daSSrinath 							/* to access nand */
156915162daSSrinath #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
157915162daSSrinath 							/* to access */
158915162daSSrinath 							/* nand at CS0 */
159915162daSSrinath 
160915162daSSrinath #define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of */
161915162daSSrinath 							/* NAND devices */
162915162daSSrinath 
163915162daSSrinath #define CONFIG_JFFS2_NAND
164915162daSSrinath /* nand device jffs2 lives on */
165915162daSSrinath #define CONFIG_JFFS2_DEV		"nand0"
166915162daSSrinath /* start of jffs2 partition */
167915162daSSrinath #define CONFIG_JFFS2_PART_OFFSET	0x680000
168915162daSSrinath #define CONFIG_JFFS2_PART_SIZE		0xf980000	/* sz of jffs2 part */
169915162daSSrinath 
170915162daSSrinath /* Environment information */
171915162daSSrinath #define CONFIG_BOOTDELAY	10
172915162daSSrinath 
173b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
174915162daSSrinath 
175915162daSSrinath #define CONFIG_EXTRA_ENV_SETTINGS \
176915162daSSrinath 	"loadaddr=0x82000000\0" \
177915162daSSrinath 	"console=ttyS2,115200n8\0" \
178a5a8821cSTom Rini 	"mmcdev=0\0" \
179915162daSSrinath 	"mmcargs=setenv bootargs console=${console} " \
180915162daSSrinath 		"root=/dev/mmcblk0p2 rw " \
181915162daSSrinath 		"rootfstype=ext3 rootwait\0" \
182915162daSSrinath 	"nandargs=setenv bootargs console=${console} " \
183915162daSSrinath 		"root=/dev/mtdblock4 rw " \
184915162daSSrinath 		"rootfstype=jffs2\0" \
185a5a8821cSTom Rini 	"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
186915162daSSrinath 	"bootscript=echo Running bootscript from mmc ...; " \
187915162daSSrinath 		"source ${loadaddr}\0" \
188a5a8821cSTom Rini 	"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
189915162daSSrinath 	"mmcboot=echo Booting from mmc ...; " \
190915162daSSrinath 		"run mmcargs; " \
191915162daSSrinath 		"bootm ${loadaddr}\0" \
192915162daSSrinath 	"nandboot=echo Booting from nand ...; " \
193915162daSSrinath 		"run nandargs; " \
194915162daSSrinath 		"nand read ${loadaddr} 280000 400000; " \
195915162daSSrinath 		"bootm ${loadaddr}\0" \
196915162daSSrinath 
197915162daSSrinath #define CONFIG_BOOTCOMMAND \
19866968110SAndrew Bradford 	"mmc dev ${mmcdev}; if mmc rescan; then " \
199915162daSSrinath 		"if run loadbootscript; then " \
200915162daSSrinath 			"run bootscript; " \
201915162daSSrinath 		"else " \
202915162daSSrinath 			"if run loaduimage; then " \
203915162daSSrinath 				"run mmcboot; " \
204915162daSSrinath 			"else run nandboot; " \
205915162daSSrinath 			"fi; " \
206915162daSSrinath 		"fi; " \
207915162daSSrinath 	"else run nandboot; fi"
208915162daSSrinath 
209915162daSSrinath #define CONFIG_AUTO_COMPLETE	1
210915162daSSrinath /*
211915162daSSrinath  * Miscellaneous configurable options
212915162daSSrinath  */
213915162daSSrinath #define V_PROMPT			"AM3517_CRANE # "
214915162daSSrinath 
215915162daSSrinath #define CONFIG_SYS_LONGHELP		/* undef to save memory */
216915162daSSrinath #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
217915162daSSrinath #define CONFIG_SYS_PROMPT		V_PROMPT
218915162daSSrinath #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
219915162daSSrinath /* Print Buffer Size */
220915162daSSrinath #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
221915162daSSrinath 					sizeof(CONFIG_SYS_PROMPT) + 16)
222915162daSSrinath #define CONFIG_SYS_MAXARGS		32	/* max number of command */
223915162daSSrinath 						/* args */
224915162daSSrinath /* Boot Argument Buffer Size */
225915162daSSrinath #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
226915162daSSrinath /* memtest works on */
227915162daSSrinath #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0)
228915162daSSrinath #define CONFIG_SYS_MEMTEST_END		(OMAP34XX_SDRC_CS0 + \
229915162daSSrinath 					0x01F00000) /* 31MB */
230915162daSSrinath 
231915162daSSrinath #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0) /* default load */
232915162daSSrinath 								/* address */
233915162daSSrinath 
234915162daSSrinath /*
235915162daSSrinath  * AM3517 has 12 GP timers, they can be driven by the system clock
236915162daSSrinath  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
237915162daSSrinath  * This rate is divided by a local divisor.
238915162daSSrinath  */
239915162daSSrinath #define CONFIG_SYS_TIMERBASE		OMAP34XX_GPT2
240915162daSSrinath #define CONFIG_SYS_PTV			2	/* Divisor: 2^(PTV+1) => 8 */
241915162daSSrinath 
242915162daSSrinath /*-----------------------------------------------------------------------
243915162daSSrinath  * Physical Memory Map
244915162daSSrinath  */
245915162daSSrinath #define CONFIG_NR_DRAM_BANKS	2	/* CS1 may or may not be populated */
246915162daSSrinath #define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0
247915162daSSrinath #define PHYS_SDRAM_2		OMAP34XX_SDRC_CS1
248915162daSSrinath 
249915162daSSrinath /*-----------------------------------------------------------------------
250915162daSSrinath  * FLASH and environment organization
251915162daSSrinath  */
252915162daSSrinath 
253915162daSSrinath /* **** PISMO SUPPORT *** */
254915162daSSrinath #define CONFIG_SYS_MAX_FLASH_SECT	520	/* max number of sectors */
255915162daSSrinath 						/* on one chip */
256915162daSSrinath #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* max number of flash banks */
257915162daSSrinath #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
258915162daSSrinath 
259222a3113Spekon gupta #define CONFIG_SYS_FLASH_BASE		NAND_BASE
260915162daSSrinath 
261915162daSSrinath /* Monitor at start of flash */
262915162daSSrinath #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
263915162daSSrinath 
264915162daSSrinath #define CONFIG_NAND_OMAP_GPMC
265915162daSSrinath #define CONFIG_ENV_IS_IN_NAND		1
266915162daSSrinath #define SMNAND_ENV_OFFSET		0x260000 /* environment starts here */
267915162daSSrinath 
2686cbec7b3SLuca Ceresoli #define CONFIG_SYS_ENV_SECT_SIZE	(128 << 10)	/* 128 KiB sector */
2696cbec7b3SLuca Ceresoli #define CONFIG_ENV_OFFSET		SMNAND_ENV_OFFSET
2706cbec7b3SLuca Ceresoli #define CONFIG_ENV_ADDR			SMNAND_ENV_OFFSET
271915162daSSrinath 
272915162daSSrinath /*-----------------------------------------------------------------------
273915162daSSrinath  * CFI FLASH driver setup
274915162daSSrinath  */
275915162daSSrinath /* timeout values are in ticks */
276915162daSSrinath #define CONFIG_SYS_FLASH_ERASE_TOUT	(100 * CONFIG_SYS_HZ)
277915162daSSrinath #define CONFIG_SYS_FLASH_WRITE_TOUT	(100 * CONFIG_SYS_HZ)
278915162daSSrinath 
279915162daSSrinath /* Flash banks JFFS2 should use */
280915162daSSrinath #define CONFIG_SYS_MAX_MTD_BANKS	(CONFIG_SYS_MAX_FLASH_BANKS + \
281915162daSSrinath 					CONFIG_SYS_MAX_NAND_DEVICE)
282915162daSSrinath #define CONFIG_SYS_JFFS2_MEM_NAND
283915162daSSrinath /* use flash_info[2] */
284915162daSSrinath #define CONFIG_SYS_JFFS2_FIRST_BANK	CONFIG_SYS_MAX_FLASH_BANKS
285915162daSSrinath #define CONFIG_SYS_JFFS2_NUM_BANKS	1
286915162daSSrinath 
287915162daSSrinath #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
288915162daSSrinath #define CONFIG_SYS_INIT_RAM_ADDR	0x4020f800
289915162daSSrinath #define CONFIG_SYS_INIT_RAM_SIZE	0x800
290915162daSSrinath #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR + \
291915162daSSrinath 					 CONFIG_SYS_INIT_RAM_SIZE - \
292915162daSSrinath 					 GENERATED_GBL_DATA_SIZE)
293d067cc46STom Rini 
294d067cc46STom Rini /* Defines for SPL */
29547f7bcaeSTom Rini #define CONFIG_SPL_FRAMEWORK
296d7cb93b2STom Rini #define CONFIG_SPL_BOARD_INIT
297d067cc46STom Rini #define CONFIG_SPL_NAND_SIMPLE
298d067cc46STom Rini #define CONFIG_SPL_TEXT_BASE		0x40200800
299e0820cccSTom Rini #define CONFIG_SPL_MAX_SIZE		(54 * 1024)	/* 8 KB for stack */
300d067cc46STom Rini #define CONFIG_SPL_STACK		LOW_LEVEL_SRAM_STACK
301d067cc46STom Rini 
302d067cc46STom Rini #define CONFIG_SPL_BSS_START_ADDR	0x80000000
303d067cc46STom Rini #define CONFIG_SPL_BSS_MAX_SIZE		0x80000		/* 512 KB */
304d067cc46STom Rini 
305d067cc46STom Rini #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR	0x300 /* address 0x60000 */
306d067cc46STom Rini #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS	0x200 /* 256 KB */
307*205b4f33SGuillaume GARDET #define CONFIG_SYS_MMC_SD_FS_BOOT_PARTITION	1
308*205b4f33SGuillaume GARDET #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME	"u-boot.img"
309d067cc46STom Rini 
310d067cc46STom Rini #define CONFIG_SPL_LIBCOMMON_SUPPORT
311d067cc46STom Rini #define CONFIG_SPL_LIBDISK_SUPPORT
312d067cc46STom Rini #define CONFIG_SPL_I2C_SUPPORT
313d067cc46STom Rini #define CONFIG_SPL_LIBGENERIC_SUPPORT
314d067cc46STom Rini #define CONFIG_SPL_MMC_SUPPORT
315d067cc46STom Rini #define CONFIG_SPL_FAT_SUPPORT
316d067cc46STom Rini #define CONFIG_SPL_SERIAL_SUPPORT
317d067cc46STom Rini #define CONFIG_SPL_NAND_SUPPORT
3186f2f01b9SScott Wood #define CONFIG_SPL_NAND_BASE
3196f2f01b9SScott Wood #define CONFIG_SPL_NAND_DRIVERS
3206f2f01b9SScott Wood #define CONFIG_SPL_NAND_ECC
321d067cc46STom Rini #define CONFIG_SPL_POWER_SUPPORT
322d067cc46STom Rini #define CONFIG_SPL_LDSCRIPT		"$(CPUDIR)/omap-common/u-boot-spl.lds"
323d067cc46STom Rini 
324d067cc46STom Rini /* NAND boot config */
325b80a6603Spekon gupta #define CONFIG_SYS_NAND_BUSWIDTH_16BIT	16
326d067cc46STom Rini #define CONFIG_SYS_NAND_5_ADDR_CYCLE
327d067cc46STom Rini #define CONFIG_SYS_NAND_PAGE_COUNT	64
328d067cc46STom Rini #define CONFIG_SYS_NAND_PAGE_SIZE	2048
329d067cc46STom Rini #define CONFIG_SYS_NAND_OOBSIZE		64
330d067cc46STom Rini #define CONFIG_SYS_NAND_BLOCK_SIZE	(128*1024)
331d067cc46STom Rini #define CONFIG_SYS_NAND_BAD_BLOCK_POS	NAND_LARGE_BADBLOCK_POS
332d067cc46STom Rini #define CONFIG_SYS_NAND_ECCPOS		{2, 3, 4, 5, 6, 7, 8, 9,\
333d067cc46STom Rini 						10, 11, 12, 13}
334d067cc46STom Rini #define CONFIG_SYS_NAND_ECCSIZE		512
335d067cc46STom Rini #define CONFIG_SYS_NAND_ECCBYTES	3
3363f719069Spekon gupta #define CONFIG_NAND_OMAP_ECCSCHEME	OMAP_ECC_HAM1_CODE_HW
337d067cc46STom Rini #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
338d067cc46STom Rini #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x80000
339d067cc46STom Rini 
340d067cc46STom Rini /*
341d067cc46STom Rini  * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
342d067cc46STom Rini  * 64 bytes before this address should be set aside for u-boot.img's
343d067cc46STom Rini  * header. That is 0x800FFFC0--0x80100000 should not be used for any
344d067cc46STom Rini  * other needs.
345d067cc46STom Rini  */
346d067cc46STom Rini #define CONFIG_SYS_TEXT_BASE		0x80100000
347d067cc46STom Rini #define CONFIG_SYS_SPL_MALLOC_START	0x80208000
348d067cc46STom Rini #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
349d067cc46STom Rini 
350915162daSSrinath #endif /* __CONFIG_H */
351