1915162daSSrinath /* 2915162daSSrinath * am3517_crane.h - Default configuration for AM3517 CraneBoard. 3915162daSSrinath * 4915162daSSrinath * Author: Srinath.R <srinath@mistralsolutions.com> 5915162daSSrinath * 6915162daSSrinath * Based on include/configs/am3517evm.h 7915162daSSrinath * 8915162daSSrinath * Copyright (C) 2011 Mistral Solutions pvt Ltd 9915162daSSrinath * 101a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 11915162daSSrinath */ 12915162daSSrinath 13915162daSSrinath #ifndef __CONFIG_H 14915162daSSrinath #define __CONFIG_H 15915162daSSrinath 16915162daSSrinath /* 17915162daSSrinath * High Level Configuration Options 18915162daSSrinath */ 19915162daSSrinath #define CONFIG_EMIF4 /* The chip has EMIF4 controller */ 20915162daSSrinath 21915162daSSrinath #include <asm/arch/cpu.h> /* get chip and board defs */ 22987ec585SNishanth Menon #include <asm/arch/omap.h> 23915162daSSrinath 24915162daSSrinath /* Clock Defines */ 25915162daSSrinath #define V_OSCK 26000000 /* Clock output from T2 */ 26915162daSSrinath #define V_SCLK (V_OSCK >> 1) 27915162daSSrinath 28915162daSSrinath #define CONFIG_MISC_INIT_R 29915162daSSrinath 30915162daSSrinath #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 31915162daSSrinath #define CONFIG_SETUP_MEMORY_TAGS 1 32915162daSSrinath #define CONFIG_INITRD_TAG 1 33915162daSSrinath #define CONFIG_REVISION_TAG 1 34915162daSSrinath 35915162daSSrinath /* 36915162daSSrinath * Size of malloc() pool 37915162daSSrinath */ 38915162daSSrinath #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */ 39915162daSSrinath #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10)) 40915162daSSrinath /* initial data */ 41915162daSSrinath /* 42915162daSSrinath * DDR related 43915162daSSrinath */ 44915162daSSrinath #define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024) 45915162daSSrinath 46915162daSSrinath /* 47915162daSSrinath * Hardware drivers 48915162daSSrinath */ 49915162daSSrinath 50915162daSSrinath /* 51915162daSSrinath * NS16550 Configuration 52915162daSSrinath */ 53915162daSSrinath #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 54915162daSSrinath 55915162daSSrinath #define CONFIG_SYS_NS16550_SERIAL 56915162daSSrinath #define CONFIG_SYS_NS16550_REG_SIZE (-4) 57915162daSSrinath #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 58915162daSSrinath 59915162daSSrinath /* 60915162daSSrinath * select serial console configuration 61915162daSSrinath */ 62915162daSSrinath #define CONFIG_CONS_INDEX 3 63915162daSSrinath #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 64915162daSSrinath #define CONFIG_SERIAL3 3 /* UART3 on CRANEBOARD */ 65915162daSSrinath 66915162daSSrinath /* allow to overwrite serial and ethaddr */ 67915162daSSrinath #define CONFIG_ENV_OVERWRITE 68915162daSSrinath #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 69915162daSSrinath 115200} 70915162daSSrinath 71915162daSSrinath /* 72915162daSSrinath * USB configuration 7395de1e2fSPaul Kocialkowski * Enable CONFIG_USB_MUSB_HCD for Host functionalities MSC, keyboard 7495de1e2fSPaul Kocialkowski * Enable CONFIG_USB_MUSB_UDC for Device functionalities. 75915162daSSrinath */ 76915162daSSrinath #define CONFIG_USB_AM35X 1 7795de1e2fSPaul Kocialkowski #define CONFIG_USB_MUSB_HCD 1 78915162daSSrinath 79915162daSSrinath #ifdef CONFIG_USB_AM35X 80915162daSSrinath 8195de1e2fSPaul Kocialkowski #ifdef CONFIG_USB_MUSB_HCD 82915162daSSrinath 83915162daSSrinath #ifdef CONFIG_USB_KEYBOARD 84915162daSSrinath #define CONFIG_PREBOOT "usb start" 85915162daSSrinath #endif /* CONFIG_USB_KEYBOARD */ 86915162daSSrinath 8795de1e2fSPaul Kocialkowski #endif /* CONFIG_USB_MUSB_HCD */ 88915162daSSrinath 8995de1e2fSPaul Kocialkowski #ifdef CONFIG_USB_MUSB_UDC 90915162daSSrinath /* USB device configuration */ 91915162daSSrinath #define CONFIG_USB_DEVICE 1 92915162daSSrinath #define CONFIG_USB_TTY 1 93915162daSSrinath /* Change these to suit your needs */ 94915162daSSrinath #define CONFIG_USBD_VENDORID 0x0451 95915162daSSrinath #define CONFIG_USBD_PRODUCTID 0x5678 96915162daSSrinath #define CONFIG_USBD_MANUFACTURER "Texas Instruments" 97915162daSSrinath #define CONFIG_USBD_PRODUCT_NAME "AM3517CRANE" 9895de1e2fSPaul Kocialkowski #endif /* CONFIG_USB_MUSB_UDC */ 99915162daSSrinath 100915162daSSrinath #endif /* CONFIG_USB_AM35X */ 101915162daSSrinath 1026789e84eSHeiko Schocher #define CONFIG_SYS_I2C 1036789e84eSHeiko Schocher #define CONFIG_SYS_OMAP24_I2C_SPEED 100000 1046789e84eSHeiko Schocher #define CONFIG_SYS_OMAP24_I2C_SLAVE 1 105915162daSSrinath 106915162daSSrinath /* 107915162daSSrinath * Board NAND Info. 108915162daSSrinath */ 109915162daSSrinath #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 110915162daSSrinath /* to access nand */ 111915162daSSrinath #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 112915162daSSrinath /* to access */ 113915162daSSrinath /* nand at CS0 */ 114915162daSSrinath 115915162daSSrinath #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */ 116915162daSSrinath /* NAND devices */ 117915162daSSrinath 118915162daSSrinath #define CONFIG_JFFS2_NAND 119915162daSSrinath /* nand device jffs2 lives on */ 120915162daSSrinath #define CONFIG_JFFS2_DEV "nand0" 121915162daSSrinath /* start of jffs2 partition */ 122915162daSSrinath #define CONFIG_JFFS2_PART_OFFSET 0x680000 123915162daSSrinath #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */ 124915162daSSrinath 125915162daSSrinath /* Environment information */ 126915162daSSrinath 127b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "uImage" 128915162daSSrinath 129915162daSSrinath #define CONFIG_EXTRA_ENV_SETTINGS \ 130915162daSSrinath "loadaddr=0x82000000\0" \ 131915162daSSrinath "console=ttyS2,115200n8\0" \ 132a5a8821cSTom Rini "mmcdev=0\0" \ 133915162daSSrinath "mmcargs=setenv bootargs console=${console} " \ 134915162daSSrinath "root=/dev/mmcblk0p2 rw " \ 135915162daSSrinath "rootfstype=ext3 rootwait\0" \ 136915162daSSrinath "nandargs=setenv bootargs console=${console} " \ 137915162daSSrinath "root=/dev/mtdblock4 rw " \ 138915162daSSrinath "rootfstype=jffs2\0" \ 139a5a8821cSTom Rini "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \ 140915162daSSrinath "bootscript=echo Running bootscript from mmc ...; " \ 141915162daSSrinath "source ${loadaddr}\0" \ 142a5a8821cSTom Rini "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \ 143915162daSSrinath "mmcboot=echo Booting from mmc ...; " \ 144915162daSSrinath "run mmcargs; " \ 145915162daSSrinath "bootm ${loadaddr}\0" \ 146915162daSSrinath "nandboot=echo Booting from nand ...; " \ 147915162daSSrinath "run nandargs; " \ 148915162daSSrinath "nand read ${loadaddr} 280000 400000; " \ 149915162daSSrinath "bootm ${loadaddr}\0" \ 150915162daSSrinath 151915162daSSrinath #define CONFIG_BOOTCOMMAND \ 15266968110SAndrew Bradford "mmc dev ${mmcdev}; if mmc rescan; then " \ 153915162daSSrinath "if run loadbootscript; then " \ 154915162daSSrinath "run bootscript; " \ 155915162daSSrinath "else " \ 156915162daSSrinath "if run loaduimage; then " \ 157915162daSSrinath "run mmcboot; " \ 158915162daSSrinath "else run nandboot; " \ 159915162daSSrinath "fi; " \ 160915162daSSrinath "fi; " \ 161915162daSSrinath "else run nandboot; fi" 162915162daSSrinath 163915162daSSrinath #define CONFIG_AUTO_COMPLETE 1 164915162daSSrinath /* 165915162daSSrinath * Miscellaneous configurable options 166915162daSSrinath */ 167915162daSSrinath #define CONFIG_SYS_LONGHELP /* undef to save memory */ 168915162daSSrinath #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 169915162daSSrinath #define CONFIG_SYS_MAXARGS 32 /* max number of command */ 170915162daSSrinath /* args */ 171915162daSSrinath /* memtest works on */ 172915162daSSrinath #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) 173915162daSSrinath #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 174915162daSSrinath 0x01F00000) /* 31MB */ 175915162daSSrinath 176915162daSSrinath #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */ 177915162daSSrinath /* address */ 178915162daSSrinath 179915162daSSrinath /* 180915162daSSrinath * AM3517 has 12 GP timers, they can be driven by the system clock 181915162daSSrinath * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 182915162daSSrinath * This rate is divided by a local divisor. 183915162daSSrinath */ 184915162daSSrinath #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2 185915162daSSrinath #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 186915162daSSrinath 187915162daSSrinath /*----------------------------------------------------------------------- 188915162daSSrinath * Physical Memory Map 189915162daSSrinath */ 190915162daSSrinath #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 191915162daSSrinath #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 192915162daSSrinath #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 193915162daSSrinath 194915162daSSrinath /*----------------------------------------------------------------------- 195915162daSSrinath * FLASH and environment organization 196915162daSSrinath */ 197915162daSSrinath 198915162daSSrinath /* **** PISMO SUPPORT *** */ 199915162daSSrinath #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */ 200915162daSSrinath /* on one chip */ 201915162daSSrinath #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */ 202915162daSSrinath #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 203915162daSSrinath 204222a3113Spekon gupta #define CONFIG_SYS_FLASH_BASE NAND_BASE 205915162daSSrinath 206915162daSSrinath /* Monitor at start of flash */ 207915162daSSrinath #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 208915162daSSrinath 2096cbec7b3SLuca Ceresoli #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB sector */ 2106cbec7b3SLuca Ceresoli #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET 2116cbec7b3SLuca Ceresoli #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 212915162daSSrinath 213915162daSSrinath /*----------------------------------------------------------------------- 214915162daSSrinath * CFI FLASH driver setup 215915162daSSrinath */ 216915162daSSrinath /* timeout values are in ticks */ 217915162daSSrinath #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ) 218915162daSSrinath #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ) 219915162daSSrinath 220915162daSSrinath /* Flash banks JFFS2 should use */ 221915162daSSrinath #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \ 222915162daSSrinath CONFIG_SYS_MAX_NAND_DEVICE) 223915162daSSrinath #define CONFIG_SYS_JFFS2_MEM_NAND 224915162daSSrinath /* use flash_info[2] */ 225915162daSSrinath #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS 226915162daSSrinath #define CONFIG_SYS_JFFS2_NUM_BANKS 1 227915162daSSrinath 228915162daSSrinath #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 229915162daSSrinath #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 230915162daSSrinath #define CONFIG_SYS_INIT_RAM_SIZE 0x800 231915162daSSrinath #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 232915162daSSrinath CONFIG_SYS_INIT_RAM_SIZE - \ 233915162daSSrinath GENERATED_GBL_DATA_SIZE) 234d067cc46STom Rini 235d067cc46STom Rini /* Defines for SPL */ 23647f7bcaeSTom Rini #define CONFIG_SPL_FRAMEWORK 237d067cc46STom Rini #define CONFIG_SPL_TEXT_BASE 0x40200800 238*fa2f81b0STom Rini #define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \ 239*fa2f81b0STom Rini CONFIG_SPL_TEXT_BASE) 240d067cc46STom Rini 241d067cc46STom Rini #define CONFIG_SPL_BSS_START_ADDR 0x80000000 242d067cc46STom Rini #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */ 243d067cc46STom Rini 244e2ccdf89SPaul Kocialkowski #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1 245205b4f33SGuillaume GARDET #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" 246d067cc46STom Rini 2476f2f01b9SScott Wood #define CONFIG_SPL_NAND_BASE 2486f2f01b9SScott Wood #define CONFIG_SPL_NAND_DRIVERS 2496f2f01b9SScott Wood #define CONFIG_SPL_NAND_ECC 250d067cc46STom Rini 251d067cc46STom Rini /* NAND boot config */ 252d067cc46STom Rini #define CONFIG_SYS_NAND_5_ADDR_CYCLE 253d067cc46STom Rini #define CONFIG_SYS_NAND_PAGE_COUNT 64 254d067cc46STom Rini #define CONFIG_SYS_NAND_PAGE_SIZE 2048 255d067cc46STom Rini #define CONFIG_SYS_NAND_OOBSIZE 64 256d067cc46STom Rini #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) 257d067cc46STom Rini #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS 258d067cc46STom Rini #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\ 259d067cc46STom Rini 10, 11, 12, 13} 260d067cc46STom Rini #define CONFIG_SYS_NAND_ECCSIZE 512 261d067cc46STom Rini #define CONFIG_SYS_NAND_ECCBYTES 3 2623f719069Spekon gupta #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW 263d067cc46STom Rini #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 264d067cc46STom Rini #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000 265d067cc46STom Rini 266d067cc46STom Rini /* 267d067cc46STom Rini * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM 268d067cc46STom Rini * 64 bytes before this address should be set aside for u-boot.img's 269d067cc46STom Rini * header. That is 0x800FFFC0--0x80100000 should not be used for any 270d067cc46STom Rini * other needs. 271d067cc46STom Rini */ 272d067cc46STom Rini #define CONFIG_SYS_TEXT_BASE 0x80100000 273d067cc46STom Rini #define CONFIG_SYS_SPL_MALLOC_START 0x80208000 274d067cc46STom Rini #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 275d067cc46STom Rini 276915162daSSrinath #endif /* __CONFIG_H */ 277