1e6f2e902SMarian Balakowicz /* 2e6f2e902SMarian Balakowicz * (C) Copyright 2005 3e6f2e902SMarian Balakowicz * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4e6f2e902SMarian Balakowicz * 5e6f2e902SMarian Balakowicz * See file CREDITS for list of people who contributed to this 6e6f2e902SMarian Balakowicz * project. 7e6f2e902SMarian Balakowicz * 8e6f2e902SMarian Balakowicz * This program is free software; you can redistribute it and/or 9e6f2e902SMarian Balakowicz * modify it under the terms of the GNU General Public License as 10e6f2e902SMarian Balakowicz * published by the Free Software Foundation; either version 2 of 11e6f2e902SMarian Balakowicz * the License, or (at your option) any later version. 12e6f2e902SMarian Balakowicz * 13e6f2e902SMarian Balakowicz * This program is distributed in the hope that it will be useful, 14e6f2e902SMarian Balakowicz * but WITHOUT ANY WARRANTY; without even the implied warranty of 15e6f2e902SMarian Balakowicz * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16e6f2e902SMarian Balakowicz * GNU General Public License for more details. 17e6f2e902SMarian Balakowicz * 18e6f2e902SMarian Balakowicz * You should have received a copy of the GNU General Public License 19e6f2e902SMarian Balakowicz * along with this program; if not, write to the Free Software 20e6f2e902SMarian Balakowicz * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21e6f2e902SMarian Balakowicz * MA 02111-1307 USA 22e6f2e902SMarian Balakowicz */ 23e6f2e902SMarian Balakowicz 24e6f2e902SMarian Balakowicz /* 25e6f2e902SMarian Balakowicz * TQM8349 board configuration file 26e6f2e902SMarian Balakowicz */ 27e6f2e902SMarian Balakowicz 28e6f2e902SMarian Balakowicz #ifndef __CONFIG_H 29e6f2e902SMarian Balakowicz #define __CONFIG_H 30e6f2e902SMarian Balakowicz 31e6f2e902SMarian Balakowicz #define DEBUG 32e6f2e902SMarian Balakowicz #undef DEBUG 33e6f2e902SMarian Balakowicz 34e6f2e902SMarian Balakowicz /* 35e6f2e902SMarian Balakowicz * High Level Configuration Options 36e6f2e902SMarian Balakowicz */ 37e6f2e902SMarian Balakowicz #define CONFIG_E300 1 /* E300 Family */ 38e6f2e902SMarian Balakowicz #define CONFIG_MPC83XX 1 /* MPC83XX family */ 39e6f2e902SMarian Balakowicz #define CONFIG_MPC834X 1 /* MPC834X specific */ 40e6f2e902SMarian Balakowicz #define CONFIG_TQM834X 1 /* TQM834X board specific */ 41e6f2e902SMarian Balakowicz 42e6f2e902SMarian Balakowicz /* IMMR Base Addres Register, use Freescale default: 0xff400000 */ 4336247821SMarian Balakowicz #define CFG_IMMRBAR 0xff400000 44e6f2e902SMarian Balakowicz 45e6f2e902SMarian Balakowicz /* System clock. Primary input clock when in PCI host mode */ 46e6f2e902SMarian Balakowicz #define CONFIG_83XX_CLKIN 66666000 /* 66,666 MHz */ 47e6f2e902SMarian Balakowicz 48e6f2e902SMarian Balakowicz /* 49e6f2e902SMarian Balakowicz * Local Bus LCRR 50e6f2e902SMarian Balakowicz * LCRR: DLL bypass, Clock divider is 8 51e6f2e902SMarian Balakowicz * 52e6f2e902SMarian Balakowicz * for CSB = 266 MHz it gives LCB clock frequency = 33 MHz 53e6f2e902SMarian Balakowicz * 54e6f2e902SMarian Balakowicz * External Local Bus rate is 55e6f2e902SMarian Balakowicz * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 56e6f2e902SMarian Balakowicz */ 57e6f2e902SMarian Balakowicz #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_8) 58e6f2e902SMarian Balakowicz 59e6f2e902SMarian Balakowicz /* board pre init: do not call, nothing to do */ 60e6f2e902SMarian Balakowicz #undef CONFIG_BOARD_EARLY_INIT_F 61e6f2e902SMarian Balakowicz 62e6f2e902SMarian Balakowicz /* detect the number of flash banks */ 63e6f2e902SMarian Balakowicz #define CONFIG_BOARD_EARLY_INIT_R 64e6f2e902SMarian Balakowicz 65e6f2e902SMarian Balakowicz /* 66e6f2e902SMarian Balakowicz * DDR Setup 67e6f2e902SMarian Balakowicz */ 68e6f2e902SMarian Balakowicz #define CFG_DDR_BASE 0x00000000 /* DDR is system memory*/ 69e6f2e902SMarian Balakowicz #define CFG_SDRAM_BASE CFG_DDR_BASE 70e6f2e902SMarian Balakowicz #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE 71e6f2e902SMarian Balakowicz #define DDR_CASLAT_25 /* CASLAT set to 2.5 */ 72e6f2e902SMarian Balakowicz #undef CONFIG_DDR_ECC /* only for ECC DDR module */ 73e6f2e902SMarian Balakowicz #undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup */ 74e6f2e902SMarian Balakowicz 75e6f2e902SMarian Balakowicz #undef CFG_DRAM_TEST /* memory test, takes time */ 76e6f2e902SMarian Balakowicz #define CFG_MEMTEST_START 0x00000000 /* memtest region */ 77e6f2e902SMarian Balakowicz #define CFG_MEMTEST_END 0x00100000 78e6f2e902SMarian Balakowicz 79e6f2e902SMarian Balakowicz /* 80e6f2e902SMarian Balakowicz * FLASH on the Local Bus 81e6f2e902SMarian Balakowicz */ 82e6f2e902SMarian Balakowicz #define CFG_FLASH_CFI /* use the Common Flash Interface */ 83e6f2e902SMarian Balakowicz #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */ 84e6f2e902SMarian Balakowicz #undef CFG_FLASH_CHECKSUM 85e6f2e902SMarian Balakowicz #define CFG_FLASH_BASE 0x80000000 /* start of FLASH */ 86e6f2e902SMarian Balakowicz 87e6f2e902SMarian Balakowicz /* buffered writes in the AMD chip set is not supported yet */ 88e6f2e902SMarian Balakowicz #undef CFG_FLASH_USE_BUFFER_WRITE 89e6f2e902SMarian Balakowicz 90e6f2e902SMarian Balakowicz /* 91e6f2e902SMarian Balakowicz * FLASH bank number detection 92e6f2e902SMarian Balakowicz */ 93e6f2e902SMarian Balakowicz 94e6f2e902SMarian Balakowicz /* 95e6f2e902SMarian Balakowicz * When CFG_MAX_FLASH_BANKS_DETECT is defined, the actual number of Flash 96e6f2e902SMarian Balakowicz * banks has to be determined at runtime and stored in a gloabl variable 97e6f2e902SMarian Balakowicz * tqm834x_num_flash_banks. The value of CFG_MAX_FLASH_BANKS_DETECT is only 98*f013dacfSWolfgang Denk * used instead of CFG_MAX_FLASH_BANKS to allocate the array flash_info, and 99e6f2e902SMarian Balakowicz * should be made sufficiently large to accomodate the number of banks that 100*f013dacfSWolfgang Denk * might actually be detected. Since most (all?) Flash related functions use 101e6f2e902SMarian Balakowicz * CFG_MAX_FLASH_BANKS as the number of actual banks on the board, it is 102e6f2e902SMarian Balakowicz * defined as tqm834x_num_flash_banks. 103e6f2e902SMarian Balakowicz */ 104e6f2e902SMarian Balakowicz #define CFG_MAX_FLASH_BANKS_DETECT 2 105e6f2e902SMarian Balakowicz #ifndef __ASSEMBLY__ 106e6f2e902SMarian Balakowicz extern int tqm834x_num_flash_banks; 107e6f2e902SMarian Balakowicz #endif 108e6f2e902SMarian Balakowicz #define CFG_MAX_FLASH_BANKS (tqm834x_num_flash_banks) 109e6f2e902SMarian Balakowicz 110e6f2e902SMarian Balakowicz #define CFG_MAX_FLASH_SECT 512 /* max sectors per device */ 111e6f2e902SMarian Balakowicz 112e6f2e902SMarian Balakowicz /* 32 bit device at 0x80000000 via GPCM (0x8000_1801) */ 113e6f2e902SMarian Balakowicz #define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BR_BA) | \ 114e6f2e902SMarian Balakowicz BR_MS_GPCM | BR_PS_32 | BR_V) 115e6f2e902SMarian Balakowicz 116e6f2e902SMarian Balakowicz /* FLASH timing (0x0000_0c54) */ 117e6f2e902SMarian Balakowicz #define CFG_OR_TIMING_FLASH (OR_GPCM_CSNT | OR_GPCM_ACS_0b10 | \ 118e6f2e902SMarian Balakowicz OR_GPCM_SCY_5 | OR_GPCM_TRLX) 119e6f2e902SMarian Balakowicz 120e6f2e902SMarian Balakowicz #define CFG_PRELIM_OR_AM 0xc0000000 /* OR addr mask: 1 GiB */ 121e6f2e902SMarian Balakowicz 122e6f2e902SMarian Balakowicz #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH) 123e6f2e902SMarian Balakowicz 124e6f2e902SMarian Balakowicz #define CFG_LBLAWAR0_PRELIM 0x8000001D /* 1 GiB window size (2^(size + 1)) */ 1256902df56SRafal Jaworowski 126e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* Window base at flash base */ 127e6f2e902SMarian Balakowicz 128e6f2e902SMarian Balakowicz /* disable remaining mappings */ 129e6f2e902SMarian Balakowicz #define CFG_BR1_PRELIM 0x00000000 130e6f2e902SMarian Balakowicz #define CFG_OR1_PRELIM 0x00000000 131e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR1_PRELIM 0x00000000 132e6f2e902SMarian Balakowicz #define CFG_LBLAWAR1_PRELIM 0x00000000 133e6f2e902SMarian Balakowicz 134e6f2e902SMarian Balakowicz #define CFG_BR2_PRELIM 0x00000000 135e6f2e902SMarian Balakowicz #define CFG_OR2_PRELIM 0x00000000 136e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR2_PRELIM 0x00000000 137e6f2e902SMarian Balakowicz #define CFG_LBLAWAR2_PRELIM 0x00000000 138e6f2e902SMarian Balakowicz 139e6f2e902SMarian Balakowicz #define CFG_BR3_PRELIM 0x00000000 140e6f2e902SMarian Balakowicz #define CFG_OR3_PRELIM 0x00000000 141e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR3_PRELIM 0x00000000 142e6f2e902SMarian Balakowicz #define CFG_LBLAWAR3_PRELIM 0x00000000 143e6f2e902SMarian Balakowicz 144e6f2e902SMarian Balakowicz #define CFG_BR4_PRELIM 0x00000000 145e6f2e902SMarian Balakowicz #define CFG_OR4_PRELIM 0x00000000 146e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR4_PRELIM 0x00000000 147e6f2e902SMarian Balakowicz #define CFG_LBLAWAR4_PRELIM 0x00000000 148e6f2e902SMarian Balakowicz 149e6f2e902SMarian Balakowicz #define CFG_BR5_PRELIM 0x00000000 150e6f2e902SMarian Balakowicz #define CFG_OR5_PRELIM 0x00000000 151e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR5_PRELIM 0x00000000 152e6f2e902SMarian Balakowicz #define CFG_LBLAWAR5_PRELIM 0x00000000 153e6f2e902SMarian Balakowicz 154e6f2e902SMarian Balakowicz #define CFG_BR6_PRELIM 0x00000000 155e6f2e902SMarian Balakowicz #define CFG_OR6_PRELIM 0x00000000 156e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR6_PRELIM 0x00000000 157e6f2e902SMarian Balakowicz #define CFG_LBLAWAR6_PRELIM 0x00000000 158e6f2e902SMarian Balakowicz 159e6f2e902SMarian Balakowicz #define CFG_BR7_PRELIM 0x00000000 160e6f2e902SMarian Balakowicz #define CFG_OR7_PRELIM 0x00000000 161e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR7_PRELIM 0x00000000 162e6f2e902SMarian Balakowicz #define CFG_LBLAWAR7_PRELIM 0x00000000 163e6f2e902SMarian Balakowicz 164e6f2e902SMarian Balakowicz /* 165e6f2e902SMarian Balakowicz * Monitor config 166e6f2e902SMarian Balakowicz */ 167e6f2e902SMarian Balakowicz #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */ 168e6f2e902SMarian Balakowicz 169e6f2e902SMarian Balakowicz #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) 170e6f2e902SMarian Balakowicz #define CFG_RAMBOOT 171e6f2e902SMarian Balakowicz #else 172e6f2e902SMarian Balakowicz #undef CFG_RAMBOOT 173e6f2e902SMarian Balakowicz #endif 174e6f2e902SMarian Balakowicz 175e6f2e902SMarian Balakowicz #define CONFIG_L1_INIT_RAM 176e6f2e902SMarian Balakowicz #define CFG_INIT_RAM_LOCK 1 177e6f2e902SMarian Balakowicz #define CFG_INIT_RAM_ADDR 0x20000000 /* Initial RAM address */ 178e6f2e902SMarian Balakowicz #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM*/ 179e6f2e902SMarian Balakowicz 180e6f2e902SMarian Balakowicz #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 181e6f2e902SMarian Balakowicz #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) 182e6f2e902SMarian Balakowicz #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET 183e6f2e902SMarian Balakowicz 184e6f2e902SMarian Balakowicz #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 185e6f2e902SMarian Balakowicz #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 186e6f2e902SMarian Balakowicz 187e6f2e902SMarian Balakowicz /* 188e6f2e902SMarian Balakowicz * Serial Port 189e6f2e902SMarian Balakowicz */ 190e6f2e902SMarian Balakowicz #define CONFIG_CONS_INDEX 1 191e6f2e902SMarian Balakowicz #undef CONFIG_SERIAL_SOFTWARE_FIFO 192e6f2e902SMarian Balakowicz #define CFG_NS16550 193e6f2e902SMarian Balakowicz #define CFG_NS16550_SERIAL 194e6f2e902SMarian Balakowicz #define CFG_NS16550_REG_SIZE 1 195e6f2e902SMarian Balakowicz #define CFG_NS16550_CLK get_bus_freq(0) 196e6f2e902SMarian Balakowicz 197e6f2e902SMarian Balakowicz #define CFG_BAUDRATE_TABLE \ 198e6f2e902SMarian Balakowicz {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 199e6f2e902SMarian Balakowicz 200e6f2e902SMarian Balakowicz #define CFG_NS16550_COM1 (CFG_IMMRBAR + 0x4500) 201e6f2e902SMarian Balakowicz #define CFG_NS16550_COM2 (CFG_IMMRBAR + 0x4600) 202e6f2e902SMarian Balakowicz 203e6f2e902SMarian Balakowicz /* 204e6f2e902SMarian Balakowicz * I2C 205e6f2e902SMarian Balakowicz */ 206e6f2e902SMarian Balakowicz #define CONFIG_HARD_I2C /* I2C with hardware support */ 207e6f2e902SMarian Balakowicz #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 208e6f2e902SMarian Balakowicz #define CFG_I2C_SPEED 400000 /* I2C speed: 400KHz */ 209e6f2e902SMarian Balakowicz #define CFG_I2C_SLAVE 0x7F /* slave address */ 210e6f2e902SMarian Balakowicz #define CFG_I2C_OFFSET 0x3000 211e6f2e902SMarian Balakowicz 212e6f2e902SMarian Balakowicz /* I2C EEPROM, configuration for onboard EEPROMs 24C256 and 24C32 */ 213e6f2e902SMarian Balakowicz #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */ 214e6f2e902SMarian Balakowicz #define CFG_I2C_EEPROM_ADDR_LEN 2 /* 16 bit */ 215e6f2e902SMarian Balakowicz #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* 32 bytes per write */ 216e6f2e902SMarian Balakowicz #define CFG_EEPROM_PAGE_WRITE_ENABLE 217e6f2e902SMarian Balakowicz #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 12 /* 10ms +/- 20% */ 218e6f2e902SMarian Balakowicz #define CFG_I2C_MULTI_EEPROMS 1 /* more than one eeprom */ 219e6f2e902SMarian Balakowicz 220e6f2e902SMarian Balakowicz /* I2C RTC */ 221e6f2e902SMarian Balakowicz #define CONFIG_RTC_DS1337 /* use ds1337 rtc via i2c */ 222e6f2e902SMarian Balakowicz #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 223e6f2e902SMarian Balakowicz 224e6f2e902SMarian Balakowicz /* I2C SYSMON (LM75) */ 225e6f2e902SMarian Balakowicz #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */ 226e6f2e902SMarian Balakowicz #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */ 227e6f2e902SMarian Balakowicz #define CFG_DTT_MAX_TEMP 70 228e6f2e902SMarian Balakowicz #define CFG_DTT_LOW_TEMP -30 229e6f2e902SMarian Balakowicz #define CFG_DTT_HYSTERESIS 3 230e6f2e902SMarian Balakowicz 231e6f2e902SMarian Balakowicz /* 232e6f2e902SMarian Balakowicz * TSEC 233e6f2e902SMarian Balakowicz */ 234e6f2e902SMarian Balakowicz #define CONFIG_TSEC_ENET /* tsec ethernet support */ 235e6f2e902SMarian Balakowicz #define CONFIG_MII 236e6f2e902SMarian Balakowicz 237e6f2e902SMarian Balakowicz #define CFG_TSEC1_OFFSET 0x24000 238e6f2e902SMarian Balakowicz #define CFG_TSEC1 (CFG_IMMRBAR + CFG_TSEC1_OFFSET) 239e6f2e902SMarian Balakowicz #define CFG_TSEC2_OFFSET 0x25000 240e6f2e902SMarian Balakowicz #define CFG_TSEC2 (CFG_IMMRBAR + CFG_TSEC2_OFFSET) 241e6f2e902SMarian Balakowicz 242e6f2e902SMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 243e6f2e902SMarian Balakowicz 244e6f2e902SMarian Balakowicz #ifndef CONFIG_NET_MULTI 2456902df56SRafal Jaworowski #define CONFIG_NET_MULTI 246e6f2e902SMarian Balakowicz #endif 247e6f2e902SMarian Balakowicz 248e6f2e902SMarian Balakowicz #define CONFIG_MPC83XX_TSEC1 1 249e6f2e902SMarian Balakowicz #define CONFIG_MPC83XX_TSEC1_NAME "TSEC0" 250e6f2e902SMarian Balakowicz #define CONFIG_MPC83XX_TSEC2 1 251e6f2e902SMarian Balakowicz #define CONFIG_MPC83XX_TSEC2_NAME "TSEC1" 252b6f84356SWolfgang Denk #define TSEC1_PHY_ADDR 2 253e6f2e902SMarian Balakowicz #define TSEC2_PHY_ADDR 1 254e6f2e902SMarian Balakowicz #define TSEC1_PHYIDX 0 255e6f2e902SMarian Balakowicz #define TSEC2_PHYIDX 0 256e6f2e902SMarian Balakowicz 257e6f2e902SMarian Balakowicz /* Options are: TSEC[0-1] */ 258e6f2e902SMarian Balakowicz #define CONFIG_ETHPRIME "TSEC0" 259e6f2e902SMarian Balakowicz 260e6f2e902SMarian Balakowicz #endif /* CONFIG_TSEC_ENET */ 261e6f2e902SMarian Balakowicz 262e6f2e902SMarian Balakowicz /* 263e6f2e902SMarian Balakowicz * General PCI 264e6f2e902SMarian Balakowicz * Addresses are mapped 1-1. 265e6f2e902SMarian Balakowicz */ 2666902df56SRafal Jaworowski #define CONFIG_PCI 267e6f2e902SMarian Balakowicz 268e6f2e902SMarian Balakowicz #if defined(CONFIG_PCI) 269e6f2e902SMarian Balakowicz 270e6f2e902SMarian Balakowicz #define CONFIG_PCI_PNP /* do pci plug-and-play */ 2716902df56SRafal Jaworowski #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 2726902df56SRafal Jaworowski 2736902df56SRafal Jaworowski /* PCI1 host bridge */ 2746902df56SRafal Jaworowski #define CFG_PCI1_MEM_BASE 0xc0000000 2756902df56SRafal Jaworowski #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE 2766902df56SRafal Jaworowski #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */ 2776902df56SRafal Jaworowski #define CFG_PCI1_IO_BASE 0xe2000000 2786902df56SRafal Jaworowski #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE 2796902df56SRafal Jaworowski #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */ 2806902df56SRafal Jaworowski 281e6f2e902SMarian Balakowicz 282e6f2e902SMarian Balakowicz #undef CONFIG_EEPRO100 28363ff004cSMarian Balakowicz #define CONFIG_EEPRO100 284e6f2e902SMarian Balakowicz #undef CONFIG_TULIP 285e6f2e902SMarian Balakowicz 286e6f2e902SMarian Balakowicz #if !defined(CONFIG_PCI_PNP) 2876902df56SRafal Jaworowski #define PCI_ENET0_IOADDR CFG_PCI1_IO_BASE 2886902df56SRafal Jaworowski #define PCI_ENET0_MEMADDR CFG_PCI1_MEM_BASE 2896902df56SRafal Jaworowski #define PCI_IDSEL_NUMBER 0x1c /* slot0 (IDSEL) = 28 */ 290e6f2e902SMarian Balakowicz #endif 291e6f2e902SMarian Balakowicz 2926902df56SRafal Jaworowski #define CFG_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 293e6f2e902SMarian Balakowicz 294e6f2e902SMarian Balakowicz #endif /* CONFIG_PCI */ 295e6f2e902SMarian Balakowicz 296e6f2e902SMarian Balakowicz /* 297e6f2e902SMarian Balakowicz * Environment 298e6f2e902SMarian Balakowicz */ 299e6f2e902SMarian Balakowicz #define CONFIG_ENV_OVERWRITE 300e6f2e902SMarian Balakowicz 301e6f2e902SMarian Balakowicz #ifndef CFG_RAMBOOT 302e6f2e902SMarian Balakowicz #define CFG_ENV_IS_IN_FLASH 1 303e6f2e902SMarian Balakowicz #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000) 304e6f2e902SMarian Balakowicz #define CFG_ENV_SECT_SIZE 0x20000 /* 256K(one sector) for env */ 305e6f2e902SMarian Balakowicz #define CFG_ENV_SIZE 0x2000 306e6f2e902SMarian Balakowicz #else 307e6f2e902SMarian Balakowicz #define CFG_NO_FLASH 1 /* Flash is not usable now */ 308e6f2e902SMarian Balakowicz #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 309e6f2e902SMarian Balakowicz #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000) 310e6f2e902SMarian Balakowicz #define CFG_ENV_SIZE 0x2000 311e6f2e902SMarian Balakowicz #endif 312e6f2e902SMarian Balakowicz 313e6f2e902SMarian Balakowicz #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 314e6f2e902SMarian Balakowicz #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 315e6f2e902SMarian Balakowicz 316e6f2e902SMarian Balakowicz /* Common commands */ 317e6f2e902SMarian Balakowicz #define CFG_CMD_TQM8349_COMMON CFG_CMD_DATE | CFG_CMD_I2C | CFG_CMD_DTT\ 318e6f2e902SMarian Balakowicz | CFG_CMD_PING | CFG_CMD_EEPROM \ 319e6f2e902SMarian Balakowicz | CFG_CMD_MII | CFG_CMD_JFFS2 320e6f2e902SMarian Balakowicz 321e6f2e902SMarian Balakowicz #if defined(CFG_RAMBOOT) 322e6f2e902SMarian Balakowicz 323e6f2e902SMarian Balakowicz #if defined(CONFIG_PCI) 324e6f2e902SMarian Balakowicz #define CONFIG_COMMANDS ((CONFIG_CMD_DFL | CFG_CMD_PCI \ 325e6f2e902SMarian Balakowicz | CFG_CMD_TQM8349_COMMON) \ 326e6f2e902SMarian Balakowicz & \ 327e6f2e902SMarian Balakowicz ~(CFG_CMD_ENV | CFG_CMD_LOADS)) 328e6f2e902SMarian Balakowicz #else 329e6f2e902SMarian Balakowicz #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \ 330e6f2e902SMarian Balakowicz | CFG_CMD_TQM8349_COMMON) \ 331e6f2e902SMarian Balakowicz & \ 332e6f2e902SMarian Balakowicz ~(CFG_CMD_ENV | CFG_CMD_LOADS)) 333e6f2e902SMarian Balakowicz #endif 334e6f2e902SMarian Balakowicz 335e6f2e902SMarian Balakowicz #else /* CFG_RAMBOOT */ 336e6f2e902SMarian Balakowicz 337e6f2e902SMarian Balakowicz #if defined(CONFIG_PCI) 338e6f2e902SMarian Balakowicz #define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_PCI \ 339e6f2e902SMarian Balakowicz | CFG_CMD_TQM8349_COMMON) 340e6f2e902SMarian Balakowicz #else 341e6f2e902SMarian Balakowicz #define CONFIG_COMMANDS (CONFIG_CMD_DFL \ 342e6f2e902SMarian Balakowicz | CFG_CMD_TQM8349_COMMON) 343e6f2e902SMarian Balakowicz #endif 344e6f2e902SMarian Balakowicz 345e6f2e902SMarian Balakowicz #endif /* CFG_RAMBOOT */ 346e6f2e902SMarian Balakowicz 347e6f2e902SMarian Balakowicz #include <cmd_confdefs.h> 348e6f2e902SMarian Balakowicz 349e6f2e902SMarian Balakowicz /* 350e6f2e902SMarian Balakowicz * Miscellaneous configurable options 351e6f2e902SMarian Balakowicz */ 352e6f2e902SMarian Balakowicz #define CFG_LONGHELP /* undef to save memory */ 353e6f2e902SMarian Balakowicz #define CFG_LOAD_ADDR 0x2000000 /* default load address */ 354e6f2e902SMarian Balakowicz #define CFG_PROMPT "=> " /* Monitor Command Prompt */ 355e6f2e902SMarian Balakowicz 356e6f2e902SMarian Balakowicz #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 357e6f2e902SMarian Balakowicz #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ 358e6f2e902SMarian Balakowicz #else 359e6f2e902SMarian Balakowicz #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 360e6f2e902SMarian Balakowicz #endif 361e6f2e902SMarian Balakowicz 362e6f2e902SMarian Balakowicz #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ 363e6f2e902SMarian Balakowicz #define CFG_MAXARGS 16 /* max number of command args */ 364e6f2e902SMarian Balakowicz #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 365e6f2e902SMarian Balakowicz #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */ 366e6f2e902SMarian Balakowicz 367e6f2e902SMarian Balakowicz #undef CONFIG_WATCHDOG /* watchdog disabled */ 368e6f2e902SMarian Balakowicz 369e6f2e902SMarian Balakowicz /* 370e6f2e902SMarian Balakowicz * For booting Linux, the board info and command line data 371e6f2e902SMarian Balakowicz * have to be in the first 8 MB of memory, since this is 372e6f2e902SMarian Balakowicz * the maximum mapped by the Linux kernel during initialization. 373e6f2e902SMarian Balakowicz */ 374e6f2e902SMarian Balakowicz #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 375e6f2e902SMarian Balakowicz 376e6f2e902SMarian Balakowicz /* 377e6f2e902SMarian Balakowicz * Cache Configuration 378e6f2e902SMarian Balakowicz */ 379e6f2e902SMarian Balakowicz #define CFG_DCACHE_SIZE 32768 380e6f2e902SMarian Balakowicz #define CFG_CACHELINE_SIZE 32 381e6f2e902SMarian Balakowicz #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 382e6f2e902SMarian Balakowicz #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/ 383e6f2e902SMarian Balakowicz #endif 384e6f2e902SMarian Balakowicz 385e6f2e902SMarian Balakowicz #define CFG_HRCW_LOW (\ 386e6f2e902SMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 387e6f2e902SMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 388e6f2e902SMarian Balakowicz HRCWL_CSB_TO_CLKIN_4X1 |\ 389e6f2e902SMarian Balakowicz HRCWL_VCO_1X2 |\ 390e6f2e902SMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 391e6f2e902SMarian Balakowicz 392e6f2e902SMarian Balakowicz #if defined(PCI_64BIT) 393e6f2e902SMarian Balakowicz #define CFG_HRCW_HIGH (\ 394e6f2e902SMarian Balakowicz HRCWH_PCI_HOST |\ 395e6f2e902SMarian Balakowicz HRCWH_64_BIT_PCI |\ 396e6f2e902SMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 397e6f2e902SMarian Balakowicz HRCWH_PCI2_ARBITER_DISABLE |\ 398e6f2e902SMarian Balakowicz HRCWH_CORE_ENABLE |\ 399e6f2e902SMarian Balakowicz HRCWH_FROM_0X00000100 |\ 400e6f2e902SMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 401e6f2e902SMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 402e6f2e902SMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 403e6f2e902SMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 404e6f2e902SMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 405e6f2e902SMarian Balakowicz #else 406e6f2e902SMarian Balakowicz #define CFG_HRCW_HIGH (\ 407e6f2e902SMarian Balakowicz HRCWH_PCI_HOST |\ 408e6f2e902SMarian Balakowicz HRCWH_32_BIT_PCI |\ 409e6f2e902SMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 4106902df56SRafal Jaworowski HRCWH_PCI2_ARBITER_DISABLE |\ 411e6f2e902SMarian Balakowicz HRCWH_CORE_ENABLE |\ 412e6f2e902SMarian Balakowicz HRCWH_FROM_0X00000100 |\ 413e6f2e902SMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 414e6f2e902SMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 415e6f2e902SMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 416e6f2e902SMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 417e6f2e902SMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 418e6f2e902SMarian Balakowicz #endif 419e6f2e902SMarian Balakowicz 420e6f2e902SMarian Balakowicz /* i-cache and d-cache disabled */ 421e6f2e902SMarian Balakowicz #define CFG_HID0_INIT 0x000000000 422e6f2e902SMarian Balakowicz #define CFG_HID0_FINAL CFG_HID0_INIT 423e6f2e902SMarian Balakowicz #define CFG_HID2 0x000000000 424e6f2e902SMarian Balakowicz 425e6f2e902SMarian Balakowicz /* 426e6f2e902SMarian Balakowicz * Internal Definitions 427e6f2e902SMarian Balakowicz * 428e6f2e902SMarian Balakowicz * Boot Flags 429e6f2e902SMarian Balakowicz */ 430e6f2e902SMarian Balakowicz #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 431e6f2e902SMarian Balakowicz #define BOOTFLAG_WARM 0x02 /* Software reboot */ 432e6f2e902SMarian Balakowicz 433e6f2e902SMarian Balakowicz #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 434e6f2e902SMarian Balakowicz #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 435e6f2e902SMarian Balakowicz #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 436e6f2e902SMarian Balakowicz #endif 437e6f2e902SMarian Balakowicz 438e6f2e902SMarian Balakowicz /* 439e6f2e902SMarian Balakowicz * Environment Configuration 440e6f2e902SMarian Balakowicz */ 441e6f2e902SMarian Balakowicz 442e6f2e902SMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 443e6f2e902SMarian Balakowicz #define CONFIG_ETHADDR D2:DA:5E:44:BC:29 444e6f2e902SMarian Balakowicz #define CONFIG_HAS_ETH1 445e6f2e902SMarian Balakowicz #define CONFIG_ETH1ADDR 1E:F3:40:21:92:53 446e6f2e902SMarian Balakowicz #endif 447e6f2e902SMarian Balakowicz 448e6f2e902SMarian Balakowicz #define CONFIG_IPADDR 192.168.205.1 449e6f2e902SMarian Balakowicz 450e6f2e902SMarian Balakowicz #define CONFIG_HOSTNAME tqm8349 451e6f2e902SMarian Balakowicz #define CONFIG_ROOTPATH /opt/eldk/ppc_6xx 452e6f2e902SMarian Balakowicz #define CONFIG_BOOTFILE /tftpboot/tqm83xx/uImage 453e6f2e902SMarian Balakowicz 454e6f2e902SMarian Balakowicz #define CONFIG_SERVERIP 192.168.1.1 455e6f2e902SMarian Balakowicz #define CONFIG_GATEWAYIP 192.168.1.1 456e6f2e902SMarian Balakowicz #define CONFIG_NETMASK 255.255.255.0 457e6f2e902SMarian Balakowicz 458e6f2e902SMarian Balakowicz #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ 459e6f2e902SMarian Balakowicz 460e6f2e902SMarian Balakowicz #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 461e6f2e902SMarian Balakowicz #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 462e6f2e902SMarian Balakowicz 463e6f2e902SMarian Balakowicz #define CONFIG_BAUDRATE 115200 464e6f2e902SMarian Balakowicz 465e6f2e902SMarian Balakowicz #define CONFIG_PREBOOT "echo;" \ 466e6f2e902SMarian Balakowicz "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \ 467e6f2e902SMarian Balakowicz "echo" 468e6f2e902SMarian Balakowicz 469e6f2e902SMarian Balakowicz #undef CONFIG_BOOTARGS 470e6f2e902SMarian Balakowicz 471e6f2e902SMarian Balakowicz #define CONFIG_EXTRA_ENV_SETTINGS \ 472e6f2e902SMarian Balakowicz "netdev=eth0\0" \ 473e6f2e902SMarian Balakowicz "hostname=tqm83xx\0" \ 474e6f2e902SMarian Balakowicz "nfsargs=setenv bootargs root=/dev/nfs rw " \ 475fe126d8bSWolfgang Denk "nfsroot=${serverip}:${rootpath}\0" \ 476e6f2e902SMarian Balakowicz "ramargs=setenv bootargs root=/dev/ram rw\0" \ 477fe126d8bSWolfgang Denk "addip=setenv bootargs ${bootargs} " \ 478fe126d8bSWolfgang Denk "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 479fe126d8bSWolfgang Denk ":${hostname}:${netdev}:off panic=1\0" \ 480fe126d8bSWolfgang Denk "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ 481e6f2e902SMarian Balakowicz "flash_nfs=run nfsargs addip addtty;" \ 482fe126d8bSWolfgang Denk "bootm ${kernel_addr}\0" \ 483e6f2e902SMarian Balakowicz "flash_self=run ramargs addip addtty;" \ 484fe126d8bSWolfgang Denk "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 485fe126d8bSWolfgang Denk "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ 486e6f2e902SMarian Balakowicz "bootm\0" \ 487e6f2e902SMarian Balakowicz "rootpath=/opt/eldk/ppc_6xx\0" \ 488e6f2e902SMarian Balakowicz "bootfile=/tftpboot/tqm83xx/uImage\0" \ 489e6f2e902SMarian Balakowicz "kernel_addr=80060000\0" \ 490e6f2e902SMarian Balakowicz "ramdisk_addr=80160000\0" \ 491e6f2e902SMarian Balakowicz "load=tftp 100000 /tftpboot/tqm83xx/u-boot.bin\0" \ 492e6f2e902SMarian Balakowicz "update=protect off 80000000 8003ffff; " \ 493e6f2e902SMarian Balakowicz "era 80000000 8003ffff; cp.b 100000 80000000 40000\0" \ 494e6f2e902SMarian Balakowicz "upd=run load;run update\0" \ 495e6f2e902SMarian Balakowicz "" 496e6f2e902SMarian Balakowicz 497e6f2e902SMarian Balakowicz #define CONFIG_BOOTCOMMAND "run flash_self" 498e6f2e902SMarian Balakowicz 499e6f2e902SMarian Balakowicz /* 500e6f2e902SMarian Balakowicz * JFFS2 partitions 501e6f2e902SMarian Balakowicz */ 502e6f2e902SMarian Balakowicz /* mtdparts command line support */ 503e6f2e902SMarian Balakowicz #define CONFIG_JFFS2_CMDLINE 504e6f2e902SMarian Balakowicz #define MTDIDS_DEFAULT "nor0=TQM834x-0" 505e6f2e902SMarian Balakowicz 506e6f2e902SMarian Balakowicz /* default mtd partition table */ 507e6f2e902SMarian Balakowicz #define MTDPARTS_DEFAULT "mtdparts=TQM834x-0:256k(u-boot),128k(env),"\ 508e6f2e902SMarian Balakowicz "1m(kernel),2m(initrd),"\ 509e6f2e902SMarian Balakowicz "-(user);"\ 510e6f2e902SMarian Balakowicz 511e6f2e902SMarian Balakowicz #endif /* __CONFIG_H */ 512