1*e6f2e902SMarian Balakowicz /* 2*e6f2e902SMarian Balakowicz * (C) Copyright 2005 3*e6f2e902SMarian Balakowicz * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4*e6f2e902SMarian Balakowicz * 5*e6f2e902SMarian Balakowicz * See file CREDITS for list of people who contributed to this 6*e6f2e902SMarian Balakowicz * project. 7*e6f2e902SMarian Balakowicz * 8*e6f2e902SMarian Balakowicz * This program is free software; you can redistribute it and/or 9*e6f2e902SMarian Balakowicz * modify it under the terms of the GNU General Public License as 10*e6f2e902SMarian Balakowicz * published by the Free Software Foundation; either version 2 of 11*e6f2e902SMarian Balakowicz * the License, or (at your option) any later version. 12*e6f2e902SMarian Balakowicz * 13*e6f2e902SMarian Balakowicz * This program is distributed in the hope that it will be useful, 14*e6f2e902SMarian Balakowicz * but WITHOUT ANY WARRANTY; without even the implied warranty of 15*e6f2e902SMarian Balakowicz * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16*e6f2e902SMarian Balakowicz * GNU General Public License for more details. 17*e6f2e902SMarian Balakowicz * 18*e6f2e902SMarian Balakowicz * You should have received a copy of the GNU General Public License 19*e6f2e902SMarian Balakowicz * along with this program; if not, write to the Free Software 20*e6f2e902SMarian Balakowicz * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21*e6f2e902SMarian Balakowicz * MA 02111-1307 USA 22*e6f2e902SMarian Balakowicz */ 23*e6f2e902SMarian Balakowicz 24*e6f2e902SMarian Balakowicz /* 25*e6f2e902SMarian Balakowicz * TQM8349 board configuration file 26*e6f2e902SMarian Balakowicz */ 27*e6f2e902SMarian Balakowicz 28*e6f2e902SMarian Balakowicz #ifndef __CONFIG_H 29*e6f2e902SMarian Balakowicz #define __CONFIG_H 30*e6f2e902SMarian Balakowicz 31*e6f2e902SMarian Balakowicz #define DEBUG 32*e6f2e902SMarian Balakowicz #undef DEBUG 33*e6f2e902SMarian Balakowicz 34*e6f2e902SMarian Balakowicz /* 35*e6f2e902SMarian Balakowicz * High Level Configuration Options 36*e6f2e902SMarian Balakowicz */ 37*e6f2e902SMarian Balakowicz #define CONFIG_E300 1 /* E300 Family */ 38*e6f2e902SMarian Balakowicz #define CONFIG_MPC83XX 1 /* MPC83XX family */ 39*e6f2e902SMarian Balakowicz #define CONFIG_MPC834X 1 /* MPC834X specific */ 40*e6f2e902SMarian Balakowicz #define CONFIG_TQM834X 1 /* TQM834X board specific */ 41*e6f2e902SMarian Balakowicz 42*e6f2e902SMarian Balakowicz /* IMMR Base Addres Register, use Freescale default: 0xff400000 */ 43*e6f2e902SMarian Balakowicz #define CFG_IMMRBAR IMMRBAR_BASE_ADDR 44*e6f2e902SMarian Balakowicz 45*e6f2e902SMarian Balakowicz /* System clock. Primary input clock when in PCI host mode */ 46*e6f2e902SMarian Balakowicz #define CONFIG_83XX_CLKIN 66666000 /* 66,666 MHz */ 47*e6f2e902SMarian Balakowicz 48*e6f2e902SMarian Balakowicz /* 49*e6f2e902SMarian Balakowicz * Local Bus LCRR 50*e6f2e902SMarian Balakowicz * LCRR: DLL bypass, Clock divider is 8 51*e6f2e902SMarian Balakowicz * 52*e6f2e902SMarian Balakowicz * for CSB = 266 MHz it gives LCB clock frequency = 33 MHz 53*e6f2e902SMarian Balakowicz * 54*e6f2e902SMarian Balakowicz * External Local Bus rate is 55*e6f2e902SMarian Balakowicz * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 56*e6f2e902SMarian Balakowicz */ 57*e6f2e902SMarian Balakowicz #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_8) 58*e6f2e902SMarian Balakowicz 59*e6f2e902SMarian Balakowicz /* board pre init: do not call, nothing to do */ 60*e6f2e902SMarian Balakowicz #undef CONFIG_BOARD_EARLY_INIT_F 61*e6f2e902SMarian Balakowicz 62*e6f2e902SMarian Balakowicz /* detect the number of flash banks */ 63*e6f2e902SMarian Balakowicz #define CONFIG_BOARD_EARLY_INIT_R 64*e6f2e902SMarian Balakowicz 65*e6f2e902SMarian Balakowicz /* 66*e6f2e902SMarian Balakowicz * DDR Setup 67*e6f2e902SMarian Balakowicz */ 68*e6f2e902SMarian Balakowicz #define CFG_DDR_BASE 0x00000000 /* DDR is system memory*/ 69*e6f2e902SMarian Balakowicz #define CFG_SDRAM_BASE CFG_DDR_BASE 70*e6f2e902SMarian Balakowicz #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE 71*e6f2e902SMarian Balakowicz #define DDR_CASLAT_25 /* CASLAT set to 2.5 */ 72*e6f2e902SMarian Balakowicz #undef CONFIG_DDR_ECC /* only for ECC DDR module */ 73*e6f2e902SMarian Balakowicz #undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup */ 74*e6f2e902SMarian Balakowicz 75*e6f2e902SMarian Balakowicz #undef CFG_DRAM_TEST /* memory test, takes time */ 76*e6f2e902SMarian Balakowicz #define CFG_MEMTEST_START 0x00000000 /* memtest region */ 77*e6f2e902SMarian Balakowicz #define CFG_MEMTEST_END 0x00100000 78*e6f2e902SMarian Balakowicz 79*e6f2e902SMarian Balakowicz /* 80*e6f2e902SMarian Balakowicz * FLASH on the Local Bus 81*e6f2e902SMarian Balakowicz */ 82*e6f2e902SMarian Balakowicz #define CFG_FLASH_CFI /* use the Common Flash Interface */ 83*e6f2e902SMarian Balakowicz #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */ 84*e6f2e902SMarian Balakowicz #undef CFG_FLASH_CHECKSUM 85*e6f2e902SMarian Balakowicz #define CFG_FLASH_BASE 0x80000000 /* start of FLASH */ 86*e6f2e902SMarian Balakowicz 87*e6f2e902SMarian Balakowicz /* buffered writes in the AMD chip set is not supported yet */ 88*e6f2e902SMarian Balakowicz #undef CFG_FLASH_USE_BUFFER_WRITE 89*e6f2e902SMarian Balakowicz 90*e6f2e902SMarian Balakowicz /* 91*e6f2e902SMarian Balakowicz * FLASH bank number detection 92*e6f2e902SMarian Balakowicz */ 93*e6f2e902SMarian Balakowicz 94*e6f2e902SMarian Balakowicz /* 95*e6f2e902SMarian Balakowicz * When CFG_MAX_FLASH_BANKS_DETECT is defined, the actual number of Flash 96*e6f2e902SMarian Balakowicz * banks has to be determined at runtime and stored in a gloabl variable 97*e6f2e902SMarian Balakowicz * tqm834x_num_flash_banks. The value of CFG_MAX_FLASH_BANKS_DETECT is only 98*e6f2e902SMarian Balakowicz * used insted of CFG_MAX_FLASH_BANKS to allocate the array flash_info, and 99*e6f2e902SMarian Balakowicz * should be made sufficiently large to accomodate the number of banks that 100*e6f2e902SMarian Balakowicz * might acutally be detected. Since most (all?) Flash related functions use 101*e6f2e902SMarian Balakowicz * CFG_MAX_FLASH_BANKS as the number of actual banks on the board, it is 102*e6f2e902SMarian Balakowicz * defined as tqm834x_num_flash_banks. 103*e6f2e902SMarian Balakowicz */ 104*e6f2e902SMarian Balakowicz #define CFG_MAX_FLASH_BANKS_DETECT 2 105*e6f2e902SMarian Balakowicz #ifndef __ASSEMBLY__ 106*e6f2e902SMarian Balakowicz extern int tqm834x_num_flash_banks; 107*e6f2e902SMarian Balakowicz #endif 108*e6f2e902SMarian Balakowicz #define CFG_MAX_FLASH_BANKS (tqm834x_num_flash_banks) 109*e6f2e902SMarian Balakowicz 110*e6f2e902SMarian Balakowicz #define CFG_MAX_FLASH_SECT 512 /* max sectors per device */ 111*e6f2e902SMarian Balakowicz 112*e6f2e902SMarian Balakowicz /* 32 bit device at 0x80000000 via GPCM (0x8000_1801) */ 113*e6f2e902SMarian Balakowicz #define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BR_BA) | \ 114*e6f2e902SMarian Balakowicz BR_MS_GPCM | BR_PS_32 | BR_V) 115*e6f2e902SMarian Balakowicz 116*e6f2e902SMarian Balakowicz /* FLASH timing (0x0000_0c54) */ 117*e6f2e902SMarian Balakowicz #define CFG_OR_TIMING_FLASH (OR_GPCM_CSNT | OR_GPCM_ACS_0b10 | \ 118*e6f2e902SMarian Balakowicz OR_GPCM_SCY_5 | OR_GPCM_TRLX) 119*e6f2e902SMarian Balakowicz 120*e6f2e902SMarian Balakowicz #define CFG_PRELIM_OR_AM 0xc0000000 /* OR addr mask: 1 GiB */ 121*e6f2e902SMarian Balakowicz 122*e6f2e902SMarian Balakowicz #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH) 123*e6f2e902SMarian Balakowicz 124*e6f2e902SMarian Balakowicz #define CFG_LBLAWAR0_PRELIM 0x8000001D /* 1 GiB window size (2^(size + 1)) */ 125*e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* Window base at flash base */ 126*e6f2e902SMarian Balakowicz 127*e6f2e902SMarian Balakowicz /* disable remaining mappings */ 128*e6f2e902SMarian Balakowicz #define CFG_BR1_PRELIM 0x00000000 129*e6f2e902SMarian Balakowicz #define CFG_OR1_PRELIM 0x00000000 130*e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR1_PRELIM 0x00000000 131*e6f2e902SMarian Balakowicz #define CFG_LBLAWAR1_PRELIM 0x00000000 132*e6f2e902SMarian Balakowicz 133*e6f2e902SMarian Balakowicz #define CFG_BR2_PRELIM 0x00000000 134*e6f2e902SMarian Balakowicz #define CFG_OR2_PRELIM 0x00000000 135*e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR2_PRELIM 0x00000000 136*e6f2e902SMarian Balakowicz #define CFG_LBLAWAR2_PRELIM 0x00000000 137*e6f2e902SMarian Balakowicz 138*e6f2e902SMarian Balakowicz #define CFG_BR3_PRELIM 0x00000000 139*e6f2e902SMarian Balakowicz #define CFG_OR3_PRELIM 0x00000000 140*e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR3_PRELIM 0x00000000 141*e6f2e902SMarian Balakowicz #define CFG_LBLAWAR3_PRELIM 0x00000000 142*e6f2e902SMarian Balakowicz 143*e6f2e902SMarian Balakowicz #define CFG_BR4_PRELIM 0x00000000 144*e6f2e902SMarian Balakowicz #define CFG_OR4_PRELIM 0x00000000 145*e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR4_PRELIM 0x00000000 146*e6f2e902SMarian Balakowicz #define CFG_LBLAWAR4_PRELIM 0x00000000 147*e6f2e902SMarian Balakowicz 148*e6f2e902SMarian Balakowicz #define CFG_BR5_PRELIM 0x00000000 149*e6f2e902SMarian Balakowicz #define CFG_OR5_PRELIM 0x00000000 150*e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR5_PRELIM 0x00000000 151*e6f2e902SMarian Balakowicz #define CFG_LBLAWAR5_PRELIM 0x00000000 152*e6f2e902SMarian Balakowicz 153*e6f2e902SMarian Balakowicz #define CFG_BR6_PRELIM 0x00000000 154*e6f2e902SMarian Balakowicz #define CFG_OR6_PRELIM 0x00000000 155*e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR6_PRELIM 0x00000000 156*e6f2e902SMarian Balakowicz #define CFG_LBLAWAR6_PRELIM 0x00000000 157*e6f2e902SMarian Balakowicz 158*e6f2e902SMarian Balakowicz #define CFG_BR7_PRELIM 0x00000000 159*e6f2e902SMarian Balakowicz #define CFG_OR7_PRELIM 0x00000000 160*e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR7_PRELIM 0x00000000 161*e6f2e902SMarian Balakowicz #define CFG_LBLAWAR7_PRELIM 0x00000000 162*e6f2e902SMarian Balakowicz 163*e6f2e902SMarian Balakowicz /* 164*e6f2e902SMarian Balakowicz * Monitor config 165*e6f2e902SMarian Balakowicz */ 166*e6f2e902SMarian Balakowicz #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */ 167*e6f2e902SMarian Balakowicz 168*e6f2e902SMarian Balakowicz #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) 169*e6f2e902SMarian Balakowicz #define CFG_RAMBOOT 170*e6f2e902SMarian Balakowicz #else 171*e6f2e902SMarian Balakowicz #undef CFG_RAMBOOT 172*e6f2e902SMarian Balakowicz #endif 173*e6f2e902SMarian Balakowicz 174*e6f2e902SMarian Balakowicz #define CONFIG_L1_INIT_RAM 175*e6f2e902SMarian Balakowicz #define CFG_INIT_RAM_LOCK 1 176*e6f2e902SMarian Balakowicz #define CFG_INIT_RAM_ADDR 0x20000000 /* Initial RAM address */ 177*e6f2e902SMarian Balakowicz #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM*/ 178*e6f2e902SMarian Balakowicz 179*e6f2e902SMarian Balakowicz #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 180*e6f2e902SMarian Balakowicz #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) 181*e6f2e902SMarian Balakowicz #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET 182*e6f2e902SMarian Balakowicz 183*e6f2e902SMarian Balakowicz #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 184*e6f2e902SMarian Balakowicz #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ 185*e6f2e902SMarian Balakowicz 186*e6f2e902SMarian Balakowicz /* 187*e6f2e902SMarian Balakowicz * Serial Port 188*e6f2e902SMarian Balakowicz */ 189*e6f2e902SMarian Balakowicz #define CONFIG_CONS_INDEX 1 190*e6f2e902SMarian Balakowicz #undef CONFIG_SERIAL_SOFTWARE_FIFO 191*e6f2e902SMarian Balakowicz #define CFG_NS16550 192*e6f2e902SMarian Balakowicz #define CFG_NS16550_SERIAL 193*e6f2e902SMarian Balakowicz #define CFG_NS16550_REG_SIZE 1 194*e6f2e902SMarian Balakowicz #define CFG_NS16550_CLK get_bus_freq(0) 195*e6f2e902SMarian Balakowicz 196*e6f2e902SMarian Balakowicz #define CFG_BAUDRATE_TABLE \ 197*e6f2e902SMarian Balakowicz {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 198*e6f2e902SMarian Balakowicz 199*e6f2e902SMarian Balakowicz #define CFG_NS16550_COM1 (CFG_IMMRBAR + 0x4500) 200*e6f2e902SMarian Balakowicz #define CFG_NS16550_COM2 (CFG_IMMRBAR + 0x4600) 201*e6f2e902SMarian Balakowicz 202*e6f2e902SMarian Balakowicz /* 203*e6f2e902SMarian Balakowicz * I2C 204*e6f2e902SMarian Balakowicz */ 205*e6f2e902SMarian Balakowicz #define CONFIG_HARD_I2C /* I2C with hardware support */ 206*e6f2e902SMarian Balakowicz #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 207*e6f2e902SMarian Balakowicz #define CFG_I2C_SPEED 400000 /* I2C speed: 400KHz */ 208*e6f2e902SMarian Balakowicz #define CFG_I2C_SLAVE 0x7F /* slave address */ 209*e6f2e902SMarian Balakowicz #define CFG_I2C_OFFSET 0x3000 210*e6f2e902SMarian Balakowicz 211*e6f2e902SMarian Balakowicz /* I2C EEPROM, configuration for onboard EEPROMs 24C256 and 24C32 */ 212*e6f2e902SMarian Balakowicz #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */ 213*e6f2e902SMarian Balakowicz #define CFG_I2C_EEPROM_ADDR_LEN 2 /* 16 bit */ 214*e6f2e902SMarian Balakowicz #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* 32 bytes per write */ 215*e6f2e902SMarian Balakowicz #define CFG_EEPROM_PAGE_WRITE_ENABLE 216*e6f2e902SMarian Balakowicz #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 12 /* 10ms +/- 20% */ 217*e6f2e902SMarian Balakowicz #define CFG_I2C_MULTI_EEPROMS 1 /* more than one eeprom */ 218*e6f2e902SMarian Balakowicz 219*e6f2e902SMarian Balakowicz /* I2C RTC */ 220*e6f2e902SMarian Balakowicz #define CONFIG_RTC_DS1337 /* use ds1337 rtc via i2c */ 221*e6f2e902SMarian Balakowicz #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 222*e6f2e902SMarian Balakowicz 223*e6f2e902SMarian Balakowicz /* I2C SYSMON (LM75) */ 224*e6f2e902SMarian Balakowicz #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */ 225*e6f2e902SMarian Balakowicz #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */ 226*e6f2e902SMarian Balakowicz #define CFG_DTT_MAX_TEMP 70 227*e6f2e902SMarian Balakowicz #define CFG_DTT_LOW_TEMP -30 228*e6f2e902SMarian Balakowicz #define CFG_DTT_HYSTERESIS 3 229*e6f2e902SMarian Balakowicz 230*e6f2e902SMarian Balakowicz /* 231*e6f2e902SMarian Balakowicz * TSEC 232*e6f2e902SMarian Balakowicz */ 233*e6f2e902SMarian Balakowicz #define CONFIG_TSEC_ENET /* tsec ethernet support */ 234*e6f2e902SMarian Balakowicz #define CONFIG_MII 235*e6f2e902SMarian Balakowicz 236*e6f2e902SMarian Balakowicz #define CFG_TSEC1_OFFSET 0x24000 237*e6f2e902SMarian Balakowicz #define CFG_TSEC1 (CFG_IMMRBAR + CFG_TSEC1_OFFSET) 238*e6f2e902SMarian Balakowicz #define CFG_TSEC2_OFFSET 0x25000 239*e6f2e902SMarian Balakowicz #define CFG_TSEC2 (CFG_IMMRBAR + CFG_TSEC2_OFFSET) 240*e6f2e902SMarian Balakowicz 241*e6f2e902SMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 242*e6f2e902SMarian Balakowicz 243*e6f2e902SMarian Balakowicz #ifndef CONFIG_NET_MULTI 244*e6f2e902SMarian Balakowicz #define CONFIG_NET_MULTI 1 245*e6f2e902SMarian Balakowicz #endif 246*e6f2e902SMarian Balakowicz 247*e6f2e902SMarian Balakowicz #define CONFIG_MPC83XX_TSEC1 1 248*e6f2e902SMarian Balakowicz #define CONFIG_MPC83XX_TSEC1_NAME "TSEC0" 249*e6f2e902SMarian Balakowicz #define CONFIG_MPC83XX_TSEC2 1 250*e6f2e902SMarian Balakowicz #define CONFIG_MPC83XX_TSEC2_NAME "TSEC1" 251*e6f2e902SMarian Balakowicz #define TSEC1_PHY_ADDR 0 252*e6f2e902SMarian Balakowicz #define TSEC2_PHY_ADDR 1 253*e6f2e902SMarian Balakowicz #define TSEC1_PHYIDX 0 254*e6f2e902SMarian Balakowicz #define TSEC2_PHYIDX 0 255*e6f2e902SMarian Balakowicz 256*e6f2e902SMarian Balakowicz /* Options are: TSEC[0-1] */ 257*e6f2e902SMarian Balakowicz #define CONFIG_ETHPRIME "TSEC0" 258*e6f2e902SMarian Balakowicz 259*e6f2e902SMarian Balakowicz #endif /* CONFIG_TSEC_ENET */ 260*e6f2e902SMarian Balakowicz 261*e6f2e902SMarian Balakowicz /* 262*e6f2e902SMarian Balakowicz * General PCI 263*e6f2e902SMarian Balakowicz * Addresses are mapped 1-1. 264*e6f2e902SMarian Balakowicz */ 265*e6f2e902SMarian Balakowicz /* FIXME: Real PCI support will come in a follow-up update. */ 266*e6f2e902SMarian Balakowicz #undef CONFIG_PCI 267*e6f2e902SMarian Balakowicz 268*e6f2e902SMarian Balakowicz #define CFG_PCI1_MEM_BASE 0x80000000 269*e6f2e902SMarian Balakowicz #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE 270*e6f2e902SMarian Balakowicz #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */ 271*e6f2e902SMarian Balakowicz #define CFG_PCI1_IO_BASE 0x00000000 272*e6f2e902SMarian Balakowicz #define CFG_PCI1_IO_PHYS 0xe2000000 273*e6f2e902SMarian Balakowicz #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */ 274*e6f2e902SMarian Balakowicz 275*e6f2e902SMarian Balakowicz #define CFG_PCI2_MEM_BASE 0xA0000000 276*e6f2e902SMarian Balakowicz #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE 277*e6f2e902SMarian Balakowicz #define CFG_PCI2_MEM_SIZE 0x20000000 /* 512M */ 278*e6f2e902SMarian Balakowicz #define CFG_PCI2_IO_BASE 0x00000000 279*e6f2e902SMarian Balakowicz #define CFG_PCI2_IO_PHYS 0xe3000000 280*e6f2e902SMarian Balakowicz #define CFG_PCI2_IO_SIZE 0x1000000 /* 16M */ 281*e6f2e902SMarian Balakowicz #if defined(CONFIG_PCI) 282*e6f2e902SMarian Balakowicz 283*e6f2e902SMarian Balakowicz #define PCI_ALL_PCI1 284*e6f2e902SMarian Balakowicz #if defined(PCI_64BIT) 285*e6f2e902SMarian Balakowicz #undef PCI_ALL_PCI1 286*e6f2e902SMarian Balakowicz #undef PCI_TWO_PCI1 287*e6f2e902SMarian Balakowicz #undef PCI_ONE_PCI1 288*e6f2e902SMarian Balakowicz #endif 289*e6f2e902SMarian Balakowicz 290*e6f2e902SMarian Balakowicz #define CONFIG_NET_MULTI 291*e6f2e902SMarian Balakowicz #define CONFIG_PCI_PNP /* do pci plug-and-play */ 292*e6f2e902SMarian Balakowicz 293*e6f2e902SMarian Balakowicz #undef CONFIG_EEPRO100 294*e6f2e902SMarian Balakowicz #undef CONFIG_TULIP 295*e6f2e902SMarian Balakowicz 296*e6f2e902SMarian Balakowicz #if !defined(CONFIG_PCI_PNP) 297*e6f2e902SMarian Balakowicz #define PCI_ENET0_IOADDR 0xFIXME 298*e6f2e902SMarian Balakowicz #define PCI_ENET0_MEMADDR 0xFIXME 299*e6f2e902SMarian Balakowicz #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ 300*e6f2e902SMarian Balakowicz #endif 301*e6f2e902SMarian Balakowicz 302*e6f2e902SMarian Balakowicz #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 303*e6f2e902SMarian Balakowicz #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ 304*e6f2e902SMarian Balakowicz 305*e6f2e902SMarian Balakowicz #endif /* CONFIG_PCI */ 306*e6f2e902SMarian Balakowicz 307*e6f2e902SMarian Balakowicz /* 308*e6f2e902SMarian Balakowicz * Environment 309*e6f2e902SMarian Balakowicz */ 310*e6f2e902SMarian Balakowicz #define CONFIG_ENV_OVERWRITE 311*e6f2e902SMarian Balakowicz 312*e6f2e902SMarian Balakowicz #ifndef CFG_RAMBOOT 313*e6f2e902SMarian Balakowicz #define CFG_ENV_IS_IN_FLASH 1 314*e6f2e902SMarian Balakowicz #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000) 315*e6f2e902SMarian Balakowicz #define CFG_ENV_SECT_SIZE 0x20000 /* 256K(one sector) for env */ 316*e6f2e902SMarian Balakowicz #define CFG_ENV_SIZE 0x2000 317*e6f2e902SMarian Balakowicz #else 318*e6f2e902SMarian Balakowicz #define CFG_NO_FLASH 1 /* Flash is not usable now */ 319*e6f2e902SMarian Balakowicz #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 320*e6f2e902SMarian Balakowicz #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000) 321*e6f2e902SMarian Balakowicz #define CFG_ENV_SIZE 0x2000 322*e6f2e902SMarian Balakowicz #endif 323*e6f2e902SMarian Balakowicz 324*e6f2e902SMarian Balakowicz #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 325*e6f2e902SMarian Balakowicz #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 326*e6f2e902SMarian Balakowicz 327*e6f2e902SMarian Balakowicz /* Common commands */ 328*e6f2e902SMarian Balakowicz #define CFG_CMD_TQM8349_COMMON CFG_CMD_DATE | CFG_CMD_I2C | CFG_CMD_DTT\ 329*e6f2e902SMarian Balakowicz | CFG_CMD_PING | CFG_CMD_EEPROM \ 330*e6f2e902SMarian Balakowicz | CFG_CMD_MII | CFG_CMD_JFFS2 331*e6f2e902SMarian Balakowicz 332*e6f2e902SMarian Balakowicz #if defined(CFG_RAMBOOT) 333*e6f2e902SMarian Balakowicz 334*e6f2e902SMarian Balakowicz #if defined(CONFIG_PCI) 335*e6f2e902SMarian Balakowicz #define CONFIG_COMMANDS ((CONFIG_CMD_DFL | CFG_CMD_PCI \ 336*e6f2e902SMarian Balakowicz | CFG_CMD_TQM8349_COMMON) \ 337*e6f2e902SMarian Balakowicz & \ 338*e6f2e902SMarian Balakowicz ~(CFG_CMD_ENV | CFG_CMD_LOADS)) 339*e6f2e902SMarian Balakowicz #else 340*e6f2e902SMarian Balakowicz #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \ 341*e6f2e902SMarian Balakowicz | CFG_CMD_TQM8349_COMMON) \ 342*e6f2e902SMarian Balakowicz & \ 343*e6f2e902SMarian Balakowicz ~(CFG_CMD_ENV | CFG_CMD_LOADS)) 344*e6f2e902SMarian Balakowicz #endif 345*e6f2e902SMarian Balakowicz 346*e6f2e902SMarian Balakowicz #else /* CFG_RAMBOOT */ 347*e6f2e902SMarian Balakowicz 348*e6f2e902SMarian Balakowicz #if defined(CONFIG_PCI) 349*e6f2e902SMarian Balakowicz #define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_PCI \ 350*e6f2e902SMarian Balakowicz | CFG_CMD_TQM8349_COMMON) 351*e6f2e902SMarian Balakowicz #else 352*e6f2e902SMarian Balakowicz #define CONFIG_COMMANDS (CONFIG_CMD_DFL \ 353*e6f2e902SMarian Balakowicz | CFG_CMD_TQM8349_COMMON) 354*e6f2e902SMarian Balakowicz #endif 355*e6f2e902SMarian Balakowicz 356*e6f2e902SMarian Balakowicz #endif /* CFG_RAMBOOT */ 357*e6f2e902SMarian Balakowicz 358*e6f2e902SMarian Balakowicz #include <cmd_confdefs.h> 359*e6f2e902SMarian Balakowicz 360*e6f2e902SMarian Balakowicz /* 361*e6f2e902SMarian Balakowicz * Miscellaneous configurable options 362*e6f2e902SMarian Balakowicz */ 363*e6f2e902SMarian Balakowicz #define CFG_LONGHELP /* undef to save memory */ 364*e6f2e902SMarian Balakowicz #define CFG_LOAD_ADDR 0x2000000 /* default load address */ 365*e6f2e902SMarian Balakowicz #define CFG_PROMPT "=> " /* Monitor Command Prompt */ 366*e6f2e902SMarian Balakowicz 367*e6f2e902SMarian Balakowicz #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 368*e6f2e902SMarian Balakowicz #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ 369*e6f2e902SMarian Balakowicz #else 370*e6f2e902SMarian Balakowicz #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 371*e6f2e902SMarian Balakowicz #endif 372*e6f2e902SMarian Balakowicz 373*e6f2e902SMarian Balakowicz #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ 374*e6f2e902SMarian Balakowicz #define CFG_MAXARGS 16 /* max number of command args */ 375*e6f2e902SMarian Balakowicz #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 376*e6f2e902SMarian Balakowicz #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */ 377*e6f2e902SMarian Balakowicz 378*e6f2e902SMarian Balakowicz #undef CONFIG_WATCHDOG /* watchdog disabled */ 379*e6f2e902SMarian Balakowicz 380*e6f2e902SMarian Balakowicz /* 381*e6f2e902SMarian Balakowicz * For booting Linux, the board info and command line data 382*e6f2e902SMarian Balakowicz * have to be in the first 8 MB of memory, since this is 383*e6f2e902SMarian Balakowicz * the maximum mapped by the Linux kernel during initialization. 384*e6f2e902SMarian Balakowicz */ 385*e6f2e902SMarian Balakowicz #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 386*e6f2e902SMarian Balakowicz 387*e6f2e902SMarian Balakowicz /* 388*e6f2e902SMarian Balakowicz * Cache Configuration 389*e6f2e902SMarian Balakowicz */ 390*e6f2e902SMarian Balakowicz #define CFG_DCACHE_SIZE 32768 391*e6f2e902SMarian Balakowicz #define CFG_CACHELINE_SIZE 32 392*e6f2e902SMarian Balakowicz #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 393*e6f2e902SMarian Balakowicz #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/ 394*e6f2e902SMarian Balakowicz #endif 395*e6f2e902SMarian Balakowicz 396*e6f2e902SMarian Balakowicz #define CFG_HRCW_LOW (\ 397*e6f2e902SMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 398*e6f2e902SMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 399*e6f2e902SMarian Balakowicz HRCWL_CSB_TO_CLKIN_4X1 |\ 400*e6f2e902SMarian Balakowicz HRCWL_VCO_1X2 |\ 401*e6f2e902SMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 402*e6f2e902SMarian Balakowicz 403*e6f2e902SMarian Balakowicz #if defined(PCI_64BIT) 404*e6f2e902SMarian Balakowicz #define CFG_HRCW_HIGH (\ 405*e6f2e902SMarian Balakowicz HRCWH_PCI_HOST |\ 406*e6f2e902SMarian Balakowicz HRCWH_64_BIT_PCI |\ 407*e6f2e902SMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 408*e6f2e902SMarian Balakowicz HRCWH_PCI2_ARBITER_DISABLE |\ 409*e6f2e902SMarian Balakowicz HRCWH_CORE_ENABLE |\ 410*e6f2e902SMarian Balakowicz HRCWH_FROM_0X00000100 |\ 411*e6f2e902SMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 412*e6f2e902SMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 413*e6f2e902SMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 414*e6f2e902SMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 415*e6f2e902SMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 416*e6f2e902SMarian Balakowicz #else 417*e6f2e902SMarian Balakowicz #define CFG_HRCW_HIGH (\ 418*e6f2e902SMarian Balakowicz HRCWH_PCI_HOST |\ 419*e6f2e902SMarian Balakowicz HRCWH_32_BIT_PCI |\ 420*e6f2e902SMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 421*e6f2e902SMarian Balakowicz HRCWH_PCI2_ARBITER_ENABLE |\ 422*e6f2e902SMarian Balakowicz HRCWH_CORE_ENABLE |\ 423*e6f2e902SMarian Balakowicz HRCWH_FROM_0X00000100 |\ 424*e6f2e902SMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 425*e6f2e902SMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 426*e6f2e902SMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 427*e6f2e902SMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 428*e6f2e902SMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 429*e6f2e902SMarian Balakowicz #endif 430*e6f2e902SMarian Balakowicz 431*e6f2e902SMarian Balakowicz /* i-cache and d-cache disabled */ 432*e6f2e902SMarian Balakowicz #define CFG_HID0_INIT 0x000000000 433*e6f2e902SMarian Balakowicz #define CFG_HID0_FINAL CFG_HID0_INIT 434*e6f2e902SMarian Balakowicz #define CFG_HID2 0x000000000 435*e6f2e902SMarian Balakowicz 436*e6f2e902SMarian Balakowicz /* 437*e6f2e902SMarian Balakowicz * Internal Definitions 438*e6f2e902SMarian Balakowicz * 439*e6f2e902SMarian Balakowicz * Boot Flags 440*e6f2e902SMarian Balakowicz */ 441*e6f2e902SMarian Balakowicz #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 442*e6f2e902SMarian Balakowicz #define BOOTFLAG_WARM 0x02 /* Software reboot */ 443*e6f2e902SMarian Balakowicz 444*e6f2e902SMarian Balakowicz #if (CONFIG_COMMANDS & CFG_CMD_KGDB) 445*e6f2e902SMarian Balakowicz #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 446*e6f2e902SMarian Balakowicz #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 447*e6f2e902SMarian Balakowicz #endif 448*e6f2e902SMarian Balakowicz 449*e6f2e902SMarian Balakowicz /* 450*e6f2e902SMarian Balakowicz * Environment Configuration 451*e6f2e902SMarian Balakowicz */ 452*e6f2e902SMarian Balakowicz 453*e6f2e902SMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 454*e6f2e902SMarian Balakowicz #define CONFIG_ETHADDR D2:DA:5E:44:BC:29 455*e6f2e902SMarian Balakowicz #define CONFIG_HAS_ETH1 456*e6f2e902SMarian Balakowicz #define CONFIG_ETH1ADDR 1E:F3:40:21:92:53 457*e6f2e902SMarian Balakowicz #endif 458*e6f2e902SMarian Balakowicz 459*e6f2e902SMarian Balakowicz #define CONFIG_IPADDR 192.168.205.1 460*e6f2e902SMarian Balakowicz 461*e6f2e902SMarian Balakowicz #define CONFIG_HOSTNAME tqm8349 462*e6f2e902SMarian Balakowicz #define CONFIG_ROOTPATH /opt/eldk/ppc_6xx 463*e6f2e902SMarian Balakowicz #define CONFIG_BOOTFILE /tftpboot/tqm83xx/uImage 464*e6f2e902SMarian Balakowicz 465*e6f2e902SMarian Balakowicz #define CONFIG_SERVERIP 192.168.1.1 466*e6f2e902SMarian Balakowicz #define CONFIG_GATEWAYIP 192.168.1.1 467*e6f2e902SMarian Balakowicz #define CONFIG_NETMASK 255.255.255.0 468*e6f2e902SMarian Balakowicz 469*e6f2e902SMarian Balakowicz #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ 470*e6f2e902SMarian Balakowicz 471*e6f2e902SMarian Balakowicz #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 472*e6f2e902SMarian Balakowicz #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 473*e6f2e902SMarian Balakowicz 474*e6f2e902SMarian Balakowicz #define CONFIG_BAUDRATE 115200 475*e6f2e902SMarian Balakowicz 476*e6f2e902SMarian Balakowicz #define CONFIG_PREBOOT "echo;" \ 477*e6f2e902SMarian Balakowicz "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \ 478*e6f2e902SMarian Balakowicz "echo" 479*e6f2e902SMarian Balakowicz 480*e6f2e902SMarian Balakowicz #undef CONFIG_BOOTARGS 481*e6f2e902SMarian Balakowicz 482*e6f2e902SMarian Balakowicz #define CONFIG_EXTRA_ENV_SETTINGS \ 483*e6f2e902SMarian Balakowicz "netdev=eth0\0" \ 484*e6f2e902SMarian Balakowicz "hostname=tqm83xx\0" \ 485*e6f2e902SMarian Balakowicz "nfsargs=setenv bootargs root=/dev/nfs rw " \ 486*e6f2e902SMarian Balakowicz "nfsroot=$(serverip):$(rootpath)\0" \ 487*e6f2e902SMarian Balakowicz "ramargs=setenv bootargs root=/dev/ram rw\0" \ 488*e6f2e902SMarian Balakowicz "addip=setenv bootargs $(bootargs) " \ 489*e6f2e902SMarian Balakowicz "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \ 490*e6f2e902SMarian Balakowicz ":$(hostname):$(netdev):off panic=1\0" \ 491*e6f2e902SMarian Balakowicz "addtty=setenv bootargs $(bootargs) console=ttyS0,$(baudrate)\0"\ 492*e6f2e902SMarian Balakowicz "flash_nfs=run nfsargs addip addtty;" \ 493*e6f2e902SMarian Balakowicz "bootm $(kernel_addr)\0" \ 494*e6f2e902SMarian Balakowicz "flash_self=run ramargs addip addtty;" \ 495*e6f2e902SMarian Balakowicz "bootm $(kernel_addr) $(ramdisk_addr)\0" \ 496*e6f2e902SMarian Balakowicz "net_nfs=tftp 200000 $(bootfile);run nfsargs addip addtty;" \ 497*e6f2e902SMarian Balakowicz "bootm\0" \ 498*e6f2e902SMarian Balakowicz "rootpath=/opt/eldk/ppc_6xx\0" \ 499*e6f2e902SMarian Balakowicz "bootfile=/tftpboot/tqm83xx/uImage\0" \ 500*e6f2e902SMarian Balakowicz "kernel_addr=80060000\0" \ 501*e6f2e902SMarian Balakowicz "ramdisk_addr=80160000\0" \ 502*e6f2e902SMarian Balakowicz "load=tftp 100000 /tftpboot/tqm83xx/u-boot.bin\0" \ 503*e6f2e902SMarian Balakowicz "update=protect off 80000000 8003ffff; " \ 504*e6f2e902SMarian Balakowicz "era 80000000 8003ffff; cp.b 100000 80000000 40000\0" \ 505*e6f2e902SMarian Balakowicz "upd=run load;run update\0" \ 506*e6f2e902SMarian Balakowicz "" 507*e6f2e902SMarian Balakowicz 508*e6f2e902SMarian Balakowicz #define CONFIG_BOOTCOMMAND "run flash_self" 509*e6f2e902SMarian Balakowicz 510*e6f2e902SMarian Balakowicz /* 511*e6f2e902SMarian Balakowicz * JFFS2 partitions 512*e6f2e902SMarian Balakowicz */ 513*e6f2e902SMarian Balakowicz /* mtdparts command line support */ 514*e6f2e902SMarian Balakowicz #define CONFIG_JFFS2_CMDLINE 515*e6f2e902SMarian Balakowicz #define MTDIDS_DEFAULT "nor0=TQM834x-0" 516*e6f2e902SMarian Balakowicz 517*e6f2e902SMarian Balakowicz /* default mtd partition table */ 518*e6f2e902SMarian Balakowicz #define MTDPARTS_DEFAULT "mtdparts=TQM834x-0:256k(u-boot),128k(env),"\ 519*e6f2e902SMarian Balakowicz "1m(kernel),2m(initrd),"\ 520*e6f2e902SMarian Balakowicz "-(user);"\ 521*e6f2e902SMarian Balakowicz 522*e6f2e902SMarian Balakowicz #endif /* __CONFIG_H */ 523