1e6f2e902SMarian Balakowicz /* 2e6f2e902SMarian Balakowicz * (C) Copyright 2005 3e6f2e902SMarian Balakowicz * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4e6f2e902SMarian Balakowicz * 5e6f2e902SMarian Balakowicz * See file CREDITS for list of people who contributed to this 6e6f2e902SMarian Balakowicz * project. 7e6f2e902SMarian Balakowicz * 8e6f2e902SMarian Balakowicz * This program is free software; you can redistribute it and/or 9e6f2e902SMarian Balakowicz * modify it under the terms of the GNU General Public License as 10e6f2e902SMarian Balakowicz * published by the Free Software Foundation; either version 2 of 11e6f2e902SMarian Balakowicz * the License, or (at your option) any later version. 12e6f2e902SMarian Balakowicz * 13e6f2e902SMarian Balakowicz * This program is distributed in the hope that it will be useful, 14e6f2e902SMarian Balakowicz * but WITHOUT ANY WARRANTY; without even the implied warranty of 15e6f2e902SMarian Balakowicz * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16e6f2e902SMarian Balakowicz * GNU General Public License for more details. 17e6f2e902SMarian Balakowicz * 18e6f2e902SMarian Balakowicz * You should have received a copy of the GNU General Public License 19e6f2e902SMarian Balakowicz * along with this program; if not, write to the Free Software 20e6f2e902SMarian Balakowicz * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21e6f2e902SMarian Balakowicz * MA 02111-1307 USA 22e6f2e902SMarian Balakowicz */ 23e6f2e902SMarian Balakowicz 24e6f2e902SMarian Balakowicz /* 25e6f2e902SMarian Balakowicz * TQM8349 board configuration file 26e6f2e902SMarian Balakowicz */ 27e6f2e902SMarian Balakowicz 28e6f2e902SMarian Balakowicz #ifndef __CONFIG_H 29e6f2e902SMarian Balakowicz #define __CONFIG_H 30e6f2e902SMarian Balakowicz 31e6f2e902SMarian Balakowicz /* 32e6f2e902SMarian Balakowicz * High Level Configuration Options 33e6f2e902SMarian Balakowicz */ 34e6f2e902SMarian Balakowicz #define CONFIG_E300 1 /* E300 Family */ 350f898604SPeter Tyser #define CONFIG_MPC83xx 1 /* MPC83xx family */ 362c7920afSPeter Tyser #define CONFIG_MPC834x 1 /* MPC834x specific */ 379ca880a2STimur Tabi #define CONFIG_MPC8349 1 /* MPC8349 specific */ 38e6f2e902SMarian Balakowicz #define CONFIG_TQM834X 1 /* TQM834X board specific */ 39e6f2e902SMarian Balakowicz 402ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0x80000000 412ae18241SWolfgang Denk 4216263087SMike Williams /* IMMR Base Address Register, use Freescale default: 0xff400000 */ 436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR 0xff400000 44e6f2e902SMarian Balakowicz 45e6f2e902SMarian Balakowicz /* System clock. Primary input clock when in PCI host mode */ 46e6f2e902SMarian Balakowicz #define CONFIG_83XX_CLKIN 66666000 /* 66,666 MHz */ 47e6f2e902SMarian Balakowicz 48e6f2e902SMarian Balakowicz /* 49e6f2e902SMarian Balakowicz * Local Bus LCRR 50e6f2e902SMarian Balakowicz * LCRR: DLL bypass, Clock divider is 8 51e6f2e902SMarian Balakowicz * 52e6f2e902SMarian Balakowicz * for CSB = 266 MHz it gives LCB clock frequency = 33 MHz 53e6f2e902SMarian Balakowicz * 54e6f2e902SMarian Balakowicz * External Local Bus rate is 55e6f2e902SMarian Balakowicz * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 56e6f2e902SMarian Balakowicz */ 57c7190f02SKim Phillips #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 58c7190f02SKim Phillips #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8 59e6f2e902SMarian Balakowicz 60e6f2e902SMarian Balakowicz /* board pre init: do not call, nothing to do */ 61e6f2e902SMarian Balakowicz #undef CONFIG_BOARD_EARLY_INIT_F 62e6f2e902SMarian Balakowicz 63e6f2e902SMarian Balakowicz /* detect the number of flash banks */ 64e6f2e902SMarian Balakowicz #define CONFIG_BOARD_EARLY_INIT_R 65e6f2e902SMarian Balakowicz 66e6f2e902SMarian Balakowicz /* 67e6f2e902SMarian Balakowicz * DDR Setup 68e6f2e902SMarian Balakowicz */ 69*df939e16SJoe Hershberger /* DDR is system memory*/ 70*df939e16SJoe Hershberger #define CONFIG_SYS_DDR_BASE 0x00000000 716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 73e6f2e902SMarian Balakowicz #define DDR_CASLAT_25 /* CASLAT set to 2.5 */ 74e6f2e902SMarian Balakowicz #undef CONFIG_DDR_ECC /* only for ECC DDR module */ 75e6f2e902SMarian Balakowicz #undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup */ 76e6f2e902SMarian Balakowicz 776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ 786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */ 796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x00100000 80e6f2e902SMarian Balakowicz 81e6f2e902SMarian Balakowicz /* 82e6f2e902SMarian Balakowicz * FLASH on the Local Bus 83e6f2e902SMarian Balakowicz */ 846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 8500b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM 876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0x80000000 /* start of FLASH */ 886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size in MB */ 89a3455c00SWolfgang Denk #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sectors */ 90a3455c00SWolfgang Denk #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 91e6f2e902SMarian Balakowicz 92e6f2e902SMarian Balakowicz /* 93e6f2e902SMarian Balakowicz * FLASH bank number detection 94e6f2e902SMarian Balakowicz */ 95e6f2e902SMarian Balakowicz 96e6f2e902SMarian Balakowicz /* 97*df939e16SJoe Hershberger * When CONFIG_SYS_MAX_FLASH_BANKS_DETECT is defined, the actual number of 98*df939e16SJoe Hershberger * Flash banks has to be determined at runtime and stored in a gloabl variable 99*df939e16SJoe Hershberger * tqm834x_num_flash_banks. The value of CONFIG_SYS_MAX_FLASH_BANKS_DETECT is 100*df939e16SJoe Hershberger * only used instead of CONFIG_SYS_MAX_FLASH_BANKS to allocate the array 101*df939e16SJoe Hershberger * flash_info, and should be made sufficiently large to accomodate the number 102*df939e16SJoe Hershberger * of banks that might actually be detected. Since most (all?) Flash related 103*df939e16SJoe Hershberger * functions use CONFIG_SYS_MAX_FLASH_BANKS as the number of actual banks on 104*df939e16SJoe Hershberger * the board, it is defined as tqm834x_num_flash_banks. 105e6f2e902SMarian Balakowicz */ 1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 2 107e6f2e902SMarian Balakowicz 1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors per device */ 109e6f2e902SMarian Balakowicz 110e6f2e902SMarian Balakowicz /* 32 bit device at 0x80000000 via GPCM (0x8000_1801) */ 111*df939e16SJoe Hershberger #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BR_BA) \ 112*df939e16SJoe Hershberger | BR_MS_GPCM \ 113*df939e16SJoe Hershberger | BR_PS_32 \ 114*df939e16SJoe Hershberger | BR_V) 115e6f2e902SMarian Balakowicz 116e6f2e902SMarian Balakowicz /* FLASH timing (0x0000_0c54) */ 117*df939e16SJoe Hershberger #define CONFIG_SYS_OR_TIMING_FLASH (OR_GPCM_CSNT \ 118*df939e16SJoe Hershberger | OR_GPCM_ACS_DIV4 \ 119*df939e16SJoe Hershberger | OR_GPCM_SCY_5 \ 120*df939e16SJoe Hershberger | OR_GPCM_TRLX) 121e6f2e902SMarian Balakowicz 1226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PRELIM_OR_AM 0xc0000000 /* OR addr mask: 1 GiB */ 123e6f2e902SMarian Balakowicz 124*df939e16SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM \ 125*df939e16SJoe Hershberger | CONFIG_SYS_OR_TIMING_FLASH) 126e6f2e902SMarian Balakowicz 127*df939e16SJoe Hershberger /* 1 GiB window size (2^(size + 1)) */ 128*df939e16SJoe Hershberger #define CONFIG_SYS_LBLAWAR0_PRELIM 0x8000001D 1296902df56SRafal Jaworowski 130*df939e16SJoe Hershberger /* Window base at flash base */ 131*df939e16SJoe Hershberger #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 132e6f2e902SMarian Balakowicz 133e6f2e902SMarian Balakowicz /* disable remaining mappings */ 1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM 0x00000000 1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM 0x00000000 1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM 0x00000000 1376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR1_PRELIM 0x00000000 138e6f2e902SMarian Balakowicz 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM 0x00000000 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM 0x00000000 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR2_PRELIM 0x00000000 1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR2_PRELIM 0x00000000 143e6f2e902SMarian Balakowicz 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM 0x00000000 1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM 0x00000000 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR3_PRELIM 0x00000000 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR3_PRELIM 0x00000000 148e6f2e902SMarian Balakowicz 149e6f2e902SMarian Balakowicz /* 150e6f2e902SMarian Balakowicz * Monitor config 151e6f2e902SMarian Balakowicz */ 15214d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 153e6f2e902SMarian Balakowicz 1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CONFIG_SYS_RAMBOOT 156e6f2e902SMarian Balakowicz #else 1576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # undef CONFIG_SYS_RAMBOOT 158e6f2e902SMarian Balakowicz #endif 159e6f2e902SMarian Balakowicz 1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK 1 1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 /* Initial RAM address */ 162553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/ 163e6f2e902SMarian Balakowicz 164*df939e16SJoe Hershberger #define CONFIG_SYS_GBL_DATA_OFFSET \ 165*df939e16SJoe Hershberger (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 167e6f2e902SMarian Balakowicz 168*df939e16SJoe Hershberger /* Reserve 384 kB = 3 sect. for Mon */ 169*df939e16SJoe Hershberger #define CONFIG_SYS_MONITOR_LEN (384 * 1024) 170*df939e16SJoe Hershberger /* Reserve 512 kB for malloc */ 171*df939e16SJoe Hershberger #define CONFIG_SYS_MALLOC_LEN (512 * 1024) 172e6f2e902SMarian Balakowicz 173e6f2e902SMarian Balakowicz /* 174e6f2e902SMarian Balakowicz * Serial Port 175e6f2e902SMarian Balakowicz */ 176e6f2e902SMarian Balakowicz #define CONFIG_CONS_INDEX 1 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL 1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE 1 1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 181e6f2e902SMarian Balakowicz 1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE \ 183e6f2e902SMarian Balakowicz {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} 184e6f2e902SMarian Balakowicz 1856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500) 1866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600) 187e6f2e902SMarian Balakowicz 188e6f2e902SMarian Balakowicz /* 189e6f2e902SMarian Balakowicz * I2C 190e6f2e902SMarian Balakowicz */ 191e6f2e902SMarian Balakowicz #define CONFIG_HARD_I2C /* I2C with hardware support */ 192e6f2e902SMarian Balakowicz #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 193be5e6181STimur Tabi #define CONFIG_FSL_I2C 1946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed: 400KHz */ 1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE 0x7F /* slave address */ 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET 0x3000 197e6f2e902SMarian Balakowicz 198e6f2e902SMarian Balakowicz /* I2C EEPROM, configuration for onboard EEPROMs 24C256 and 24C32 */ 1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */ 2006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16 bit */ 201*df939e16SJoe Hershberger #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32 bytes/write */ 2026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 12 /* 10ms +/- 20% */ 203*df939e16SJoe Hershberger #define CONFIG_SYS_I2C_MULTI_EEPROMS /* more than one eeprom */ 204e6f2e902SMarian Balakowicz 205e6f2e902SMarian Balakowicz /* I2C RTC */ 206e6f2e902SMarian Balakowicz #define CONFIG_RTC_DS1337 /* use ds1337 rtc via i2c */ 2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 208e6f2e902SMarian Balakowicz 209e6f2e902SMarian Balakowicz /* I2C SYSMON (LM75) */ 210e6f2e902SMarian Balakowicz #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */ 211e6f2e902SMarian Balakowicz #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */ 2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DTT_MAX_TEMP 70 2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DTT_LOW_TEMP -30 2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DTT_HYSTERESIS 3 215e6f2e902SMarian Balakowicz 216e6f2e902SMarian Balakowicz /* 217e6f2e902SMarian Balakowicz * TSEC 218e6f2e902SMarian Balakowicz */ 219e6f2e902SMarian Balakowicz #define CONFIG_TSEC_ENET /* tsec ethernet support */ 220e6f2e902SMarian Balakowicz #define CONFIG_MII 221e6f2e902SMarian Balakowicz 2226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET 0x24000 2236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET) 2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET 0x25000 2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET) 226e6f2e902SMarian Balakowicz 227e6f2e902SMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 228e6f2e902SMarian Balakowicz 229255a3577SKim Phillips #define CONFIG_TSEC1 1 230255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 231255a3577SKim Phillips #define CONFIG_TSEC2 1 232255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 233b6f84356SWolfgang Denk #define TSEC1_PHY_ADDR 2 234e6f2e902SMarian Balakowicz #define TSEC2_PHY_ADDR 1 235e6f2e902SMarian Balakowicz #define TSEC1_PHYIDX 0 236e6f2e902SMarian Balakowicz #define TSEC2_PHYIDX 0 2373a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 2383a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 239e6f2e902SMarian Balakowicz 240e6f2e902SMarian Balakowicz /* Options are: TSEC[0-1] */ 241e6f2e902SMarian Balakowicz #define CONFIG_ETHPRIME "TSEC0" 242e6f2e902SMarian Balakowicz 243e6f2e902SMarian Balakowicz #endif /* CONFIG_TSEC_ENET */ 244e6f2e902SMarian Balakowicz 245e6f2e902SMarian Balakowicz /* 246e6f2e902SMarian Balakowicz * General PCI 247e6f2e902SMarian Balakowicz * Addresses are mapped 1-1. 248e6f2e902SMarian Balakowicz */ 2496902df56SRafal Jaworowski #define CONFIG_PCI 250e6f2e902SMarian Balakowicz 251e6f2e902SMarian Balakowicz #if defined(CONFIG_PCI) 252e6f2e902SMarian Balakowicz 253e6f2e902SMarian Balakowicz #define CONFIG_PCI_PNP /* do pci plug-and-play */ 2546902df56SRafal Jaworowski #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 2556902df56SRafal Jaworowski 2566902df56SRafal Jaworowski /* PCI1 host bridge */ 25727c5248dSKim Phillips #define CONFIG_SYS_PCI1_MEM_BASE 0x90000000 2586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE 2599993e196SKim Phillips #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ 260*df939e16SJoe Hershberger #define CONFIG_SYS_PCI1_MMIO_BASE \ 261*df939e16SJoe Hershberger (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE) 2629993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE 2639993e196SKim Phillips #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ 2646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE 0xe2000000 2656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE 2666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE 0x1000000 /* 16M */ 2676902df56SRafal Jaworowski 268e6f2e902SMarian Balakowicz #undef CONFIG_EEPRO100 26963ff004cSMarian Balakowicz #define CONFIG_EEPRO100 270e6f2e902SMarian Balakowicz #undef CONFIG_TULIP 271e6f2e902SMarian Balakowicz 272e6f2e902SMarian Balakowicz #if !defined(CONFIG_PCI_PNP) 2736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BASE 2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_MEM_BASE 2756902df56SRafal Jaworowski #define PCI_IDSEL_NUMBER 0x1c /* slot0 (IDSEL) = 28 */ 276e6f2e902SMarian Balakowicz #endif 277e6f2e902SMarian Balakowicz 2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 279e6f2e902SMarian Balakowicz 280e6f2e902SMarian Balakowicz #endif /* CONFIG_PCI */ 281e6f2e902SMarian Balakowicz 282e6f2e902SMarian Balakowicz /* 283e6f2e902SMarian Balakowicz * Environment 284e6f2e902SMarian Balakowicz */ 285929b79a0SWolfgang Denk #define CONFIG_ENV_IS_IN_FLASH 1 286*df939e16SJoe Hershberger #define CONFIG_ENV_ADDR \ 287*df939e16SJoe Hershberger (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 288929b79a0SWolfgang Denk #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) for env */ 289929b79a0SWolfgang Denk #define CONFIG_ENV_SIZE 0x8000 /* 32K max size */ 290929b79a0SWolfgang Denk #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) 291929b79a0SWolfgang Denk #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 292929b79a0SWolfgang Denk 293e6f2e902SMarian Balakowicz #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 2946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 295e6f2e902SMarian Balakowicz 2962694690eSJon Loeliger /* 297a1aa0bb5SJon Loeliger * BOOTP options 298a1aa0bb5SJon Loeliger */ 299a1aa0bb5SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 300a1aa0bb5SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 301a1aa0bb5SJon Loeliger #define CONFIG_BOOTP_GATEWAY 302a1aa0bb5SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 303a1aa0bb5SJon Loeliger 304a1aa0bb5SJon Loeliger 305a1aa0bb5SJon Loeliger /* 3062694690eSJon Loeliger * Command line configuration. 3072694690eSJon Loeliger */ 3082694690eSJon Loeliger #include <config_cmd_default.h> 3092694690eSJon Loeliger 3104681e673SWolfgang Denk #define CONFIG_CMD_ASKENV 3112694690eSJon Loeliger #define CONFIG_CMD_DATE 3124681e673SWolfgang Denk #define CONFIG_CMD_DHCP 3132694690eSJon Loeliger #define CONFIG_CMD_DTT 3142694690eSJon Loeliger #define CONFIG_CMD_EEPROM 3152694690eSJon Loeliger #define CONFIG_CMD_I2C 3164681e673SWolfgang Denk #define CONFIG_CMD_NFS 3172694690eSJon Loeliger #define CONFIG_CMD_JFFS2 3182694690eSJon Loeliger #define CONFIG_CMD_MII 3192694690eSJon Loeliger #define CONFIG_CMD_PING 3204681e673SWolfgang Denk #define CONFIG_CMD_REGINFO 3214681e673SWolfgang Denk #define CONFIG_CMD_SNTP 3222694690eSJon Loeliger 3232694690eSJon Loeliger #if defined(CONFIG_PCI) 3242694690eSJon Loeliger #define CONFIG_CMD_PCI 3252694690eSJon Loeliger #endif 326e6f2e902SMarian Balakowicz 3276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT) 328bdab39d3SMike Frysinger #undef CONFIG_CMD_SAVEENV 3292694690eSJon Loeliger #undef CONFIG_CMD_LOADS 330e6f2e902SMarian Balakowicz #endif 331e6f2e902SMarian Balakowicz 332e6f2e902SMarian Balakowicz /* 333e6f2e902SMarian Balakowicz * Miscellaneous configurable options 334e6f2e902SMarian Balakowicz */ 3356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 3366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 338e6f2e902SMarian Balakowicz 3392751a95aSWolfgang Denk #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 340a059e90eSKim Phillips #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 341a059e90eSKim Phillips 3426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */ 3436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_HUSH_PARSER 3446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 3452751a95aSWolfgang Denk #endif 3462751a95aSWolfgang Denk 3472694690eSJon Loeliger #if defined(CONFIG_CMD_KGDB) 3486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 349e6f2e902SMarian Balakowicz #else 3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 351e6f2e902SMarian Balakowicz #endif 352e6f2e902SMarian Balakowicz 353*df939e16SJoe Hershberger /* Print Buffer Size */ 354*df939e16SJoe Hershberger #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 356*df939e16SJoe Hershberger /* Boot Argument Buffer Size */ 357*df939e16SJoe Hershberger #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 3586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */ 359e6f2e902SMarian Balakowicz 360e6f2e902SMarian Balakowicz #undef CONFIG_WATCHDOG /* watchdog disabled */ 361e6f2e902SMarian Balakowicz 3624681e673SWolfgang Denk /* pass open firmware flat tree */ 3634681e673SWolfgang Denk #define CONFIG_OF_LIBFDT 1 3644681e673SWolfgang Denk #define CONFIG_OF_BOARD_SETUP 1 3654681e673SWolfgang Denk #define CONFIG_OF_STDOUT_VIA_ALIAS 1 3664681e673SWolfgang Denk 367e6f2e902SMarian Balakowicz /* 368e6f2e902SMarian Balakowicz * For booting Linux, the board info and command line data 3699f530d59SIra W. Snyder * have to be in the first 256 MB of memory, since this is 370e6f2e902SMarian Balakowicz * the maximum mapped by the Linux kernel during initialization. 371e6f2e902SMarian Balakowicz */ 372*df939e16SJoe Hershberger /* Initial Memory map for Linux */ 373*df939e16SJoe Hershberger #define CONFIG_SYS_BOOTMAPSZ (256 << 20) 374e6f2e902SMarian Balakowicz 3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\ 376e6f2e902SMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 377e6f2e902SMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 378e6f2e902SMarian Balakowicz HRCWL_CSB_TO_CLKIN_4X1 |\ 379e6f2e902SMarian Balakowicz HRCWL_VCO_1X2 |\ 380e6f2e902SMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 381e6f2e902SMarian Balakowicz 382e6f2e902SMarian Balakowicz #if defined(PCI_64BIT) 3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 384e6f2e902SMarian Balakowicz HRCWH_PCI_HOST |\ 385e6f2e902SMarian Balakowicz HRCWH_64_BIT_PCI |\ 386e6f2e902SMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 387e6f2e902SMarian Balakowicz HRCWH_PCI2_ARBITER_DISABLE |\ 388e6f2e902SMarian Balakowicz HRCWH_CORE_ENABLE |\ 389e6f2e902SMarian Balakowicz HRCWH_FROM_0X00000100 |\ 390e6f2e902SMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 391e6f2e902SMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 392e6f2e902SMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 393e6f2e902SMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 394e6f2e902SMarian Balakowicz HRCWH_TSEC2M_IN_GMII) 395e6f2e902SMarian Balakowicz #else 3966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\ 397e6f2e902SMarian Balakowicz HRCWH_PCI_HOST |\ 398e6f2e902SMarian Balakowicz HRCWH_32_BIT_PCI |\ 399e6f2e902SMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 4006902df56SRafal Jaworowski HRCWH_PCI2_ARBITER_DISABLE |\ 401e6f2e902SMarian Balakowicz HRCWH_CORE_ENABLE |\ 402e6f2e902SMarian Balakowicz HRCWH_FROM_0X00000100 |\ 403e6f2e902SMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 404e6f2e902SMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 405e6f2e902SMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 406e6f2e902SMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 407e6f2e902SMarian Balakowicz HRCWH_TSEC2M_IN_GMII) 408e6f2e902SMarian Balakowicz #endif 409e6f2e902SMarian Balakowicz 4109260a561SKumar Gala /* System IO Config */ 4113c9b1ee1SKim Phillips #define CONFIG_SYS_SICRH 0 4126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL SICRL_LDP_A 4139260a561SKumar Gala 414e6f2e902SMarian Balakowicz /* i-cache and d-cache disabled */ 4156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT 0x000000000 4161a2e203bSKim Phillips #define CONFIG_SYS_HID0_FINAL (CONFIG_SYS_HID0_INIT | \ 4171a2e203bSKim Phillips HID0_ENABLE_INSTRUCTION_CACHE) 4186d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2 HID2_HBE 419e6f2e902SMarian Balakowicz 42031d82672SBecky Bruce #define CONFIG_HIGH_BATS 1 /* High BATs supported */ 42131d82672SBecky Bruce 4222688e2f9SKumar Gala /* DDR 0 - 512M */ 423*df939e16SJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \ 424*df939e16SJoe Hershberger | BATL_PP_10 \ 425*df939e16SJoe Hershberger | BATL_MEMCOHERENCE) 426*df939e16SJoe Hershberger #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \ 427*df939e16SJoe Hershberger | BATU_BL_256M \ 428*df939e16SJoe Hershberger | BATU_VS \ 429*df939e16SJoe Hershberger | BATU_VP) 430*df939e16SJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_BASE + 0x10000000 \ 431*df939e16SJoe Hershberger | BATL_PP_10 \ 432*df939e16SJoe Hershberger | BATL_MEMCOHERENCE) 433*df939e16SJoe Hershberger #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_BASE + 0x10000000 \ 434*df939e16SJoe Hershberger | BATU_BL_256M \ 435*df939e16SJoe Hershberger | BATU_VS \ 436*df939e16SJoe Hershberger | BATU_VP) 4372688e2f9SKumar Gala 4382688e2f9SKumar Gala /* stack in DCACHE @ 512M (no backing mem) */ 439*df939e16SJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_INIT_RAM_ADDR \ 440*df939e16SJoe Hershberger | BATL_PP_10 \ 441*df939e16SJoe Hershberger | BATL_MEMCOHERENCE) 442*df939e16SJoe Hershberger #define CONFIG_SYS_IBAT2U (CONFIG_SYS_INIT_RAM_ADDR \ 443*df939e16SJoe Hershberger | BATU_BL_128K \ 444*df939e16SJoe Hershberger | BATU_VS \ 445*df939e16SJoe Hershberger | BATU_VP) 4462688e2f9SKumar Gala 4472688e2f9SKumar Gala /* PCI */ 4486fe16a87SRafal Jaworowski #ifdef CONFIG_PCI 449*df939e16SJoe Hershberger #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI1_MEM_BASE \ 450*df939e16SJoe Hershberger | BATL_PP_10 \ 451*df939e16SJoe Hershberger | BATL_MEMCOHERENCE) 452*df939e16SJoe Hershberger #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI1_MEM_BASE \ 453*df939e16SJoe Hershberger | BATU_BL_256M \ 454*df939e16SJoe Hershberger | BATU_VS \ 455*df939e16SJoe Hershberger | BATU_VP) 456*df939e16SJoe Hershberger #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI1_MMIO_BASE \ 457*df939e16SJoe Hershberger | BATL_PP_10 \ 458*df939e16SJoe Hershberger | BATL_MEMCOHERENCE \ 459*df939e16SJoe Hershberger | BATL_GUARDEDSTORAGE) 460*df939e16SJoe Hershberger #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI1_MMIO_BASE \ 461*df939e16SJoe Hershberger | BATU_BL_256M \ 462*df939e16SJoe Hershberger | BATU_VS \ 463*df939e16SJoe Hershberger | BATU_VP) 464*df939e16SJoe Hershberger #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_IO_BASE \ 465*df939e16SJoe Hershberger | BATL_PP_10 \ 466*df939e16SJoe Hershberger | BATL_CACHEINHIBIT \ 467*df939e16SJoe Hershberger | BATL_GUARDEDSTORAGE) 468*df939e16SJoe Hershberger #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_IO_BASE \ 469*df939e16SJoe Hershberger | BATU_BL_16M \ 470*df939e16SJoe Hershberger | BATU_VS \ 471*df939e16SJoe Hershberger | BATU_VP) 4726fe16a87SRafal Jaworowski #else 4736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L (0) 4746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U (0) 4756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L (0) 4766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U (0) 4776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L (0) 4786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U (0) 4796fe16a87SRafal Jaworowski #endif 4802688e2f9SKumar Gala 4812688e2f9SKumar Gala /* IMMRBAR */ 482*df939e16SJoe Hershberger #define CONFIG_SYS_IBAT6L (CONFIG_SYS_IMMR \ 483*df939e16SJoe Hershberger | BATL_PP_10 \ 484*df939e16SJoe Hershberger | BATL_CACHEINHIBIT \ 485*df939e16SJoe Hershberger | BATL_GUARDEDSTORAGE) 486*df939e16SJoe Hershberger #define CONFIG_SYS_IBAT6U (CONFIG_SYS_IMMR \ 487*df939e16SJoe Hershberger | BATU_BL_1M \ 488*df939e16SJoe Hershberger | BATU_VS \ 489*df939e16SJoe Hershberger | BATU_VP) 4902688e2f9SKumar Gala 4912688e2f9SKumar Gala /* FLASH */ 492*df939e16SJoe Hershberger #define CONFIG_SYS_IBAT7L (CONFIG_SYS_FLASH_BASE \ 493*df939e16SJoe Hershberger | BATL_PP_10 \ 494*df939e16SJoe Hershberger | BATL_CACHEINHIBIT \ 495*df939e16SJoe Hershberger | BATL_GUARDEDSTORAGE) 496*df939e16SJoe Hershberger #define CONFIG_SYS_IBAT7U (CONFIG_SYS_FLASH_BASE \ 497*df939e16SJoe Hershberger | BATU_BL_256M \ 498*df939e16SJoe Hershberger | BATU_VS \ 499*df939e16SJoe Hershberger | BATU_VP) 5002688e2f9SKumar Gala 5016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 5026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 5036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 5046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 5056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L 5066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 5076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 5086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 5096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L 5106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U 5116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L 5126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U 5136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L 5146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U 5156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L 5166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U 5172688e2f9SKumar Gala 5182694690eSJon Loeliger #if defined(CONFIG_CMD_KGDB) 519e6f2e902SMarian Balakowicz #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 520e6f2e902SMarian Balakowicz #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 521e6f2e902SMarian Balakowicz #endif 522e6f2e902SMarian Balakowicz 523e6f2e902SMarian Balakowicz /* 524e6f2e902SMarian Balakowicz * Environment Configuration 525e6f2e902SMarian Balakowicz */ 526e6f2e902SMarian Balakowicz 527*df939e16SJoe Hershberger /* default location for tftp and bootm */ 528*df939e16SJoe Hershberger #define CONFIG_LOADADDR 400000 529e6f2e902SMarian Balakowicz 530e6f2e902SMarian Balakowicz #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 531e6f2e902SMarian Balakowicz #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 532e6f2e902SMarian Balakowicz 533e6f2e902SMarian Balakowicz #define CONFIG_BAUDRATE 115200 534e6f2e902SMarian Balakowicz 535e6f2e902SMarian Balakowicz #define CONFIG_PREBOOT "echo;" \ 53632bf3d14SWolfgang Denk "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ 537e6f2e902SMarian Balakowicz "echo" 538e6f2e902SMarian Balakowicz 539e6f2e902SMarian Balakowicz #undef CONFIG_BOOTARGS 540e6f2e902SMarian Balakowicz 541e6f2e902SMarian Balakowicz #define CONFIG_EXTRA_ENV_SETTINGS \ 542e6f2e902SMarian Balakowicz "netdev=eth0\0" \ 543b931b3a9SWolfgang Denk "hostname=tqm834x\0" \ 544e6f2e902SMarian Balakowicz "nfsargs=setenv bootargs root=/dev/nfs rw " \ 545fe126d8bSWolfgang Denk "nfsroot=${serverip}:${rootpath}\0" \ 546e6f2e902SMarian Balakowicz "ramargs=setenv bootargs root=/dev/ram rw\0" \ 547fe126d8bSWolfgang Denk "addip=setenv bootargs ${bootargs} " \ 548fe126d8bSWolfgang Denk "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 549fe126d8bSWolfgang Denk ":${hostname}:${netdev}:off panic=1\0" \ 5504681e673SWolfgang Denk "addcons=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \ 5514681e673SWolfgang Denk "flash_nfs_old=run nfsargs addip addcons;" \ 552fe126d8bSWolfgang Denk "bootm ${kernel_addr}\0" \ 5534681e673SWolfgang Denk "flash_nfs=run nfsargs addip addcons;" \ 5544681e673SWolfgang Denk "bootm ${kernel_addr} - ${fdt_addr}\0" \ 5554681e673SWolfgang Denk "flash_self_old=run ramargs addip addcons;" \ 556fe126d8bSWolfgang Denk "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 5574681e673SWolfgang Denk "flash_self=run ramargs addip addcons;" \ 5584681e673SWolfgang Denk "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ 5594681e673SWolfgang Denk "net_nfs_old=tftp 400000 ${bootfile};" \ 5604681e673SWolfgang Denk "run nfsargs addip addcons;bootm\0" \ 5614681e673SWolfgang Denk "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \ 5624681e673SWolfgang Denk "tftp ${fdt_addr_r} ${fdt_file}; " \ 5634681e673SWolfgang Denk "run nfsargs addip addcons; " \ 5644681e673SWolfgang Denk "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \ 565e6f2e902SMarian Balakowicz "rootpath=/opt/eldk/ppc_6xx\0" \ 5664681e673SWolfgang Denk "bootfile=tqm834x/uImage\0" \ 5674681e673SWolfgang Denk "fdtfile=tqm834x/tqm834x.dtb\0" \ 5684681e673SWolfgang Denk "kernel_addr_r=400000\0" \ 5694681e673SWolfgang Denk "fdt_addr_r=600000\0" \ 5704681e673SWolfgang Denk "ramdisk_addr_r=800000\0" \ 5714681e673SWolfgang Denk "kernel_addr=800C0000\0" \ 5724681e673SWolfgang Denk "fdt_addr=800A0000\0" \ 5734681e673SWolfgang Denk "ramdisk_addr=80300000\0" \ 5744681e673SWolfgang Denk "u-boot=tqm834x/u-boot.bin\0" \ 5754681e673SWolfgang Denk "load=tftp 200000 ${u-boot}\0" \ 5764681e673SWolfgang Denk "update=protect off 80000000 +${filesize};" \ 5774681e673SWolfgang Denk "era 80000000 +${filesize};" \ 5784681e673SWolfgang Denk "cp.b 200000 80000000 ${filesize}\0" \ 579d8ab58b2SDetlev Zundel "upd=run load update\0" \ 580e6f2e902SMarian Balakowicz "" 581e6f2e902SMarian Balakowicz 582e6f2e902SMarian Balakowicz #define CONFIG_BOOTCOMMAND "run flash_self" 583e6f2e902SMarian Balakowicz 584e6f2e902SMarian Balakowicz /* 585e6f2e902SMarian Balakowicz * JFFS2 partitions 586e6f2e902SMarian Balakowicz */ 587e6f2e902SMarian Balakowicz /* mtdparts command line support */ 58868d7d651SStefan Roese #define CONFIG_CMD_MTDPARTS 589942556a9SStefan Roese #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */ 590942556a9SStefan Roese #define CONFIG_FLASH_CFI_MTD 591e6f2e902SMarian Balakowicz #define MTDIDS_DEFAULT "nor0=TQM834x-0" 592e6f2e902SMarian Balakowicz 593e6f2e902SMarian Balakowicz /* default mtd partition table */ 594a877004dSJens Gehrlein #define MTDPARTS_DEFAULT "mtdparts=TQM834x-0:256k(u-boot),256k(env)," \ 595e6f2e902SMarian Balakowicz "1m(kernel),2m(initrd)," \ 596e6f2e902SMarian Balakowicz "-(user);" \ 597e6f2e902SMarian Balakowicz 598e6f2e902SMarian Balakowicz #endif /* __CONFIG_H */ 599