xref: /rk3399_rockchip-uboot/include/configs/TQM834x.h (revision bdab39d358e63aa47f400a8a76b8d5f283842df3)
1e6f2e902SMarian Balakowicz /*
2e6f2e902SMarian Balakowicz  * (C) Copyright 2005
3e6f2e902SMarian Balakowicz  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4e6f2e902SMarian Balakowicz  *
5e6f2e902SMarian Balakowicz  * See file CREDITS for list of people who contributed to this
6e6f2e902SMarian Balakowicz  * project.
7e6f2e902SMarian Balakowicz  *
8e6f2e902SMarian Balakowicz  * This program is free software; you can redistribute it and/or
9e6f2e902SMarian Balakowicz  * modify it under the terms of the GNU General Public License as
10e6f2e902SMarian Balakowicz  * published by the Free Software Foundation; either version 2 of
11e6f2e902SMarian Balakowicz  * the License, or (at your option) any later version.
12e6f2e902SMarian Balakowicz  *
13e6f2e902SMarian Balakowicz  * This program is distributed in the hope that it will be useful,
14e6f2e902SMarian Balakowicz  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15e6f2e902SMarian Balakowicz  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
16e6f2e902SMarian Balakowicz  * GNU General Public License for more details.
17e6f2e902SMarian Balakowicz  *
18e6f2e902SMarian Balakowicz  * You should have received a copy of the GNU General Public License
19e6f2e902SMarian Balakowicz  * along with this program; if not, write to the Free Software
20e6f2e902SMarian Balakowicz  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21e6f2e902SMarian Balakowicz  * MA 02111-1307 USA
22e6f2e902SMarian Balakowicz  */
23e6f2e902SMarian Balakowicz 
24e6f2e902SMarian Balakowicz /*
25e6f2e902SMarian Balakowicz  * TQM8349 board configuration file
26e6f2e902SMarian Balakowicz  */
27e6f2e902SMarian Balakowicz 
28e6f2e902SMarian Balakowicz #ifndef __CONFIG_H
29e6f2e902SMarian Balakowicz #define __CONFIG_H
30e6f2e902SMarian Balakowicz 
31e6f2e902SMarian Balakowicz /*
32e6f2e902SMarian Balakowicz  * High Level Configuration Options
33e6f2e902SMarian Balakowicz  */
34e6f2e902SMarian Balakowicz #define CONFIG_E300		1	/* E300 Family */
35e6f2e902SMarian Balakowicz #define CONFIG_MPC83XX		1	/* MPC83XX family */
36e6f2e902SMarian Balakowicz #define CONFIG_MPC834X		1	/* MPC834X specific */
379ca880a2STimur Tabi #define CONFIG_MPC8349		1	/* MPC8349 specific */
38e6f2e902SMarian Balakowicz #define CONFIG_TQM834X		1	/* TQM834X board specific */
39e6f2e902SMarian Balakowicz 
40e6f2e902SMarian Balakowicz /* IMMR Base Addres Register, use Freescale default: 0xff400000 */
416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IMMR		0xff400000
42e6f2e902SMarian Balakowicz 
43e6f2e902SMarian Balakowicz /* System clock. Primary input clock when in PCI host mode */
44e6f2e902SMarian Balakowicz #define CONFIG_83XX_CLKIN	66666000	/* 66,666 MHz */
45e6f2e902SMarian Balakowicz 
46e6f2e902SMarian Balakowicz /*
47e6f2e902SMarian Balakowicz  * Local Bus LCRR
48e6f2e902SMarian Balakowicz  *    LCRR:  DLL bypass, Clock divider is 8
49e6f2e902SMarian Balakowicz  *
50e6f2e902SMarian Balakowicz  *    for CSB = 266 MHz it gives LCB clock frequency = 33 MHz
51e6f2e902SMarian Balakowicz  *
52e6f2e902SMarian Balakowicz  * External Local Bus rate is
53e6f2e902SMarian Balakowicz  *    CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
54e6f2e902SMarian Balakowicz  */
556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LCRR		(LCRR_DBYP | LCRR_CLKDIV_8)
56e6f2e902SMarian Balakowicz 
57e6f2e902SMarian Balakowicz /* board pre init: do not call, nothing to do */
58e6f2e902SMarian Balakowicz #undef CONFIG_BOARD_EARLY_INIT_F
59e6f2e902SMarian Balakowicz 
60e6f2e902SMarian Balakowicz /* detect the number of flash banks */
61e6f2e902SMarian Balakowicz #define CONFIG_BOARD_EARLY_INIT_R
62e6f2e902SMarian Balakowicz 
63e6f2e902SMarian Balakowicz /*
64e6f2e902SMarian Balakowicz  * DDR Setup
65e6f2e902SMarian Balakowicz  */
666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_BASE		0x00000000	/* DDR is system memory*/
676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE
686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE
69e6f2e902SMarian Balakowicz #define DDR_CASLAT_25				/* CASLAT set to 2.5 */
70e6f2e902SMarian Balakowicz #undef CONFIG_DDR_ECC				/* only for ECC DDR module */
71e6f2e902SMarian Balakowicz #undef CONFIG_SPD_EEPROM			/* do not use SPD EEPROM for DDR setup */
72e6f2e902SMarian Balakowicz 
736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_DRAM_TEST				/* memory test, takes time */
746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0x00000000	/* memtest region */
756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x00100000
76e6f2e902SMarian Balakowicz 
77e6f2e902SMarian Balakowicz /*
78e6f2e902SMarian Balakowicz  * FLASH on the Local Bus
79e6f2e902SMarian Balakowicz  */
806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI				/* use the Common Flash Interface */
8100b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER			/* use the CFI driver */
826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_CHECKSUM
836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0x80000000	/* start of FLASH   */
846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_SIZE		8		/* FLASH size in MB */
85e6f2e902SMarian Balakowicz 
86e6f2e902SMarian Balakowicz /* buffered writes in the AMD chip set is not supported yet */
876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE
88e6f2e902SMarian Balakowicz 
89e6f2e902SMarian Balakowicz /*
90e6f2e902SMarian Balakowicz  * FLASH bank number detection
91e6f2e902SMarian Balakowicz  */
92e6f2e902SMarian Balakowicz 
93e6f2e902SMarian Balakowicz /*
946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * When CONFIG_SYS_MAX_FLASH_BANKS_DETECT is defined, the actual number of Flash
95e6f2e902SMarian Balakowicz  * banks has to be determined at runtime and stored in a gloabl variable
966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * tqm834x_num_flash_banks. The value of CONFIG_SYS_MAX_FLASH_BANKS_DETECT is only
976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * used instead of CONFIG_SYS_MAX_FLASH_BANKS to allocate the array flash_info, and
98e6f2e902SMarian Balakowicz  * should be made sufficiently large to accomodate the number of banks that
99f013dacfSWolfgang Denk  * might actually be detected.  Since most (all?) Flash related functions use
1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * CONFIG_SYS_MAX_FLASH_BANKS as the number of actual banks on the board, it is
101e6f2e902SMarian Balakowicz  * defined as tqm834x_num_flash_banks.
102e6f2e902SMarian Balakowicz  */
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS_DETECT	2
104e6f2e902SMarian Balakowicz #ifndef __ASSEMBLY__
105e6f2e902SMarian Balakowicz extern int tqm834x_num_flash_banks;
106e6f2e902SMarian Balakowicz #endif
1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS (tqm834x_num_flash_banks)
108e6f2e902SMarian Balakowicz 
1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT		512	/* max sectors per device */
110e6f2e902SMarian Balakowicz 
111e6f2e902SMarian Balakowicz /* 32 bit device at 0x80000000 via GPCM (0x8000_1801) */
1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR0_PRELIM		((CONFIG_SYS_FLASH_BASE & BR_BA) | \
113e6f2e902SMarian Balakowicz 					BR_MS_GPCM | BR_PS_32 | BR_V)
114e6f2e902SMarian Balakowicz 
115e6f2e902SMarian Balakowicz /* FLASH timing (0x0000_0c54) */
1166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR_TIMING_FLASH	(OR_GPCM_CSNT | OR_GPCM_ACS_DIV4 | \
117e6f2e902SMarian Balakowicz 					OR_GPCM_SCY_5 | OR_GPCM_TRLX)
118e6f2e902SMarian Balakowicz 
1196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PRELIM_OR_AM	0xc0000000	/* OR addr mask: 1 GiB */
120e6f2e902SMarian Balakowicz 
1216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR0_PRELIM		(CONFIG_SYS_PRELIM_OR_AM  | CONFIG_SYS_OR_TIMING_FLASH)
122e6f2e902SMarian Balakowicz 
1236d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR0_PRELIM	0x8000001D	/* 1 GiB window size (2^(size + 1)) */
1246902df56SRafal Jaworowski 
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE	/* Window base at flash base */
126e6f2e902SMarian Balakowicz 
127e6f2e902SMarian Balakowicz /* disable remaining mappings */
1286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR1_PRELIM		0x00000000
1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR1_PRELIM		0x00000000
1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR1_PRELIM	0x00000000
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR1_PRELIM	0x00000000
132e6f2e902SMarian Balakowicz 
1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR2_PRELIM		0x00000000
1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR2_PRELIM		0x00000000
1356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR2_PRELIM	0x00000000
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR2_PRELIM	0x00000000
137e6f2e902SMarian Balakowicz 
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR3_PRELIM		0x00000000
1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR3_PRELIM		0x00000000
1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR3_PRELIM	0x00000000
1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR3_PRELIM	0x00000000
142e6f2e902SMarian Balakowicz 
1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR4_PRELIM		0x00000000
1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR4_PRELIM		0x00000000
1456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR4_PRELIM	0x00000000
1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR4_PRELIM	0x00000000
147e6f2e902SMarian Balakowicz 
1486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR5_PRELIM		0x00000000
1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR5_PRELIM		0x00000000
1506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR5_PRELIM	0x00000000
1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR5_PRELIM	0x00000000
152e6f2e902SMarian Balakowicz 
1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR6_PRELIM		0x00000000
1546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR6_PRELIM		0x00000000
1556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR6_PRELIM	0x00000000
1566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR6_PRELIM	0x00000000
157e6f2e902SMarian Balakowicz 
1586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BR7_PRELIM		0x00000000
1596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_OR7_PRELIM		0x00000000
1606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWBAR7_PRELIM	0x00000000
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LBLAWAR7_PRELIM	0x00000000
162e6f2e902SMarian Balakowicz 
163e6f2e902SMarian Balakowicz /*
164e6f2e902SMarian Balakowicz  * Monitor config
165e6f2e902SMarian Balakowicz  */
1666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	TEXT_BASE	/* start of monitor */
167e6f2e902SMarian Balakowicz 
1686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
1696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RAMBOOT
170e6f2e902SMarian Balakowicz #else
1716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_RAMBOOT
172e6f2e902SMarian Balakowicz #endif
173e6f2e902SMarian Balakowicz 
1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_LOCK	1
1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_ADDR	0x20000000	/* Initial RAM address */
1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_RAM_END	0x1000		/* End of used area in RAM*/
177e6f2e902SMarian Balakowicz 
1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_SIZE	0x100		/* num bytes initial data */
1796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
181e6f2e902SMarian Balakowicz 
1826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(256 * 1024) /* Reserve 256 kB for malloc */
184e6f2e902SMarian Balakowicz 
185e6f2e902SMarian Balakowicz /*
186e6f2e902SMarian Balakowicz  * Serial Port
187e6f2e902SMarian Balakowicz  */
188e6f2e902SMarian Balakowicz #define CONFIG_CONS_INDEX	1
189e6f2e902SMarian Balakowicz #undef CONFIG_SERIAL_SOFTWARE_FIFO
1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550
1916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_SERIAL
1926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_REG_SIZE	1
1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
194e6f2e902SMarian Balakowicz 
1956d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE  \
196e6f2e902SMarian Balakowicz 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
197e6f2e902SMarian Balakowicz 
1986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR + 0x4500)
1996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR + 0x4600)
200e6f2e902SMarian Balakowicz 
201e6f2e902SMarian Balakowicz /*
202e6f2e902SMarian Balakowicz  * I2C
203e6f2e902SMarian Balakowicz  */
204e6f2e902SMarian Balakowicz #define CONFIG_HARD_I2C				/* I2C with hardware support	*/
205e6f2e902SMarian Balakowicz #undef CONFIG_SOFT_I2C				/* I2C bit-banged		*/
206be5e6181STimur Tabi #define CONFIG_FSL_I2C
2076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SPEED			400000	/* I2C speed: 400KHz		*/
2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_SLAVE			0x7F	/* slave address		*/
2096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_OFFSET			0x3000
210e6f2e902SMarian Balakowicz 
211e6f2e902SMarian Balakowicz /* I2C EEPROM, configuration for onboard EEPROMs 24C256 and 24C32 */
2126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR		0x50	/* 1010000x			*/
2136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		2	/* 16 bit			*/
2146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	5	/* 32 bytes per write		*/
2156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	12	/* 10ms +/- 20%			*/
2166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_MULTI_EEPROMS		1       /* more than one eeprom		*/
217e6f2e902SMarian Balakowicz 
218e6f2e902SMarian Balakowicz /* I2C RTC */
219e6f2e902SMarian Balakowicz #define CONFIG_RTC_DS1337			/* use ds1337 rtc via i2c	*/
2206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_I2C_RTC_ADDR		0x68	/* at address 0x68		*/
221e6f2e902SMarian Balakowicz 
222e6f2e902SMarian Balakowicz /* I2C SYSMON (LM75) */
223e6f2e902SMarian Balakowicz #define CONFIG_DTT_LM75			1	/* ON Semi's LM75		*/
224e6f2e902SMarian Balakowicz #define CONFIG_DTT_SENSORS		{0}	/* Sensor addresses		*/
2256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DTT_MAX_TEMP		70
2266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DTT_LOW_TEMP		-30
2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DTT_HYSTERESIS		3
228e6f2e902SMarian Balakowicz 
229e6f2e902SMarian Balakowicz /*
230e6f2e902SMarian Balakowicz  * TSEC
231e6f2e902SMarian Balakowicz  */
232e6f2e902SMarian Balakowicz #define CONFIG_TSEC_ENET		/* tsec ethernet support */
233e6f2e902SMarian Balakowicz #define CONFIG_MII
234e6f2e902SMarian Balakowicz 
2356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1_OFFSET	0x24000
2366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC1		(CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
2376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2_OFFSET	0x25000
2386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TSEC2		(CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
239e6f2e902SMarian Balakowicz 
240e6f2e902SMarian Balakowicz #if defined(CONFIG_TSEC_ENET)
241e6f2e902SMarian Balakowicz 
242e6f2e902SMarian Balakowicz #ifndef CONFIG_NET_MULTI
2436902df56SRafal Jaworowski #define CONFIG_NET_MULTI
244e6f2e902SMarian Balakowicz #endif
245e6f2e902SMarian Balakowicz 
246255a3577SKim Phillips #define CONFIG_TSEC1		1
247255a3577SKim Phillips #define CONFIG_TSEC1_NAME	"TSEC0"
248255a3577SKim Phillips #define CONFIG_TSEC2		1
249255a3577SKim Phillips #define CONFIG_TSEC2_NAME	"TSEC1"
250b6f84356SWolfgang Denk #define TSEC1_PHY_ADDR			2
251e6f2e902SMarian Balakowicz #define TSEC2_PHY_ADDR			1
252e6f2e902SMarian Balakowicz #define TSEC1_PHYIDX			0
253e6f2e902SMarian Balakowicz #define TSEC2_PHYIDX			0
2543a79013eSAndy Fleming #define TSEC1_FLAGS		TSEC_GIGABIT
2553a79013eSAndy Fleming #define TSEC2_FLAGS		TSEC_GIGABIT
256e6f2e902SMarian Balakowicz 
257e6f2e902SMarian Balakowicz /* Options are: TSEC[0-1] */
258e6f2e902SMarian Balakowicz #define CONFIG_ETHPRIME			"TSEC0"
259e6f2e902SMarian Balakowicz 
260e6f2e902SMarian Balakowicz #endif	/* CONFIG_TSEC_ENET */
261e6f2e902SMarian Balakowicz 
262e6f2e902SMarian Balakowicz /*
263e6f2e902SMarian Balakowicz  * General PCI
264e6f2e902SMarian Balakowicz  * Addresses are mapped 1-1.
265e6f2e902SMarian Balakowicz  */
2666902df56SRafal Jaworowski #define CONFIG_PCI
267e6f2e902SMarian Balakowicz 
268e6f2e902SMarian Balakowicz #if defined(CONFIG_PCI)
269e6f2e902SMarian Balakowicz 
270e6f2e902SMarian Balakowicz #define CONFIG_PCI_PNP                  /* do pci plug-and-play */
2716902df56SRafal Jaworowski #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
2726902df56SRafal Jaworowski 
2736902df56SRafal Jaworowski /* PCI1 host bridge */
2746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_BASE       0xc0000000
2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_PHYS       CONFIG_SYS_PCI1_MEM_BASE
2766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_MEM_SIZE       0x20000000      /* 512M */
2776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_BASE        0xe2000000
2786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_PHYS        CONFIG_SYS_PCI1_IO_BASE
2796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI1_IO_SIZE        0x1000000       /* 16M */
2806902df56SRafal Jaworowski 
281e6f2e902SMarian Balakowicz #undef CONFIG_EEPRO100
28263ff004cSMarian Balakowicz #define CONFIG_EEPRO100
283e6f2e902SMarian Balakowicz #undef CONFIG_TULIP
284e6f2e902SMarian Balakowicz 
285e6f2e902SMarian Balakowicz #if !defined(CONFIG_PCI_PNP)
2866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define PCI_ENET0_IOADDR	CONFIG_SYS_PCI1_IO_BASE
2876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define PCI_ENET0_MEMADDR	CONFIG_SYS_PCI1_MEM_BASE
2886902df56SRafal Jaworowski 	#define PCI_IDSEL_NUMBER	0x1c    /* slot0 (IDSEL) = 28 */
289e6f2e902SMarian Balakowicz #endif
290e6f2e902SMarian Balakowicz 
2916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PCI_SUBSYS_VENDORID		0x1957  /* Freescale */
292e6f2e902SMarian Balakowicz 
293e6f2e902SMarian Balakowicz #endif	/* CONFIG_PCI */
294e6f2e902SMarian Balakowicz 
295e6f2e902SMarian Balakowicz /*
296e6f2e902SMarian Balakowicz  * Environment
297e6f2e902SMarian Balakowicz  */
298e6f2e902SMarian Balakowicz #define CONFIG_ENV_OVERWRITE
299e6f2e902SMarian Balakowicz 
3006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_RAMBOOT
3015a1aceb0SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_IN_FLASH	1
3026d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x40000)
3030e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SECT_SIZE	0x40000	/* 256K(one sector) for env */
3040e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
305e6f2e902SMarian Balakowicz #else
3066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_NO_FLASH		1	/* Flash is not usable now */
30793f6d725SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
3086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
3090e8d1586SJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_ENV_SIZE		0x2000
310e6f2e902SMarian Balakowicz #endif
311e6f2e902SMarian Balakowicz 
312e6f2e902SMarian Balakowicz #define CONFIG_LOADS_ECHO		1	/* echo on for serial download */
3136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOADS_BAUD_CHANGE		1	/* allow baudrate change */
314e6f2e902SMarian Balakowicz 
3152694690eSJon Loeliger /*
316a1aa0bb5SJon Loeliger  * BOOTP options
317a1aa0bb5SJon Loeliger  */
318a1aa0bb5SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE
319a1aa0bb5SJon Loeliger #define CONFIG_BOOTP_BOOTPATH
320a1aa0bb5SJon Loeliger #define CONFIG_BOOTP_GATEWAY
321a1aa0bb5SJon Loeliger #define CONFIG_BOOTP_HOSTNAME
322a1aa0bb5SJon Loeliger 
323a1aa0bb5SJon Loeliger 
324a1aa0bb5SJon Loeliger /*
3252694690eSJon Loeliger  * Command line configuration.
3262694690eSJon Loeliger  */
3272694690eSJon Loeliger #include <config_cmd_default.h>
3282694690eSJon Loeliger 
3292694690eSJon Loeliger #define CONFIG_CMD_DATE
3302694690eSJon Loeliger #define CONFIG_CMD_DTT
3312694690eSJon Loeliger #define CONFIG_CMD_EEPROM
3322694690eSJon Loeliger #define CONFIG_CMD_I2C
3332694690eSJon Loeliger #define CONFIG_CMD_JFFS2
3342694690eSJon Loeliger #define CONFIG_CMD_MII
3352694690eSJon Loeliger #define CONFIG_CMD_PING
3367047b388SJens Gehrlein #define CONFIG_CMD_DHCP
3372694690eSJon Loeliger 
3382694690eSJon Loeliger #if defined(CONFIG_PCI)
3392694690eSJon Loeliger     #define CONFIG_CMD_PCI
3402694690eSJon Loeliger #endif
341e6f2e902SMarian Balakowicz 
3426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_RAMBOOT)
343*bdab39d3SMike Frysinger     #undef CONFIG_CMD_SAVEENV
3442694690eSJon Loeliger     #undef CONFIG_CMD_LOADS
345e6f2e902SMarian Balakowicz #endif
346e6f2e902SMarian Balakowicz 
347e6f2e902SMarian Balakowicz /*
348e6f2e902SMarian Balakowicz  * Miscellaneous configurable options
349e6f2e902SMarian Balakowicz  */
3506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP				/* undef to save memory	*/
3516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		0x2000000	/* default load address */
3526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT		"=> "		/* Monitor Command Prompt */
353e6f2e902SMarian Balakowicz 
3542751a95aSWolfgang Denk #define CONFIG_CMDLINE_EDITING	1	/* add command line history	*/
3556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HUSH_PARSER		1	/* Use the HUSH parser		*/
3566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef	CONFIG_SYS_HUSH_PARSER
3576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_SYS_PROMPT_HUSH_PS2	"> "
3582751a95aSWolfgang Denk #endif
3592751a95aSWolfgang Denk 
3602694690eSJon Loeliger #if defined(CONFIG_CMD_KGDB)
3616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
362e6f2e902SMarian Balakowicz #else
3636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	#define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
364e6f2e902SMarian Balakowicz #endif
365e6f2e902SMarian Balakowicz 
3666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS		16		/* max number of command args */
3686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
3696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ			1000		/* decrementer freq: 1ms ticks */
370e6f2e902SMarian Balakowicz 
371e6f2e902SMarian Balakowicz #undef CONFIG_WATCHDOG				/* watchdog disabled */
372e6f2e902SMarian Balakowicz 
373e6f2e902SMarian Balakowicz /*
374e6f2e902SMarian Balakowicz  * For booting Linux, the board info and command line data
375e6f2e902SMarian Balakowicz  * have to be in the first 8 MB of memory, since this is
376e6f2e902SMarian Balakowicz  * the maximum mapped by the Linux kernel during initialization.
377e6f2e902SMarian Balakowicz  */
3786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
379e6f2e902SMarian Balakowicz 
3806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_LOW (\
381e6f2e902SMarian Balakowicz 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
382e6f2e902SMarian Balakowicz 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
383e6f2e902SMarian Balakowicz 	HRCWL_CSB_TO_CLKIN_4X1 |\
384e6f2e902SMarian Balakowicz 	HRCWL_VCO_1X2 |\
385e6f2e902SMarian Balakowicz 	HRCWL_CORE_TO_CSB_2X1)
386e6f2e902SMarian Balakowicz 
387e6f2e902SMarian Balakowicz #if defined(PCI_64BIT)
3886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
389e6f2e902SMarian Balakowicz 	HRCWH_PCI_HOST |\
390e6f2e902SMarian Balakowicz 	HRCWH_64_BIT_PCI |\
391e6f2e902SMarian Balakowicz 	HRCWH_PCI1_ARBITER_ENABLE |\
392e6f2e902SMarian Balakowicz 	HRCWH_PCI2_ARBITER_DISABLE |\
393e6f2e902SMarian Balakowicz 	HRCWH_CORE_ENABLE |\
394e6f2e902SMarian Balakowicz 	HRCWH_FROM_0X00000100 |\
395e6f2e902SMarian Balakowicz 	HRCWH_BOOTSEQ_DISABLE |\
396e6f2e902SMarian Balakowicz 	HRCWH_SW_WATCHDOG_DISABLE |\
397e6f2e902SMarian Balakowicz 	HRCWH_ROM_LOC_LOCAL_16BIT |\
398e6f2e902SMarian Balakowicz 	HRCWH_TSEC1M_IN_GMII |\
399e6f2e902SMarian Balakowicz 	HRCWH_TSEC2M_IN_GMII )
400e6f2e902SMarian Balakowicz #else
4016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HRCW_HIGH (\
402e6f2e902SMarian Balakowicz 	HRCWH_PCI_HOST |\
403e6f2e902SMarian Balakowicz 	HRCWH_32_BIT_PCI |\
404e6f2e902SMarian Balakowicz 	HRCWH_PCI1_ARBITER_ENABLE |\
4056902df56SRafal Jaworowski 	HRCWH_PCI2_ARBITER_DISABLE |\
406e6f2e902SMarian Balakowicz 	HRCWH_CORE_ENABLE |\
407e6f2e902SMarian Balakowicz 	HRCWH_FROM_0X00000100 |\
408e6f2e902SMarian Balakowicz 	HRCWH_BOOTSEQ_DISABLE |\
409e6f2e902SMarian Balakowicz 	HRCWH_SW_WATCHDOG_DISABLE |\
410e6f2e902SMarian Balakowicz 	HRCWH_ROM_LOC_LOCAL_16BIT |\
411e6f2e902SMarian Balakowicz 	HRCWH_TSEC1M_IN_GMII |\
412e6f2e902SMarian Balakowicz 	HRCWH_TSEC2M_IN_GMII )
413e6f2e902SMarian Balakowicz #endif
414e6f2e902SMarian Balakowicz 
4159260a561SKumar Gala /* System IO Config */
4166d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRH	SICRH_TSOBI1
4176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SICRL	SICRL_LDP_A
4189260a561SKumar Gala 
419e6f2e902SMarian Balakowicz /* i-cache and d-cache disabled */
4206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_INIT	0x000000000
4216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID0_FINAL	CONFIG_SYS_HID0_INIT
4226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HID2	HID2_HBE
423e6f2e902SMarian Balakowicz 
42431d82672SBecky Bruce #define CONFIG_HIGH_BATS	1	/* High BATs supported */
42531d82672SBecky Bruce 
4262688e2f9SKumar Gala /* DDR 0 - 512M */
4276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
4286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
4296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_SDRAM_BASE + 0x10000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
4306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT1U	(CONFIG_SYS_SDRAM_BASE + 0x10000000 | BATU_BL_256M | BATU_VS | BATU_VP)
4312688e2f9SKumar Gala 
4322688e2f9SKumar Gala /* stack in DCACHE @ 512M (no backing mem) */
4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
4346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT2U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
4352688e2f9SKumar Gala 
4362688e2f9SKumar Gala /* PCI */
4376fe16a87SRafal Jaworowski #ifdef CONFIG_PCI
4386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L	(CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
4396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U	(CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
4406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L	(CONFIG_SYS_PCI1_MEM_BASE + 0x10000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
4416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	(CONFIG_SYS_PCI1_MEM_BASE + 0x10000000 | BATU_BL_256M | BATU_VS | BATU_VP)
4426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L	(CONFIG_SYS_PCI1_IO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
4436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U	(CONFIG_SYS_PCI1_IO_BASE + 0x10000000 | BATU_BL_16M | BATU_VS | BATU_VP)
4446fe16a87SRafal Jaworowski #else
4456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3L	(0)
4466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT3U	(0)
4476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4L	(0)
4486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT4U	(0)
4496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5L	(0)
4506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT5U	(0)
4516fe16a87SRafal Jaworowski #endif
4522688e2f9SKumar Gala 
4532688e2f9SKumar Gala /* IMMRBAR */
4546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6L	(CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
4556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT6U	(CONFIG_SYS_IMMR | BATU_BL_1M | BATU_VS | BATU_VP)
4562688e2f9SKumar Gala 
4572688e2f9SKumar Gala /* FLASH */
4586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7L	(CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
4596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IBAT7U	(CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
4602688e2f9SKumar Gala 
4616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L
4626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U
4636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L
4646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U
4656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L
4666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U
4676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L
4686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U
4696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4L	CONFIG_SYS_IBAT4L
4706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U
4716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L
4726d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U
4736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L
4746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U
4756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L
4766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U
4772688e2f9SKumar Gala 
478e6f2e902SMarian Balakowicz /*
479e6f2e902SMarian Balakowicz  * Internal Definitions
480e6f2e902SMarian Balakowicz  *
481e6f2e902SMarian Balakowicz  * Boot Flags
482e6f2e902SMarian Balakowicz  */
483e6f2e902SMarian Balakowicz #define BOOTFLAG_COLD		0x01	/* Normal Power-On: Boot from FLASH */
484e6f2e902SMarian Balakowicz #define BOOTFLAG_WARM		0x02	/* Software reboot */
485e6f2e902SMarian Balakowicz 
4862694690eSJon Loeliger #if defined(CONFIG_CMD_KGDB)
487e6f2e902SMarian Balakowicz #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
488e6f2e902SMarian Balakowicz #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
489e6f2e902SMarian Balakowicz #endif
490e6f2e902SMarian Balakowicz 
491e6f2e902SMarian Balakowicz /*
492e6f2e902SMarian Balakowicz  * Environment Configuration
493e6f2e902SMarian Balakowicz  */
494e6f2e902SMarian Balakowicz 
495b931b3a9SWolfgang Denk #define CONFIG_LOADADDR		400000	/* default location for tftp and bootm */
496e6f2e902SMarian Balakowicz 
497e6f2e902SMarian Balakowicz #define CONFIG_BOOTDELAY	6	/* -1 disables auto-boot */
498e6f2e902SMarian Balakowicz #undef  CONFIG_BOOTARGS			/* the boot command will set bootargs */
499e6f2e902SMarian Balakowicz 
500e6f2e902SMarian Balakowicz #define CONFIG_BAUDRATE		115200
501e6f2e902SMarian Balakowicz 
502e6f2e902SMarian Balakowicz #define CONFIG_PREBOOT	"echo;"	\
50332bf3d14SWolfgang Denk 	"echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
504e6f2e902SMarian Balakowicz 	"echo"
505e6f2e902SMarian Balakowicz 
506e6f2e902SMarian Balakowicz #undef	CONFIG_BOOTARGS
507e6f2e902SMarian Balakowicz 
508e6f2e902SMarian Balakowicz #define	CONFIG_EXTRA_ENV_SETTINGS					\
509e6f2e902SMarian Balakowicz 	"netdev=eth0\0"							\
510b931b3a9SWolfgang Denk 	"hostname=tqm834x\0"						\
511e6f2e902SMarian Balakowicz 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
512fe126d8bSWolfgang Denk 		"nfsroot=${serverip}:${rootpath}\0"			\
513e6f2e902SMarian Balakowicz 	"ramargs=setenv bootargs root=/dev/ram rw\0"			\
514fe126d8bSWolfgang Denk 	"addip=setenv bootargs ${bootargs} "				\
515fe126d8bSWolfgang Denk 		"ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"	\
516fe126d8bSWolfgang Denk 		":${hostname}:${netdev}:off panic=1\0"			\
517fe126d8bSWolfgang Denk 	"addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
518e6f2e902SMarian Balakowicz 	"flash_nfs=run nfsargs addip addtty;"				\
519fe126d8bSWolfgang Denk 		"bootm ${kernel_addr}\0"				\
520e6f2e902SMarian Balakowicz 	"flash_self=run ramargs addip addtty;"				\
521fe126d8bSWolfgang Denk 		"bootm ${kernel_addr} ${ramdisk_addr}\0"		\
522b931b3a9SWolfgang Denk 	"net_nfs=tftp 400000 ${bootfile};run nfsargs addip addtty;"     \
523e6f2e902SMarian Balakowicz 		"bootm\0"						\
524e6f2e902SMarian Balakowicz 	"rootpath=/opt/eldk/ppc_6xx\0"					\
525b931b3a9SWolfgang Denk 	"bootfile=/tftpboot/tqm834x/uImage\0"				\
526e6f2e902SMarian Balakowicz 	"kernel_addr=80060000\0"					\
527e6f2e902SMarian Balakowicz 	"ramdisk_addr=80160000\0"					\
528b931b3a9SWolfgang Denk 	"load=tftp 100000 /tftpboot/tqm834x/u-boot.bin\0"		\
529e6f2e902SMarian Balakowicz 	"update=protect off 80000000 8003ffff; "			\
530e6f2e902SMarian Balakowicz 		"era 80000000 8003ffff; cp.b 100000 80000000 40000\0"	\
531d8ab58b2SDetlev Zundel 	"upd=run load update\0"						\
532e6f2e902SMarian Balakowicz 	""
533e6f2e902SMarian Balakowicz 
534e6f2e902SMarian Balakowicz #define CONFIG_BOOTCOMMAND	"run flash_self"
535e6f2e902SMarian Balakowicz 
536e6f2e902SMarian Balakowicz /*
537e6f2e902SMarian Balakowicz  * JFFS2 partitions
538e6f2e902SMarian Balakowicz  */
539e6f2e902SMarian Balakowicz /* mtdparts command line support */
540e6f2e902SMarian Balakowicz #define CONFIG_JFFS2_CMDLINE
541e6f2e902SMarian Balakowicz #define MTDIDS_DEFAULT		"nor0=TQM834x-0"
542e6f2e902SMarian Balakowicz 
543e6f2e902SMarian Balakowicz /* default mtd partition table */
544a877004dSJens Gehrlein #define MTDPARTS_DEFAULT	"mtdparts=TQM834x-0:256k(u-boot),256k(env),"\
545e6f2e902SMarian Balakowicz 						"1m(kernel),2m(initrd),"\
546e6f2e902SMarian Balakowicz 						"-(user);"\
547e6f2e902SMarian Balakowicz 
548e6f2e902SMarian Balakowicz #endif	/* __CONFIG_H */
549