1e6f2e902SMarian Balakowicz /* 2e6f2e902SMarian Balakowicz * (C) Copyright 2005 3e6f2e902SMarian Balakowicz * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4e6f2e902SMarian Balakowicz * 5e6f2e902SMarian Balakowicz * See file CREDITS for list of people who contributed to this 6e6f2e902SMarian Balakowicz * project. 7e6f2e902SMarian Balakowicz * 8e6f2e902SMarian Balakowicz * This program is free software; you can redistribute it and/or 9e6f2e902SMarian Balakowicz * modify it under the terms of the GNU General Public License as 10e6f2e902SMarian Balakowicz * published by the Free Software Foundation; either version 2 of 11e6f2e902SMarian Balakowicz * the License, or (at your option) any later version. 12e6f2e902SMarian Balakowicz * 13e6f2e902SMarian Balakowicz * This program is distributed in the hope that it will be useful, 14e6f2e902SMarian Balakowicz * but WITHOUT ANY WARRANTY; without even the implied warranty of 15e6f2e902SMarian Balakowicz * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16e6f2e902SMarian Balakowicz * GNU General Public License for more details. 17e6f2e902SMarian Balakowicz * 18e6f2e902SMarian Balakowicz * You should have received a copy of the GNU General Public License 19e6f2e902SMarian Balakowicz * along with this program; if not, write to the Free Software 20e6f2e902SMarian Balakowicz * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21e6f2e902SMarian Balakowicz * MA 02111-1307 USA 22e6f2e902SMarian Balakowicz */ 23e6f2e902SMarian Balakowicz 24e6f2e902SMarian Balakowicz /* 25e6f2e902SMarian Balakowicz * TQM8349 board configuration file 26e6f2e902SMarian Balakowicz */ 27e6f2e902SMarian Balakowicz 28e6f2e902SMarian Balakowicz #ifndef __CONFIG_H 29e6f2e902SMarian Balakowicz #define __CONFIG_H 30e6f2e902SMarian Balakowicz 31e6f2e902SMarian Balakowicz /* 32e6f2e902SMarian Balakowicz * High Level Configuration Options 33e6f2e902SMarian Balakowicz */ 34e6f2e902SMarian Balakowicz #define CONFIG_E300 1 /* E300 Family */ 35e6f2e902SMarian Balakowicz #define CONFIG_MPC83XX 1 /* MPC83XX family */ 36e6f2e902SMarian Balakowicz #define CONFIG_MPC834X 1 /* MPC834X specific */ 379ca880a2STimur Tabi #define CONFIG_MPC8349 1 /* MPC8349 specific */ 38e6f2e902SMarian Balakowicz #define CONFIG_TQM834X 1 /* TQM834X board specific */ 39e6f2e902SMarian Balakowicz 40e6f2e902SMarian Balakowicz /* IMMR Base Addres Register, use Freescale default: 0xff400000 */ 41d239d74bSTimur Tabi #define CFG_IMMR 0xff400000 42e6f2e902SMarian Balakowicz 43e6f2e902SMarian Balakowicz /* System clock. Primary input clock when in PCI host mode */ 44e6f2e902SMarian Balakowicz #define CONFIG_83XX_CLKIN 66666000 /* 66,666 MHz */ 45e6f2e902SMarian Balakowicz 46e6f2e902SMarian Balakowicz /* 47e6f2e902SMarian Balakowicz * Local Bus LCRR 48e6f2e902SMarian Balakowicz * LCRR: DLL bypass, Clock divider is 8 49e6f2e902SMarian Balakowicz * 50e6f2e902SMarian Balakowicz * for CSB = 266 MHz it gives LCB clock frequency = 33 MHz 51e6f2e902SMarian Balakowicz * 52e6f2e902SMarian Balakowicz * External Local Bus rate is 53e6f2e902SMarian Balakowicz * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV 54e6f2e902SMarian Balakowicz */ 55e6f2e902SMarian Balakowicz #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_8) 56e6f2e902SMarian Balakowicz 57e6f2e902SMarian Balakowicz /* board pre init: do not call, nothing to do */ 58e6f2e902SMarian Balakowicz #undef CONFIG_BOARD_EARLY_INIT_F 59e6f2e902SMarian Balakowicz 60e6f2e902SMarian Balakowicz /* detect the number of flash banks */ 61e6f2e902SMarian Balakowicz #define CONFIG_BOARD_EARLY_INIT_R 62e6f2e902SMarian Balakowicz 63e6f2e902SMarian Balakowicz /* 64e6f2e902SMarian Balakowicz * DDR Setup 65e6f2e902SMarian Balakowicz */ 66e6f2e902SMarian Balakowicz #define CFG_DDR_BASE 0x00000000 /* DDR is system memory*/ 67e6f2e902SMarian Balakowicz #define CFG_SDRAM_BASE CFG_DDR_BASE 68e6f2e902SMarian Balakowicz #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE 69e6f2e902SMarian Balakowicz #define DDR_CASLAT_25 /* CASLAT set to 2.5 */ 70e6f2e902SMarian Balakowicz #undef CONFIG_DDR_ECC /* only for ECC DDR module */ 71e6f2e902SMarian Balakowicz #undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup */ 72e6f2e902SMarian Balakowicz 73e6f2e902SMarian Balakowicz #undef CFG_DRAM_TEST /* memory test, takes time */ 74e6f2e902SMarian Balakowicz #define CFG_MEMTEST_START 0x00000000 /* memtest region */ 75e6f2e902SMarian Balakowicz #define CFG_MEMTEST_END 0x00100000 76e6f2e902SMarian Balakowicz 77e6f2e902SMarian Balakowicz /* 78e6f2e902SMarian Balakowicz * FLASH on the Local Bus 79e6f2e902SMarian Balakowicz */ 80e6f2e902SMarian Balakowicz #define CFG_FLASH_CFI /* use the Common Flash Interface */ 81e6f2e902SMarian Balakowicz #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */ 82e6f2e902SMarian Balakowicz #undef CFG_FLASH_CHECKSUM 83e6f2e902SMarian Balakowicz #define CFG_FLASH_BASE 0x80000000 /* start of FLASH */ 84afd6e470STimur Tabi #define CFG_FLASH_SIZE 8 /* FLASH size in MB */ 85e6f2e902SMarian Balakowicz 86e6f2e902SMarian Balakowicz /* buffered writes in the AMD chip set is not supported yet */ 87e6f2e902SMarian Balakowicz #undef CFG_FLASH_USE_BUFFER_WRITE 88e6f2e902SMarian Balakowicz 89e6f2e902SMarian Balakowicz /* 90e6f2e902SMarian Balakowicz * FLASH bank number detection 91e6f2e902SMarian Balakowicz */ 92e6f2e902SMarian Balakowicz 93e6f2e902SMarian Balakowicz /* 94e6f2e902SMarian Balakowicz * When CFG_MAX_FLASH_BANKS_DETECT is defined, the actual number of Flash 95e6f2e902SMarian Balakowicz * banks has to be determined at runtime and stored in a gloabl variable 96e6f2e902SMarian Balakowicz * tqm834x_num_flash_banks. The value of CFG_MAX_FLASH_BANKS_DETECT is only 97f013dacfSWolfgang Denk * used instead of CFG_MAX_FLASH_BANKS to allocate the array flash_info, and 98e6f2e902SMarian Balakowicz * should be made sufficiently large to accomodate the number of banks that 99f013dacfSWolfgang Denk * might actually be detected. Since most (all?) Flash related functions use 100e6f2e902SMarian Balakowicz * CFG_MAX_FLASH_BANKS as the number of actual banks on the board, it is 101e6f2e902SMarian Balakowicz * defined as tqm834x_num_flash_banks. 102e6f2e902SMarian Balakowicz */ 103e6f2e902SMarian Balakowicz #define CFG_MAX_FLASH_BANKS_DETECT 2 104e6f2e902SMarian Balakowicz #ifndef __ASSEMBLY__ 105e6f2e902SMarian Balakowicz extern int tqm834x_num_flash_banks; 106e6f2e902SMarian Balakowicz #endif 107e6f2e902SMarian Balakowicz #define CFG_MAX_FLASH_BANKS (tqm834x_num_flash_banks) 108e6f2e902SMarian Balakowicz 109e6f2e902SMarian Balakowicz #define CFG_MAX_FLASH_SECT 512 /* max sectors per device */ 110e6f2e902SMarian Balakowicz 111e6f2e902SMarian Balakowicz /* 32 bit device at 0x80000000 via GPCM (0x8000_1801) */ 112e6f2e902SMarian Balakowicz #define CFG_BR0_PRELIM ((CFG_FLASH_BASE & BR_BA) | \ 113e6f2e902SMarian Balakowicz BR_MS_GPCM | BR_PS_32 | BR_V) 114e6f2e902SMarian Balakowicz 115e6f2e902SMarian Balakowicz /* FLASH timing (0x0000_0c54) */ 116e6f2e902SMarian Balakowicz #define CFG_OR_TIMING_FLASH (OR_GPCM_CSNT | OR_GPCM_ACS_0b10 | \ 117e6f2e902SMarian Balakowicz OR_GPCM_SCY_5 | OR_GPCM_TRLX) 118e6f2e902SMarian Balakowicz 119e6f2e902SMarian Balakowicz #define CFG_PRELIM_OR_AM 0xc0000000 /* OR addr mask: 1 GiB */ 120e6f2e902SMarian Balakowicz 121e6f2e902SMarian Balakowicz #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH) 122e6f2e902SMarian Balakowicz 123e6f2e902SMarian Balakowicz #define CFG_LBLAWAR0_PRELIM 0x8000001D /* 1 GiB window size (2^(size + 1)) */ 1246902df56SRafal Jaworowski 125e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* Window base at flash base */ 126e6f2e902SMarian Balakowicz 127e6f2e902SMarian Balakowicz /* disable remaining mappings */ 128e6f2e902SMarian Balakowicz #define CFG_BR1_PRELIM 0x00000000 129e6f2e902SMarian Balakowicz #define CFG_OR1_PRELIM 0x00000000 130e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR1_PRELIM 0x00000000 131e6f2e902SMarian Balakowicz #define CFG_LBLAWAR1_PRELIM 0x00000000 132e6f2e902SMarian Balakowicz 133e6f2e902SMarian Balakowicz #define CFG_BR2_PRELIM 0x00000000 134e6f2e902SMarian Balakowicz #define CFG_OR2_PRELIM 0x00000000 135e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR2_PRELIM 0x00000000 136e6f2e902SMarian Balakowicz #define CFG_LBLAWAR2_PRELIM 0x00000000 137e6f2e902SMarian Balakowicz 138e6f2e902SMarian Balakowicz #define CFG_BR3_PRELIM 0x00000000 139e6f2e902SMarian Balakowicz #define CFG_OR3_PRELIM 0x00000000 140e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR3_PRELIM 0x00000000 141e6f2e902SMarian Balakowicz #define CFG_LBLAWAR3_PRELIM 0x00000000 142e6f2e902SMarian Balakowicz 143e6f2e902SMarian Balakowicz #define CFG_BR4_PRELIM 0x00000000 144e6f2e902SMarian Balakowicz #define CFG_OR4_PRELIM 0x00000000 145e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR4_PRELIM 0x00000000 146e6f2e902SMarian Balakowicz #define CFG_LBLAWAR4_PRELIM 0x00000000 147e6f2e902SMarian Balakowicz 148e6f2e902SMarian Balakowicz #define CFG_BR5_PRELIM 0x00000000 149e6f2e902SMarian Balakowicz #define CFG_OR5_PRELIM 0x00000000 150e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR5_PRELIM 0x00000000 151e6f2e902SMarian Balakowicz #define CFG_LBLAWAR5_PRELIM 0x00000000 152e6f2e902SMarian Balakowicz 153e6f2e902SMarian Balakowicz #define CFG_BR6_PRELIM 0x00000000 154e6f2e902SMarian Balakowicz #define CFG_OR6_PRELIM 0x00000000 155e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR6_PRELIM 0x00000000 156e6f2e902SMarian Balakowicz #define CFG_LBLAWAR6_PRELIM 0x00000000 157e6f2e902SMarian Balakowicz 158e6f2e902SMarian Balakowicz #define CFG_BR7_PRELIM 0x00000000 159e6f2e902SMarian Balakowicz #define CFG_OR7_PRELIM 0x00000000 160e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR7_PRELIM 0x00000000 161e6f2e902SMarian Balakowicz #define CFG_LBLAWAR7_PRELIM 0x00000000 162e6f2e902SMarian Balakowicz 163e6f2e902SMarian Balakowicz /* 164e6f2e902SMarian Balakowicz * Monitor config 165e6f2e902SMarian Balakowicz */ 166e6f2e902SMarian Balakowicz #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */ 167e6f2e902SMarian Balakowicz 168e6f2e902SMarian Balakowicz #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) 169e6f2e902SMarian Balakowicz #define CFG_RAMBOOT 170e6f2e902SMarian Balakowicz #else 171e6f2e902SMarian Balakowicz #undef CFG_RAMBOOT 172e6f2e902SMarian Balakowicz #endif 173e6f2e902SMarian Balakowicz 174e6f2e902SMarian Balakowicz #define CONFIG_L1_INIT_RAM 175e6f2e902SMarian Balakowicz #define CFG_INIT_RAM_LOCK 1 176e6f2e902SMarian Balakowicz #define CFG_INIT_RAM_ADDR 0x20000000 /* Initial RAM address */ 177e6f2e902SMarian Balakowicz #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM*/ 178e6f2e902SMarian Balakowicz 179e6f2e902SMarian Balakowicz #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */ 180e6f2e902SMarian Balakowicz #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) 181e6f2e902SMarian Balakowicz #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET 182e6f2e902SMarian Balakowicz 183e6f2e902SMarian Balakowicz #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ 184a877004dSJens Gehrlein #define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc */ 185e6f2e902SMarian Balakowicz 186e6f2e902SMarian Balakowicz /* 187e6f2e902SMarian Balakowicz * Serial Port 188e6f2e902SMarian Balakowicz */ 189e6f2e902SMarian Balakowicz #define CONFIG_CONS_INDEX 1 190e6f2e902SMarian Balakowicz #undef CONFIG_SERIAL_SOFTWARE_FIFO 191e6f2e902SMarian Balakowicz #define CFG_NS16550 192e6f2e902SMarian Balakowicz #define CFG_NS16550_SERIAL 193e6f2e902SMarian Balakowicz #define CFG_NS16550_REG_SIZE 1 194e6f2e902SMarian Balakowicz #define CFG_NS16550_CLK get_bus_freq(0) 195e6f2e902SMarian Balakowicz 196e6f2e902SMarian Balakowicz #define CFG_BAUDRATE_TABLE \ 197e6f2e902SMarian Balakowicz {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} 198e6f2e902SMarian Balakowicz 199d239d74bSTimur Tabi #define CFG_NS16550_COM1 (CFG_IMMR + 0x4500) 200d239d74bSTimur Tabi #define CFG_NS16550_COM2 (CFG_IMMR + 0x4600) 201e6f2e902SMarian Balakowicz 202e6f2e902SMarian Balakowicz /* 203e6f2e902SMarian Balakowicz * I2C 204e6f2e902SMarian Balakowicz */ 205e6f2e902SMarian Balakowicz #define CONFIG_HARD_I2C /* I2C with hardware support */ 206e6f2e902SMarian Balakowicz #undef CONFIG_SOFT_I2C /* I2C bit-banged */ 207be5e6181STimur Tabi #define CONFIG_FSL_I2C 208e6f2e902SMarian Balakowicz #define CFG_I2C_SPEED 400000 /* I2C speed: 400KHz */ 209e6f2e902SMarian Balakowicz #define CFG_I2C_SLAVE 0x7F /* slave address */ 210e6f2e902SMarian Balakowicz #define CFG_I2C_OFFSET 0x3000 211e6f2e902SMarian Balakowicz 212e6f2e902SMarian Balakowicz /* I2C EEPROM, configuration for onboard EEPROMs 24C256 and 24C32 */ 213e6f2e902SMarian Balakowicz #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */ 214e6f2e902SMarian Balakowicz #define CFG_I2C_EEPROM_ADDR_LEN 2 /* 16 bit */ 215e6f2e902SMarian Balakowicz #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* 32 bytes per write */ 216e6f2e902SMarian Balakowicz #define CFG_EEPROM_PAGE_WRITE_ENABLE 217e6f2e902SMarian Balakowicz #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 12 /* 10ms +/- 20% */ 218e6f2e902SMarian Balakowicz #define CFG_I2C_MULTI_EEPROMS 1 /* more than one eeprom */ 219e6f2e902SMarian Balakowicz 220e6f2e902SMarian Balakowicz /* I2C RTC */ 221e6f2e902SMarian Balakowicz #define CONFIG_RTC_DS1337 /* use ds1337 rtc via i2c */ 222e6f2e902SMarian Balakowicz #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */ 223e6f2e902SMarian Balakowicz 224e6f2e902SMarian Balakowicz /* I2C SYSMON (LM75) */ 225e6f2e902SMarian Balakowicz #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */ 226e6f2e902SMarian Balakowicz #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */ 227e6f2e902SMarian Balakowicz #define CFG_DTT_MAX_TEMP 70 228e6f2e902SMarian Balakowicz #define CFG_DTT_LOW_TEMP -30 229e6f2e902SMarian Balakowicz #define CFG_DTT_HYSTERESIS 3 230e6f2e902SMarian Balakowicz 231e6f2e902SMarian Balakowicz /* 232e6f2e902SMarian Balakowicz * TSEC 233e6f2e902SMarian Balakowicz */ 234e6f2e902SMarian Balakowicz #define CONFIG_TSEC_ENET /* tsec ethernet support */ 235e6f2e902SMarian Balakowicz #define CONFIG_MII 236e6f2e902SMarian Balakowicz 237e6f2e902SMarian Balakowicz #define CFG_TSEC1_OFFSET 0x24000 238d239d74bSTimur Tabi #define CFG_TSEC1 (CFG_IMMR + CFG_TSEC1_OFFSET) 239e6f2e902SMarian Balakowicz #define CFG_TSEC2_OFFSET 0x25000 240d239d74bSTimur Tabi #define CFG_TSEC2 (CFG_IMMR + CFG_TSEC2_OFFSET) 241e6f2e902SMarian Balakowicz 242e6f2e902SMarian Balakowicz #if defined(CONFIG_TSEC_ENET) 243e6f2e902SMarian Balakowicz 244e6f2e902SMarian Balakowicz #ifndef CONFIG_NET_MULTI 2456902df56SRafal Jaworowski #define CONFIG_NET_MULTI 246e6f2e902SMarian Balakowicz #endif 247e6f2e902SMarian Balakowicz 248255a3577SKim Phillips #define CONFIG_TSEC1 1 249255a3577SKim Phillips #define CONFIG_TSEC1_NAME "TSEC0" 250255a3577SKim Phillips #define CONFIG_TSEC2 1 251255a3577SKim Phillips #define CONFIG_TSEC2_NAME "TSEC1" 252b6f84356SWolfgang Denk #define TSEC1_PHY_ADDR 2 253e6f2e902SMarian Balakowicz #define TSEC2_PHY_ADDR 1 254e6f2e902SMarian Balakowicz #define TSEC1_PHYIDX 0 255e6f2e902SMarian Balakowicz #define TSEC2_PHYIDX 0 2563a79013eSAndy Fleming #define TSEC1_FLAGS TSEC_GIGABIT 2573a79013eSAndy Fleming #define TSEC2_FLAGS TSEC_GIGABIT 258e6f2e902SMarian Balakowicz 259e6f2e902SMarian Balakowicz /* Options are: TSEC[0-1] */ 260e6f2e902SMarian Balakowicz #define CONFIG_ETHPRIME "TSEC0" 261e6f2e902SMarian Balakowicz 262e6f2e902SMarian Balakowicz #endif /* CONFIG_TSEC_ENET */ 263e6f2e902SMarian Balakowicz 264e6f2e902SMarian Balakowicz /* 265e6f2e902SMarian Balakowicz * General PCI 266e6f2e902SMarian Balakowicz * Addresses are mapped 1-1. 267e6f2e902SMarian Balakowicz */ 2686902df56SRafal Jaworowski #define CONFIG_PCI 269e6f2e902SMarian Balakowicz 270e6f2e902SMarian Balakowicz #if defined(CONFIG_PCI) 271e6f2e902SMarian Balakowicz 272e6f2e902SMarian Balakowicz #define CONFIG_PCI_PNP /* do pci plug-and-play */ 2736902df56SRafal Jaworowski #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 2746902df56SRafal Jaworowski 2756902df56SRafal Jaworowski /* PCI1 host bridge */ 2766902df56SRafal Jaworowski #define CFG_PCI1_MEM_BASE 0xc0000000 2776902df56SRafal Jaworowski #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE 2786902df56SRafal Jaworowski #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */ 2796902df56SRafal Jaworowski #define CFG_PCI1_IO_BASE 0xe2000000 2806902df56SRafal Jaworowski #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE 2816902df56SRafal Jaworowski #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */ 2826902df56SRafal Jaworowski 283e6f2e902SMarian Balakowicz #undef CONFIG_EEPRO100 28463ff004cSMarian Balakowicz #define CONFIG_EEPRO100 285e6f2e902SMarian Balakowicz #undef CONFIG_TULIP 286e6f2e902SMarian Balakowicz 287e6f2e902SMarian Balakowicz #if !defined(CONFIG_PCI_PNP) 2886902df56SRafal Jaworowski #define PCI_ENET0_IOADDR CFG_PCI1_IO_BASE 2896902df56SRafal Jaworowski #define PCI_ENET0_MEMADDR CFG_PCI1_MEM_BASE 2906902df56SRafal Jaworowski #define PCI_IDSEL_NUMBER 0x1c /* slot0 (IDSEL) = 28 */ 291e6f2e902SMarian Balakowicz #endif 292e6f2e902SMarian Balakowicz 2936902df56SRafal Jaworowski #define CFG_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 294e6f2e902SMarian Balakowicz 295e6f2e902SMarian Balakowicz #endif /* CONFIG_PCI */ 296e6f2e902SMarian Balakowicz 297e6f2e902SMarian Balakowicz /* 298e6f2e902SMarian Balakowicz * Environment 299e6f2e902SMarian Balakowicz */ 300e6f2e902SMarian Balakowicz #define CONFIG_ENV_OVERWRITE 301e6f2e902SMarian Balakowicz 302e6f2e902SMarian Balakowicz #ifndef CFG_RAMBOOT 303e6f2e902SMarian Balakowicz #define CFG_ENV_IS_IN_FLASH 1 304e6f2e902SMarian Balakowicz #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000) 305a877004dSJens Gehrlein #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */ 306e6f2e902SMarian Balakowicz #define CFG_ENV_SIZE 0x2000 307e6f2e902SMarian Balakowicz #else 308e6f2e902SMarian Balakowicz #define CFG_NO_FLASH 1 /* Flash is not usable now */ 309e6f2e902SMarian Balakowicz #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ 310e6f2e902SMarian Balakowicz #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000) 311e6f2e902SMarian Balakowicz #define CFG_ENV_SIZE 0x2000 312e6f2e902SMarian Balakowicz #endif 313e6f2e902SMarian Balakowicz 314e6f2e902SMarian Balakowicz #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 315e6f2e902SMarian Balakowicz #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 316e6f2e902SMarian Balakowicz 3172694690eSJon Loeliger /* 318a1aa0bb5SJon Loeliger * BOOTP options 319a1aa0bb5SJon Loeliger */ 320a1aa0bb5SJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 321a1aa0bb5SJon Loeliger #define CONFIG_BOOTP_BOOTPATH 322a1aa0bb5SJon Loeliger #define CONFIG_BOOTP_GATEWAY 323a1aa0bb5SJon Loeliger #define CONFIG_BOOTP_HOSTNAME 324a1aa0bb5SJon Loeliger 325a1aa0bb5SJon Loeliger 326a1aa0bb5SJon Loeliger /* 3272694690eSJon Loeliger * Command line configuration. 3282694690eSJon Loeliger */ 3292694690eSJon Loeliger #include <config_cmd_default.h> 3302694690eSJon Loeliger 3312694690eSJon Loeliger #define CONFIG_CMD_DATE 3322694690eSJon Loeliger #define CONFIG_CMD_DTT 3332694690eSJon Loeliger #define CONFIG_CMD_EEPROM 3342694690eSJon Loeliger #define CONFIG_CMD_I2C 3352694690eSJon Loeliger #define CONFIG_CMD_JFFS2 3362694690eSJon Loeliger #define CONFIG_CMD_MII 3372694690eSJon Loeliger #define CONFIG_CMD_PING 3387047b388SJens Gehrlein #define CONFIG_CMD_DHCP 3392694690eSJon Loeliger 3402694690eSJon Loeliger #if defined(CONFIG_PCI) 3412694690eSJon Loeliger #define CONFIG_CMD_PCI 3422694690eSJon Loeliger #endif 343e6f2e902SMarian Balakowicz 344e6f2e902SMarian Balakowicz #if defined(CFG_RAMBOOT) 3452694690eSJon Loeliger #undef CONFIG_CMD_ENV 3462694690eSJon Loeliger #undef CONFIG_CMD_LOADS 347e6f2e902SMarian Balakowicz #endif 348e6f2e902SMarian Balakowicz 349e6f2e902SMarian Balakowicz /* 350e6f2e902SMarian Balakowicz * Miscellaneous configurable options 351e6f2e902SMarian Balakowicz */ 352e6f2e902SMarian Balakowicz #define CFG_LONGHELP /* undef to save memory */ 353e6f2e902SMarian Balakowicz #define CFG_LOAD_ADDR 0x2000000 /* default load address */ 354e6f2e902SMarian Balakowicz #define CFG_PROMPT "=> " /* Monitor Command Prompt */ 355e6f2e902SMarian Balakowicz 3562751a95aSWolfgang Denk #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 3572751a95aSWolfgang Denk #define CFG_HUSH_PARSER 1 /* Use the HUSH parser */ 3582751a95aSWolfgang Denk #ifdef CFG_HUSH_PARSER 3592751a95aSWolfgang Denk #define CFG_PROMPT_HUSH_PS2 "> " 3602751a95aSWolfgang Denk #endif 3612751a95aSWolfgang Denk 3622694690eSJon Loeliger #if defined(CONFIG_CMD_KGDB) 363e6f2e902SMarian Balakowicz #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ 364e6f2e902SMarian Balakowicz #else 365e6f2e902SMarian Balakowicz #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 366e6f2e902SMarian Balakowicz #endif 367e6f2e902SMarian Balakowicz 368e6f2e902SMarian Balakowicz #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ 369e6f2e902SMarian Balakowicz #define CFG_MAXARGS 16 /* max number of command args */ 370e6f2e902SMarian Balakowicz #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 371e6f2e902SMarian Balakowicz #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */ 372e6f2e902SMarian Balakowicz 373e6f2e902SMarian Balakowicz #undef CONFIG_WATCHDOG /* watchdog disabled */ 374e6f2e902SMarian Balakowicz 375e6f2e902SMarian Balakowicz /* 376e6f2e902SMarian Balakowicz * For booting Linux, the board info and command line data 377e6f2e902SMarian Balakowicz * have to be in the first 8 MB of memory, since this is 378e6f2e902SMarian Balakowicz * the maximum mapped by the Linux kernel during initialization. 379e6f2e902SMarian Balakowicz */ 380e6f2e902SMarian Balakowicz #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ 381e6f2e902SMarian Balakowicz 382e6f2e902SMarian Balakowicz #define CFG_HRCW_LOW (\ 383e6f2e902SMarian Balakowicz HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 384e6f2e902SMarian Balakowicz HRCWL_DDR_TO_SCB_CLK_1X1 |\ 385e6f2e902SMarian Balakowicz HRCWL_CSB_TO_CLKIN_4X1 |\ 386e6f2e902SMarian Balakowicz HRCWL_VCO_1X2 |\ 387e6f2e902SMarian Balakowicz HRCWL_CORE_TO_CSB_2X1) 388e6f2e902SMarian Balakowicz 389e6f2e902SMarian Balakowicz #if defined(PCI_64BIT) 390e6f2e902SMarian Balakowicz #define CFG_HRCW_HIGH (\ 391e6f2e902SMarian Balakowicz HRCWH_PCI_HOST |\ 392e6f2e902SMarian Balakowicz HRCWH_64_BIT_PCI |\ 393e6f2e902SMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 394e6f2e902SMarian Balakowicz HRCWH_PCI2_ARBITER_DISABLE |\ 395e6f2e902SMarian Balakowicz HRCWH_CORE_ENABLE |\ 396e6f2e902SMarian Balakowicz HRCWH_FROM_0X00000100 |\ 397e6f2e902SMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 398e6f2e902SMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 399e6f2e902SMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 400e6f2e902SMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 401e6f2e902SMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 402e6f2e902SMarian Balakowicz #else 403e6f2e902SMarian Balakowicz #define CFG_HRCW_HIGH (\ 404e6f2e902SMarian Balakowicz HRCWH_PCI_HOST |\ 405e6f2e902SMarian Balakowicz HRCWH_32_BIT_PCI |\ 406e6f2e902SMarian Balakowicz HRCWH_PCI1_ARBITER_ENABLE |\ 4076902df56SRafal Jaworowski HRCWH_PCI2_ARBITER_DISABLE |\ 408e6f2e902SMarian Balakowicz HRCWH_CORE_ENABLE |\ 409e6f2e902SMarian Balakowicz HRCWH_FROM_0X00000100 |\ 410e6f2e902SMarian Balakowicz HRCWH_BOOTSEQ_DISABLE |\ 411e6f2e902SMarian Balakowicz HRCWH_SW_WATCHDOG_DISABLE |\ 412e6f2e902SMarian Balakowicz HRCWH_ROM_LOC_LOCAL_16BIT |\ 413e6f2e902SMarian Balakowicz HRCWH_TSEC1M_IN_GMII |\ 414e6f2e902SMarian Balakowicz HRCWH_TSEC2M_IN_GMII ) 415e6f2e902SMarian Balakowicz #endif 416e6f2e902SMarian Balakowicz 4179260a561SKumar Gala /* System IO Config */ 4189260a561SKumar Gala #define CFG_SICRH SICRH_TSOBI1 4199260a561SKumar Gala #define CFG_SICRL SICRL_LDP_A 4209260a561SKumar Gala 421e6f2e902SMarian Balakowicz /* i-cache and d-cache disabled */ 422e6f2e902SMarian Balakowicz #define CFG_HID0_INIT 0x000000000 423e6f2e902SMarian Balakowicz #define CFG_HID0_FINAL CFG_HID0_INIT 4246fe16a87SRafal Jaworowski #define CFG_HID2 HID2_HBE 425e6f2e902SMarian Balakowicz 4262688e2f9SKumar Gala /* DDR 0 - 512M */ 4272688e2f9SKumar Gala #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 4282688e2f9SKumar Gala #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 4292688e2f9SKumar Gala #define CFG_IBAT1L (CFG_SDRAM_BASE + 0x10000000 | BATL_PP_10 | BATL_MEMCOHERENCE) 4302688e2f9SKumar Gala #define CFG_IBAT1U (CFG_SDRAM_BASE + 0x10000000 | BATU_BL_256M | BATU_VS | BATU_VP) 4312688e2f9SKumar Gala 4322688e2f9SKumar Gala /* stack in DCACHE @ 512M (no backing mem) */ 4332688e2f9SKumar Gala #define CFG_IBAT2L (CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE) 4342688e2f9SKumar Gala #define CFG_IBAT2U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) 4352688e2f9SKumar Gala 4362688e2f9SKumar Gala /* PCI */ 4376fe16a87SRafal Jaworowski #ifdef CONFIG_PCI 4386fe16a87SRafal Jaworowski #define CFG_IBAT3L (CFG_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) 4392688e2f9SKumar Gala #define CFG_IBAT3U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 4406fe16a87SRafal Jaworowski #define CFG_IBAT4L (CFG_PCI1_MEM_BASE + 0x10000000 | BATL_PP_10 | BATL_MEMCOHERENCE) 4412688e2f9SKumar Gala #define CFG_IBAT4U (CFG_PCI1_MEM_BASE + 0x10000000 | BATU_BL_256M | BATU_VS | BATU_VP) 4422688e2f9SKumar Gala #define CFG_IBAT5L (CFG_PCI1_IO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4432688e2f9SKumar Gala #define CFG_IBAT5U (CFG_PCI1_IO_BASE + 0x10000000 | BATU_BL_16M | BATU_VS | BATU_VP) 4446fe16a87SRafal Jaworowski #else 4456fe16a87SRafal Jaworowski #define CFG_IBAT3L (0) 4466fe16a87SRafal Jaworowski #define CFG_IBAT3U (0) 4476fe16a87SRafal Jaworowski #define CFG_IBAT4L (0) 4486fe16a87SRafal Jaworowski #define CFG_IBAT4U (0) 4496fe16a87SRafal Jaworowski #define CFG_IBAT5L (0) 4506fe16a87SRafal Jaworowski #define CFG_IBAT5U (0) 4516fe16a87SRafal Jaworowski #endif 4522688e2f9SKumar Gala 4532688e2f9SKumar Gala /* IMMRBAR */ 454d239d74bSTimur Tabi #define CFG_IBAT6L (CFG_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 455d239d74bSTimur Tabi #define CFG_IBAT6U (CFG_IMMR | BATU_BL_1M | BATU_VS | BATU_VP) 4562688e2f9SKumar Gala 4572688e2f9SKumar Gala /* FLASH */ 4582688e2f9SKumar Gala #define CFG_IBAT7L (CFG_FLASH_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 4592688e2f9SKumar Gala #define CFG_IBAT7U (CFG_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP) 4602688e2f9SKumar Gala 4612688e2f9SKumar Gala #define CFG_DBAT0L CFG_IBAT0L 4622688e2f9SKumar Gala #define CFG_DBAT0U CFG_IBAT0U 4632688e2f9SKumar Gala #define CFG_DBAT1L CFG_IBAT1L 4642688e2f9SKumar Gala #define CFG_DBAT1U CFG_IBAT1U 4652688e2f9SKumar Gala #define CFG_DBAT2L CFG_IBAT2L 4662688e2f9SKumar Gala #define CFG_DBAT2U CFG_IBAT2U 4672688e2f9SKumar Gala #define CFG_DBAT3L CFG_IBAT3L 4682688e2f9SKumar Gala #define CFG_DBAT3U CFG_IBAT3U 4692688e2f9SKumar Gala #define CFG_DBAT4L CFG_IBAT4L 4702688e2f9SKumar Gala #define CFG_DBAT4U CFG_IBAT4U 4712688e2f9SKumar Gala #define CFG_DBAT5L CFG_IBAT5L 4722688e2f9SKumar Gala #define CFG_DBAT5U CFG_IBAT5U 4732688e2f9SKumar Gala #define CFG_DBAT6L CFG_IBAT6L 4742688e2f9SKumar Gala #define CFG_DBAT6U CFG_IBAT6U 4752688e2f9SKumar Gala #define CFG_DBAT7L CFG_IBAT7L 4762688e2f9SKumar Gala #define CFG_DBAT7U CFG_IBAT7U 4772688e2f9SKumar Gala 478e6f2e902SMarian Balakowicz /* 479e6f2e902SMarian Balakowicz * Internal Definitions 480e6f2e902SMarian Balakowicz * 481e6f2e902SMarian Balakowicz * Boot Flags 482e6f2e902SMarian Balakowicz */ 483e6f2e902SMarian Balakowicz #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ 484e6f2e902SMarian Balakowicz #define BOOTFLAG_WARM 0x02 /* Software reboot */ 485e6f2e902SMarian Balakowicz 4862694690eSJon Loeliger #if defined(CONFIG_CMD_KGDB) 487e6f2e902SMarian Balakowicz #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ 488e6f2e902SMarian Balakowicz #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 489e6f2e902SMarian Balakowicz #endif 490e6f2e902SMarian Balakowicz 491e6f2e902SMarian Balakowicz /* 492e6f2e902SMarian Balakowicz * Environment Configuration 493e6f2e902SMarian Balakowicz */ 494e6f2e902SMarian Balakowicz 495*b931b3a9SWolfgang Denk #define CONFIG_LOADADDR 400000 /* default location for tftp and bootm */ 496e6f2e902SMarian Balakowicz 497e6f2e902SMarian Balakowicz #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */ 498e6f2e902SMarian Balakowicz #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ 499e6f2e902SMarian Balakowicz 500e6f2e902SMarian Balakowicz #define CONFIG_BAUDRATE 115200 501e6f2e902SMarian Balakowicz 502e6f2e902SMarian Balakowicz #define CONFIG_PREBOOT "echo;" \ 503e6f2e902SMarian Balakowicz "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \ 504e6f2e902SMarian Balakowicz "echo" 505e6f2e902SMarian Balakowicz 506e6f2e902SMarian Balakowicz #undef CONFIG_BOOTARGS 507e6f2e902SMarian Balakowicz 508e6f2e902SMarian Balakowicz #define CONFIG_EXTRA_ENV_SETTINGS \ 509e6f2e902SMarian Balakowicz "netdev=eth0\0" \ 510*b931b3a9SWolfgang Denk "hostname=tqm834x\0" \ 511e6f2e902SMarian Balakowicz "nfsargs=setenv bootargs root=/dev/nfs rw " \ 512fe126d8bSWolfgang Denk "nfsroot=${serverip}:${rootpath}\0" \ 513e6f2e902SMarian Balakowicz "ramargs=setenv bootargs root=/dev/ram rw\0" \ 514fe126d8bSWolfgang Denk "addip=setenv bootargs ${bootargs} " \ 515fe126d8bSWolfgang Denk "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 516fe126d8bSWolfgang Denk ":${hostname}:${netdev}:off panic=1\0" \ 517fe126d8bSWolfgang Denk "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ 518e6f2e902SMarian Balakowicz "flash_nfs=run nfsargs addip addtty;" \ 519fe126d8bSWolfgang Denk "bootm ${kernel_addr}\0" \ 520e6f2e902SMarian Balakowicz "flash_self=run ramargs addip addtty;" \ 521fe126d8bSWolfgang Denk "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 522*b931b3a9SWolfgang Denk "net_nfs=tftp 400000 ${bootfile};run nfsargs addip addtty;" \ 523e6f2e902SMarian Balakowicz "bootm\0" \ 524e6f2e902SMarian Balakowicz "rootpath=/opt/eldk/ppc_6xx\0" \ 525*b931b3a9SWolfgang Denk "bootfile=/tftpboot/tqm834x/uImage\0" \ 526e6f2e902SMarian Balakowicz "kernel_addr=80060000\0" \ 527e6f2e902SMarian Balakowicz "ramdisk_addr=80160000\0" \ 528*b931b3a9SWolfgang Denk "load=tftp 100000 /tftpboot/tqm834x/u-boot.bin\0" \ 529e6f2e902SMarian Balakowicz "update=protect off 80000000 8003ffff; " \ 530e6f2e902SMarian Balakowicz "era 80000000 8003ffff; cp.b 100000 80000000 40000\0" \ 531e6f2e902SMarian Balakowicz "upd=run load;run update\0" \ 532e6f2e902SMarian Balakowicz "" 533e6f2e902SMarian Balakowicz 534e6f2e902SMarian Balakowicz #define CONFIG_BOOTCOMMAND "run flash_self" 535e6f2e902SMarian Balakowicz 536e6f2e902SMarian Balakowicz /* 537e6f2e902SMarian Balakowicz * JFFS2 partitions 538e6f2e902SMarian Balakowicz */ 539e6f2e902SMarian Balakowicz /* mtdparts command line support */ 540e6f2e902SMarian Balakowicz #define CONFIG_JFFS2_CMDLINE 541e6f2e902SMarian Balakowicz #define MTDIDS_DEFAULT "nor0=TQM834x-0" 542e6f2e902SMarian Balakowicz 543e6f2e902SMarian Balakowicz /* default mtd partition table */ 544a877004dSJens Gehrlein #define MTDPARTS_DEFAULT "mtdparts=TQM834x-0:256k(u-boot),256k(env),"\ 545e6f2e902SMarian Balakowicz "1m(kernel),2m(initrd),"\ 546e6f2e902SMarian Balakowicz "-(user);"\ 547e6f2e902SMarian Balakowicz 548e6f2e902SMarian Balakowicz #endif /* __CONFIG_H */ 549