xref: /rk3399_rockchip-uboot/include/configs/TQM834x.h (revision 2fc34ae66e73fa7841d1a006dc1b5dcbc1f78965)
1e6f2e902SMarian Balakowicz /*
2e6f2e902SMarian Balakowicz  * (C) Copyright 2005
3e6f2e902SMarian Balakowicz  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4e6f2e902SMarian Balakowicz  *
5e6f2e902SMarian Balakowicz  * See file CREDITS for list of people who contributed to this
6e6f2e902SMarian Balakowicz  * project.
7e6f2e902SMarian Balakowicz  *
8e6f2e902SMarian Balakowicz  * This program is free software; you can redistribute it and/or
9e6f2e902SMarian Balakowicz  * modify it under the terms of the GNU General Public License as
10e6f2e902SMarian Balakowicz  * published by the Free Software Foundation; either version 2 of
11e6f2e902SMarian Balakowicz  * the License, or (at your option) any later version.
12e6f2e902SMarian Balakowicz  *
13e6f2e902SMarian Balakowicz  * This program is distributed in the hope that it will be useful,
14e6f2e902SMarian Balakowicz  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15e6f2e902SMarian Balakowicz  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
16e6f2e902SMarian Balakowicz  * GNU General Public License for more details.
17e6f2e902SMarian Balakowicz  *
18e6f2e902SMarian Balakowicz  * You should have received a copy of the GNU General Public License
19e6f2e902SMarian Balakowicz  * along with this program; if not, write to the Free Software
20e6f2e902SMarian Balakowicz  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21e6f2e902SMarian Balakowicz  * MA 02111-1307 USA
22e6f2e902SMarian Balakowicz  */
23e6f2e902SMarian Balakowicz 
24e6f2e902SMarian Balakowicz /*
25e6f2e902SMarian Balakowicz  * TQM8349 board configuration file
26e6f2e902SMarian Balakowicz  */
27e6f2e902SMarian Balakowicz 
28e6f2e902SMarian Balakowicz #ifndef __CONFIG_H
29e6f2e902SMarian Balakowicz #define __CONFIG_H
30e6f2e902SMarian Balakowicz 
31e6f2e902SMarian Balakowicz #define DEBUG
32e6f2e902SMarian Balakowicz #undef DEBUG
33e6f2e902SMarian Balakowicz 
34e6f2e902SMarian Balakowicz /*
35e6f2e902SMarian Balakowicz  * High Level Configuration Options
36e6f2e902SMarian Balakowicz  */
37e6f2e902SMarian Balakowicz #define CONFIG_E300		1	/* E300 Family */
38e6f2e902SMarian Balakowicz #define CONFIG_MPC83XX		1	/* MPC83XX family */
39*2fc34ae6STanya Jiang #define CONFIG_MPC8349		1	/* MPC8349 specific */
40e6f2e902SMarian Balakowicz #define CONFIG_MPC834X		1	/* MPC834X specific */
41e6f2e902SMarian Balakowicz #define CONFIG_TQM834X		1	/* TQM834X board specific */
42e6f2e902SMarian Balakowicz 
43e6f2e902SMarian Balakowicz /* IMMR Base Addres Register, use Freescale default: 0xff400000 */
4436247821SMarian Balakowicz #define CFG_IMMRBAR		0xff400000
45e6f2e902SMarian Balakowicz 
46e6f2e902SMarian Balakowicz /* System clock. Primary input clock when in PCI host mode */
47e6f2e902SMarian Balakowicz #define CONFIG_83XX_CLKIN	66666000	/* 66,666 MHz */
48e6f2e902SMarian Balakowicz 
49e6f2e902SMarian Balakowicz /*
50e6f2e902SMarian Balakowicz  * Local Bus LCRR
51e6f2e902SMarian Balakowicz  *    LCRR:  DLL bypass, Clock divider is 8
52e6f2e902SMarian Balakowicz  *
53e6f2e902SMarian Balakowicz  *    for CSB = 266 MHz it gives LCB clock frequency = 33 MHz
54e6f2e902SMarian Balakowicz  *
55e6f2e902SMarian Balakowicz  * External Local Bus rate is
56e6f2e902SMarian Balakowicz  *    CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
57e6f2e902SMarian Balakowicz  */
58e6f2e902SMarian Balakowicz #define CFG_LCRR		(LCRR_DBYP | LCRR_CLKDIV_8)
59e6f2e902SMarian Balakowicz 
60*2fc34ae6STanya Jiang #define CFG_SCCR_INIT		(SCCR_DEFAULT & (~SCCR_CLK_MASK))
61*2fc34ae6STanya Jiang #define CFG_SCCR_TSEC1CM	SCCR_TSEC1CM_1	/* TSEC1 clock setting */
62*2fc34ae6STanya Jiang #define CFG_SCCR_TSEC2CM	SCCR_TSEC2CM_1	/* TSEC2 clock setting */
63*2fc34ae6STanya Jiang #define CFG_SCCR_ENCCM		SCCR_ENCCM_3	/* ENC clock setting */
64*2fc34ae6STanya Jiang #define CFG_SCCR_USBCM		SCCR_USBCM_3	/* USB clock setting */
65*2fc34ae6STanya Jiang #define CFG_SCCR_VAL		( CFG_SCCR_INIT		\
66*2fc34ae6STanya Jiang 				| CFG_SCCR_TSEC1CM	\
67*2fc34ae6STanya Jiang 				| CFG_SCCR_TSEC2CM	\
68*2fc34ae6STanya Jiang 				| CFG_SCCR_ENCCM	\
69*2fc34ae6STanya Jiang 				| CFG_SCCR_USBCM	)
70*2fc34ae6STanya Jiang 
71e6f2e902SMarian Balakowicz /* board pre init: do not call, nothing to do */
72e6f2e902SMarian Balakowicz #undef CONFIG_BOARD_EARLY_INIT_F
73e6f2e902SMarian Balakowicz 
74e6f2e902SMarian Balakowicz /* detect the number of flash banks */
75e6f2e902SMarian Balakowicz #define CONFIG_BOARD_EARLY_INIT_R
76e6f2e902SMarian Balakowicz 
77e6f2e902SMarian Balakowicz /*
78e6f2e902SMarian Balakowicz  * DDR Setup
79e6f2e902SMarian Balakowicz  */
80e6f2e902SMarian Balakowicz #define CFG_DDR_BASE		0x00000000	/* DDR is system memory*/
81e6f2e902SMarian Balakowicz #define CFG_SDRAM_BASE		CFG_DDR_BASE
82e6f2e902SMarian Balakowicz #define CFG_DDR_SDRAM_BASE	CFG_DDR_BASE
83e6f2e902SMarian Balakowicz #define DDR_CASLAT_25				/* CASLAT set to 2.5 */
84e6f2e902SMarian Balakowicz #undef CONFIG_DDR_ECC				/* only for ECC DDR module */
85e6f2e902SMarian Balakowicz #undef CONFIG_SPD_EEPROM			/* do not use SPD EEPROM for DDR setup */
86e6f2e902SMarian Balakowicz 
87e6f2e902SMarian Balakowicz #undef CFG_DRAM_TEST				/* memory test, takes time */
88e6f2e902SMarian Balakowicz #define CFG_MEMTEST_START	0x00000000	/* memtest region */
89e6f2e902SMarian Balakowicz #define CFG_MEMTEST_END		0x00100000
90e6f2e902SMarian Balakowicz 
91e6f2e902SMarian Balakowicz /*
92e6f2e902SMarian Balakowicz  * FLASH on the Local Bus
93e6f2e902SMarian Balakowicz  */
94e6f2e902SMarian Balakowicz #define CFG_FLASH_CFI				/* use the Common Flash Interface */
95e6f2e902SMarian Balakowicz #define CFG_FLASH_CFI_DRIVER			/* use the CFI driver */
96e6f2e902SMarian Balakowicz #undef CFG_FLASH_CHECKSUM
97e6f2e902SMarian Balakowicz #define CFG_FLASH_BASE		0x80000000	/* start of FLASH   */
98e6f2e902SMarian Balakowicz 
99e6f2e902SMarian Balakowicz /* buffered writes in the AMD chip set is not supported yet */
100e6f2e902SMarian Balakowicz #undef CFG_FLASH_USE_BUFFER_WRITE
101e6f2e902SMarian Balakowicz 
102e6f2e902SMarian Balakowicz /*
103e6f2e902SMarian Balakowicz  * FLASH bank number detection
104e6f2e902SMarian Balakowicz  */
105e6f2e902SMarian Balakowicz 
106e6f2e902SMarian Balakowicz /*
107e6f2e902SMarian Balakowicz  * When CFG_MAX_FLASH_BANKS_DETECT is defined, the actual number of Flash
108e6f2e902SMarian Balakowicz  * banks has to be determined at runtime and stored in a gloabl variable
109e6f2e902SMarian Balakowicz  * tqm834x_num_flash_banks. The value of CFG_MAX_FLASH_BANKS_DETECT is only
110f013dacfSWolfgang Denk  * used instead of CFG_MAX_FLASH_BANKS to allocate the array flash_info, and
111e6f2e902SMarian Balakowicz  * should be made sufficiently large to accomodate the number of banks that
112f013dacfSWolfgang Denk  * might actually be detected.  Since most (all?) Flash related functions use
113e6f2e902SMarian Balakowicz  * CFG_MAX_FLASH_BANKS as the number of actual banks on the board, it is
114e6f2e902SMarian Balakowicz  * defined as tqm834x_num_flash_banks.
115e6f2e902SMarian Balakowicz  */
116e6f2e902SMarian Balakowicz #define CFG_MAX_FLASH_BANKS_DETECT	2
117e6f2e902SMarian Balakowicz #ifndef __ASSEMBLY__
118e6f2e902SMarian Balakowicz extern int tqm834x_num_flash_banks;
119e6f2e902SMarian Balakowicz #endif
120e6f2e902SMarian Balakowicz #define CFG_MAX_FLASH_BANKS (tqm834x_num_flash_banks)
121e6f2e902SMarian Balakowicz 
122e6f2e902SMarian Balakowicz #define CFG_MAX_FLASH_SECT		512	/* max sectors per device */
123e6f2e902SMarian Balakowicz 
124e6f2e902SMarian Balakowicz /* 32 bit device at 0x80000000 via GPCM (0x8000_1801) */
125e6f2e902SMarian Balakowicz #define CFG_BR0_PRELIM		((CFG_FLASH_BASE & BR_BA) | \
126e6f2e902SMarian Balakowicz 					BR_MS_GPCM | BR_PS_32 | BR_V)
127e6f2e902SMarian Balakowicz 
128e6f2e902SMarian Balakowicz /* FLASH timing (0x0000_0c54) */
129e6f2e902SMarian Balakowicz #define CFG_OR_TIMING_FLASH	(OR_GPCM_CSNT | OR_GPCM_ACS_0b10 | \
130e6f2e902SMarian Balakowicz 					OR_GPCM_SCY_5 | OR_GPCM_TRLX)
131e6f2e902SMarian Balakowicz 
132e6f2e902SMarian Balakowicz #define CFG_PRELIM_OR_AM	0xc0000000	/* OR addr mask: 1 GiB */
133e6f2e902SMarian Balakowicz 
134e6f2e902SMarian Balakowicz #define CFG_OR0_PRELIM		(CFG_PRELIM_OR_AM  | CFG_OR_TIMING_FLASH)
135e6f2e902SMarian Balakowicz 
136e6f2e902SMarian Balakowicz #define CFG_LBLAWAR0_PRELIM	0x8000001D	/* 1 GiB window size (2^(size + 1)) */
1376902df56SRafal Jaworowski 
138e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR0_PRELIM	CFG_FLASH_BASE	/* Window base at flash base */
139e6f2e902SMarian Balakowicz 
140e6f2e902SMarian Balakowicz /* disable remaining mappings */
141e6f2e902SMarian Balakowicz #define CFG_BR1_PRELIM		0x00000000
142e6f2e902SMarian Balakowicz #define CFG_OR1_PRELIM		0x00000000
143e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR1_PRELIM	0x00000000
144e6f2e902SMarian Balakowicz #define CFG_LBLAWAR1_PRELIM	0x00000000
145e6f2e902SMarian Balakowicz 
146e6f2e902SMarian Balakowicz #define CFG_BR2_PRELIM		0x00000000
147e6f2e902SMarian Balakowicz #define CFG_OR2_PRELIM		0x00000000
148e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR2_PRELIM	0x00000000
149e6f2e902SMarian Balakowicz #define CFG_LBLAWAR2_PRELIM	0x00000000
150e6f2e902SMarian Balakowicz 
151e6f2e902SMarian Balakowicz #define CFG_BR3_PRELIM		0x00000000
152e6f2e902SMarian Balakowicz #define CFG_OR3_PRELIM		0x00000000
153e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR3_PRELIM	0x00000000
154e6f2e902SMarian Balakowicz #define CFG_LBLAWAR3_PRELIM	0x00000000
155e6f2e902SMarian Balakowicz 
156e6f2e902SMarian Balakowicz #define CFG_BR4_PRELIM		0x00000000
157e6f2e902SMarian Balakowicz #define CFG_OR4_PRELIM		0x00000000
158e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR4_PRELIM	0x00000000
159e6f2e902SMarian Balakowicz #define CFG_LBLAWAR4_PRELIM	0x00000000
160e6f2e902SMarian Balakowicz 
161e6f2e902SMarian Balakowicz #define CFG_BR5_PRELIM		0x00000000
162e6f2e902SMarian Balakowicz #define CFG_OR5_PRELIM		0x00000000
163e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR5_PRELIM	0x00000000
164e6f2e902SMarian Balakowicz #define CFG_LBLAWAR5_PRELIM	0x00000000
165e6f2e902SMarian Balakowicz 
166e6f2e902SMarian Balakowicz #define CFG_BR6_PRELIM		0x00000000
167e6f2e902SMarian Balakowicz #define CFG_OR6_PRELIM		0x00000000
168e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR6_PRELIM	0x00000000
169e6f2e902SMarian Balakowicz #define CFG_LBLAWAR6_PRELIM	0x00000000
170e6f2e902SMarian Balakowicz 
171e6f2e902SMarian Balakowicz #define CFG_BR7_PRELIM		0x00000000
172e6f2e902SMarian Balakowicz #define CFG_OR7_PRELIM		0x00000000
173e6f2e902SMarian Balakowicz #define CFG_LBLAWBAR7_PRELIM	0x00000000
174e6f2e902SMarian Balakowicz #define CFG_LBLAWAR7_PRELIM	0x00000000
175e6f2e902SMarian Balakowicz 
176e6f2e902SMarian Balakowicz /*
177e6f2e902SMarian Balakowicz  * Monitor config
178e6f2e902SMarian Balakowicz  */
179e6f2e902SMarian Balakowicz #define CFG_MONITOR_BASE	TEXT_BASE	/* start of monitor */
180e6f2e902SMarian Balakowicz 
181e6f2e902SMarian Balakowicz #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
182e6f2e902SMarian Balakowicz #define CFG_RAMBOOT
183e6f2e902SMarian Balakowicz #else
184e6f2e902SMarian Balakowicz #undef  CFG_RAMBOOT
185e6f2e902SMarian Balakowicz #endif
186e6f2e902SMarian Balakowicz 
187e6f2e902SMarian Balakowicz #define CONFIG_L1_INIT_RAM
188e6f2e902SMarian Balakowicz #define CFG_INIT_RAM_LOCK	1
189e6f2e902SMarian Balakowicz #define CFG_INIT_RAM_ADDR	0x20000000	/* Initial RAM address */
190e6f2e902SMarian Balakowicz #define CFG_INIT_RAM_END	0x1000		/* End of used area in RAM*/
191e6f2e902SMarian Balakowicz 
192e6f2e902SMarian Balakowicz #define CFG_GBL_DATA_SIZE  	0x100		/* num bytes initial data */
193e6f2e902SMarian Balakowicz #define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
194e6f2e902SMarian Balakowicz #define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET
195e6f2e902SMarian Balakowicz 
196e6f2e902SMarian Balakowicz #define CFG_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */
197e6f2e902SMarian Balakowicz #define CFG_MALLOC_LEN		(128 * 1024) /* Reserved for malloc */
198e6f2e902SMarian Balakowicz 
199e6f2e902SMarian Balakowicz /*
200e6f2e902SMarian Balakowicz  * Serial Port
201e6f2e902SMarian Balakowicz  */
202e6f2e902SMarian Balakowicz #define CONFIG_CONS_INDEX	1
203e6f2e902SMarian Balakowicz #undef CONFIG_SERIAL_SOFTWARE_FIFO
204e6f2e902SMarian Balakowicz #define CFG_NS16550
205e6f2e902SMarian Balakowicz #define CFG_NS16550_SERIAL
206e6f2e902SMarian Balakowicz #define CFG_NS16550_REG_SIZE	1
207e6f2e902SMarian Balakowicz #define CFG_NS16550_CLK		get_bus_freq(0)
208e6f2e902SMarian Balakowicz 
209e6f2e902SMarian Balakowicz #define CFG_BAUDRATE_TABLE  \
210e6f2e902SMarian Balakowicz 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
211e6f2e902SMarian Balakowicz 
212e6f2e902SMarian Balakowicz #define CFG_NS16550_COM1	(CFG_IMMRBAR + 0x4500)
213e6f2e902SMarian Balakowicz #define CFG_NS16550_COM2	(CFG_IMMRBAR + 0x4600)
214e6f2e902SMarian Balakowicz 
215e6f2e902SMarian Balakowicz /*
216e6f2e902SMarian Balakowicz  * I2C
217e6f2e902SMarian Balakowicz  */
218e6f2e902SMarian Balakowicz #define CONFIG_HARD_I2C				/* I2C with hardware support	*/
219e6f2e902SMarian Balakowicz #undef CONFIG_SOFT_I2C				/* I2C bit-banged		*/
220e6f2e902SMarian Balakowicz #define CFG_I2C_SPEED			400000	/* I2C speed: 400KHz		*/
221e6f2e902SMarian Balakowicz #define CFG_I2C_SLAVE			0x7F	/* slave address		*/
222e6f2e902SMarian Balakowicz #define CFG_I2C_OFFSET			0x3000
223e6f2e902SMarian Balakowicz 
224e6f2e902SMarian Balakowicz /* I2C EEPROM, configuration for onboard EEPROMs 24C256 and 24C32 */
225e6f2e902SMarian Balakowicz #define CFG_I2C_EEPROM_ADDR		0x50	/* 1010000x			*/
226e6f2e902SMarian Balakowicz #define CFG_I2C_EEPROM_ADDR_LEN		2	/* 16 bit			*/
227e6f2e902SMarian Balakowicz #define CFG_EEPROM_PAGE_WRITE_BITS	5	/* 32 bytes per write		*/
228e6f2e902SMarian Balakowicz #define CFG_EEPROM_PAGE_WRITE_ENABLE
229e6f2e902SMarian Balakowicz #define CFG_EEPROM_PAGE_WRITE_DELAY_MS	12	/* 10ms +/- 20%			*/
230e6f2e902SMarian Balakowicz #define CFG_I2C_MULTI_EEPROMS		1       /* more than one eeprom		*/
231e6f2e902SMarian Balakowicz 
232e6f2e902SMarian Balakowicz /* I2C RTC */
233e6f2e902SMarian Balakowicz #define CONFIG_RTC_DS1337			/* use ds1337 rtc via i2c	*/
234e6f2e902SMarian Balakowicz #define CFG_I2C_RTC_ADDR		0x68	/* at address 0x68		*/
235e6f2e902SMarian Balakowicz 
236e6f2e902SMarian Balakowicz /* I2C SYSMON (LM75) */
237e6f2e902SMarian Balakowicz #define CONFIG_DTT_LM75			1	/* ON Semi's LM75		*/
238e6f2e902SMarian Balakowicz #define CONFIG_DTT_SENSORS		{0}	/* Sensor addresses		*/
239e6f2e902SMarian Balakowicz #define CFG_DTT_MAX_TEMP		70
240e6f2e902SMarian Balakowicz #define CFG_DTT_LOW_TEMP		-30
241e6f2e902SMarian Balakowicz #define CFG_DTT_HYSTERESIS		3
242e6f2e902SMarian Balakowicz 
243e6f2e902SMarian Balakowicz /*
244e6f2e902SMarian Balakowicz  * TSEC
245e6f2e902SMarian Balakowicz  */
246e6f2e902SMarian Balakowicz #define CONFIG_TSEC_ENET 		/* tsec ethernet support */
247e6f2e902SMarian Balakowicz #define CONFIG_MII
248e6f2e902SMarian Balakowicz 
249e6f2e902SMarian Balakowicz #define CFG_TSEC1_OFFSET	0x24000
250e6f2e902SMarian Balakowicz #define CFG_TSEC1		(CFG_IMMRBAR + CFG_TSEC1_OFFSET)
251e6f2e902SMarian Balakowicz #define CFG_TSEC2_OFFSET	0x25000
252e6f2e902SMarian Balakowicz #define CFG_TSEC2		(CFG_IMMRBAR + CFG_TSEC2_OFFSET)
253e6f2e902SMarian Balakowicz 
254e6f2e902SMarian Balakowicz #if defined(CONFIG_TSEC_ENET)
255e6f2e902SMarian Balakowicz 
256e6f2e902SMarian Balakowicz #ifndef CONFIG_NET_MULTI
2576902df56SRafal Jaworowski #define CONFIG_NET_MULTI
258e6f2e902SMarian Balakowicz #endif
259e6f2e902SMarian Balakowicz 
260e6f2e902SMarian Balakowicz #define CONFIG_MPC83XX_TSEC1		1
261e6f2e902SMarian Balakowicz #define CONFIG_MPC83XX_TSEC1_NAME	"TSEC0"
262e6f2e902SMarian Balakowicz #define CONFIG_MPC83XX_TSEC2		1
263e6f2e902SMarian Balakowicz #define CONFIG_MPC83XX_TSEC2_NAME	"TSEC1"
264b6f84356SWolfgang Denk #define TSEC1_PHY_ADDR			2
265e6f2e902SMarian Balakowicz #define TSEC2_PHY_ADDR			1
266e6f2e902SMarian Balakowicz #define TSEC1_PHYIDX			0
267e6f2e902SMarian Balakowicz #define TSEC2_PHYIDX			0
268e6f2e902SMarian Balakowicz 
269e6f2e902SMarian Balakowicz /* Options are: TSEC[0-1] */
270e6f2e902SMarian Balakowicz #define CONFIG_ETHPRIME			"TSEC0"
271e6f2e902SMarian Balakowicz 
272e6f2e902SMarian Balakowicz #endif	/* CONFIG_TSEC_ENET */
273e6f2e902SMarian Balakowicz 
274e6f2e902SMarian Balakowicz /*
275e6f2e902SMarian Balakowicz  * General PCI
276e6f2e902SMarian Balakowicz  * Addresses are mapped 1-1.
277e6f2e902SMarian Balakowicz  */
2786902df56SRafal Jaworowski #define CONFIG_PCI
279e6f2e902SMarian Balakowicz 
280e6f2e902SMarian Balakowicz #if defined(CONFIG_PCI)
281e6f2e902SMarian Balakowicz 
282e6f2e902SMarian Balakowicz #define CONFIG_PCI_PNP                  /* do pci plug-and-play */
2836902df56SRafal Jaworowski #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
2846902df56SRafal Jaworowski 
2856902df56SRafal Jaworowski /* PCI1 host bridge */
2866902df56SRafal Jaworowski #define CFG_PCI1_MEM_BASE       0xc0000000
2876902df56SRafal Jaworowski #define CFG_PCI1_MEM_PHYS       CFG_PCI1_MEM_BASE
2886902df56SRafal Jaworowski #define CFG_PCI1_MEM_SIZE       0x20000000      /* 512M */
2896902df56SRafal Jaworowski #define CFG_PCI1_IO_BASE        0xe2000000
2906902df56SRafal Jaworowski #define CFG_PCI1_IO_PHYS        CFG_PCI1_IO_BASE
2916902df56SRafal Jaworowski #define CFG_PCI1_IO_SIZE        0x1000000       /* 16M */
2926902df56SRafal Jaworowski 
293e6f2e902SMarian Balakowicz 
294e6f2e902SMarian Balakowicz #undef CONFIG_EEPRO100
29563ff004cSMarian Balakowicz #define CONFIG_EEPRO100
296e6f2e902SMarian Balakowicz #undef CONFIG_TULIP
297e6f2e902SMarian Balakowicz 
298e6f2e902SMarian Balakowicz #if !defined(CONFIG_PCI_PNP)
2996902df56SRafal Jaworowski 	#define PCI_ENET0_IOADDR	CFG_PCI1_IO_BASE
3006902df56SRafal Jaworowski 	#define PCI_ENET0_MEMADDR	CFG_PCI1_MEM_BASE
3016902df56SRafal Jaworowski 	#define PCI_IDSEL_NUMBER	0x1c    /* slot0 (IDSEL) = 28 */
302e6f2e902SMarian Balakowicz #endif
303e6f2e902SMarian Balakowicz 
3046902df56SRafal Jaworowski #define CFG_PCI_SUBSYS_VENDORID		0x1957  /* Freescale */
305e6f2e902SMarian Balakowicz 
306e6f2e902SMarian Balakowicz #endif	/* CONFIG_PCI */
307e6f2e902SMarian Balakowicz 
308e6f2e902SMarian Balakowicz /*
309e6f2e902SMarian Balakowicz  * Environment
310e6f2e902SMarian Balakowicz  */
311e6f2e902SMarian Balakowicz #define CONFIG_ENV_OVERWRITE
312e6f2e902SMarian Balakowicz 
313e6f2e902SMarian Balakowicz #ifndef CFG_RAMBOOT
314e6f2e902SMarian Balakowicz 	#define CFG_ENV_IS_IN_FLASH	1
315e6f2e902SMarian Balakowicz 	#define CFG_ENV_ADDR		(CFG_MONITOR_BASE + 0x40000)
316e6f2e902SMarian Balakowicz 	#define CFG_ENV_SECT_SIZE	0x20000	/* 256K(one sector) for env */
317e6f2e902SMarian Balakowicz 	#define CFG_ENV_SIZE		0x2000
318e6f2e902SMarian Balakowicz #else
319e6f2e902SMarian Balakowicz 	#define CFG_NO_FLASH		1	/* Flash is not usable now */
320e6f2e902SMarian Balakowicz 	#define CFG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */
321e6f2e902SMarian Balakowicz 	#define CFG_ENV_ADDR		(CFG_MONITOR_BASE - 0x1000)
322e6f2e902SMarian Balakowicz 	#define CFG_ENV_SIZE		0x2000
323e6f2e902SMarian Balakowicz #endif
324e6f2e902SMarian Balakowicz 
325e6f2e902SMarian Balakowicz #define CONFIG_LOADS_ECHO		1	/* echo on for serial download */
326e6f2e902SMarian Balakowicz #define CFG_LOADS_BAUD_CHANGE		1	/* allow baudrate change */
327e6f2e902SMarian Balakowicz 
328e6f2e902SMarian Balakowicz /* Common commands */
329e6f2e902SMarian Balakowicz #define CFG_CMD_TQM8349_COMMON	CFG_CMD_DATE | CFG_CMD_I2C | CFG_CMD_DTT\
330e6f2e902SMarian Balakowicz 				| CFG_CMD_PING | CFG_CMD_EEPROM		\
331e6f2e902SMarian Balakowicz 				| CFG_CMD_MII | CFG_CMD_JFFS2
332e6f2e902SMarian Balakowicz 
333e6f2e902SMarian Balakowicz #if defined(CFG_RAMBOOT)
334e6f2e902SMarian Balakowicz 
335e6f2e902SMarian Balakowicz #if defined(CONFIG_PCI)
336e6f2e902SMarian Balakowicz #define  CONFIG_COMMANDS	((CONFIG_CMD_DFL | CFG_CMD_PCI	\
337e6f2e902SMarian Balakowicz 				| CFG_CMD_TQM8349_COMMON)	\
338e6f2e902SMarian Balakowicz 				&				\
339e6f2e902SMarian Balakowicz 				~(CFG_CMD_ENV | CFG_CMD_LOADS))
340e6f2e902SMarian Balakowicz #else
341e6f2e902SMarian Balakowicz #define  CONFIG_COMMANDS	((CONFIG_CMD_DFL		\
342e6f2e902SMarian Balakowicz 				| CFG_CMD_TQM8349_COMMON)	\
343e6f2e902SMarian Balakowicz 				&				\
344e6f2e902SMarian Balakowicz 				~(CFG_CMD_ENV | CFG_CMD_LOADS))
345e6f2e902SMarian Balakowicz #endif
346e6f2e902SMarian Balakowicz 
347e6f2e902SMarian Balakowicz #else /* CFG_RAMBOOT */
348e6f2e902SMarian Balakowicz 
349e6f2e902SMarian Balakowicz #if defined(CONFIG_PCI)
350e6f2e902SMarian Balakowicz #define  CONFIG_COMMANDS	(CONFIG_CMD_DFL | CFG_CMD_PCI	\
351e6f2e902SMarian Balakowicz 				| CFG_CMD_TQM8349_COMMON)
352e6f2e902SMarian Balakowicz #else
353e6f2e902SMarian Balakowicz #define  CONFIG_COMMANDS	(CONFIG_CMD_DFL			\
354e6f2e902SMarian Balakowicz 				| CFG_CMD_TQM8349_COMMON)
355e6f2e902SMarian Balakowicz #endif
356e6f2e902SMarian Balakowicz 
357e6f2e902SMarian Balakowicz #endif /* CFG_RAMBOOT */
358e6f2e902SMarian Balakowicz 
359e6f2e902SMarian Balakowicz #include <cmd_confdefs.h>
360e6f2e902SMarian Balakowicz 
361e6f2e902SMarian Balakowicz /*
362e6f2e902SMarian Balakowicz  * Miscellaneous configurable options
363e6f2e902SMarian Balakowicz  */
364e6f2e902SMarian Balakowicz #define CFG_LONGHELP				/* undef to save memory	*/
365e6f2e902SMarian Balakowicz #define CFG_LOAD_ADDR		0x2000000	/* default load address */
366e6f2e902SMarian Balakowicz #define CFG_PROMPT		"=> "		/* Monitor Command Prompt */
367e6f2e902SMarian Balakowicz 
3682751a95aSWolfgang Denk #define CONFIG_CMDLINE_EDITING	1	/* add command line history	*/
3692751a95aSWolfgang Denk #define CFG_HUSH_PARSER		1	/* Use the HUSH parser		*/
3702751a95aSWolfgang Denk #ifdef	CFG_HUSH_PARSER
3712751a95aSWolfgang Denk #define	CFG_PROMPT_HUSH_PS2	"> "
3722751a95aSWolfgang Denk #endif
3732751a95aSWolfgang Denk 
374e6f2e902SMarian Balakowicz #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
375e6f2e902SMarian Balakowicz 	#define CFG_CBSIZE	1024		/* Console I/O Buffer Size */
376e6f2e902SMarian Balakowicz #else
377e6f2e902SMarian Balakowicz 	#define CFG_CBSIZE	256		/* Console I/O Buffer Size */
378e6f2e902SMarian Balakowicz #endif
379e6f2e902SMarian Balakowicz 
380e6f2e902SMarian Balakowicz #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
381e6f2e902SMarian Balakowicz #define CFG_MAXARGS		16		/* max number of command args */
382e6f2e902SMarian Balakowicz #define CFG_BARGSIZE		CFG_CBSIZE	/* Boot Argument Buffer Size */
383e6f2e902SMarian Balakowicz #define CFG_HZ			1000		/* decrementer freq: 1ms ticks */
384e6f2e902SMarian Balakowicz 
385e6f2e902SMarian Balakowicz #undef CONFIG_WATCHDOG				/* watchdog disabled */
386e6f2e902SMarian Balakowicz 
387e6f2e902SMarian Balakowicz /*
388e6f2e902SMarian Balakowicz  * For booting Linux, the board info and command line data
389e6f2e902SMarian Balakowicz  * have to be in the first 8 MB of memory, since this is
390e6f2e902SMarian Balakowicz  * the maximum mapped by the Linux kernel during initialization.
391e6f2e902SMarian Balakowicz  */
392e6f2e902SMarian Balakowicz #define CFG_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/
393e6f2e902SMarian Balakowicz 
394e6f2e902SMarian Balakowicz /*
395e6f2e902SMarian Balakowicz  * Cache Configuration
396e6f2e902SMarian Balakowicz  */
397e6f2e902SMarian Balakowicz #define CFG_DCACHE_SIZE		32768
398e6f2e902SMarian Balakowicz #define CFG_CACHELINE_SIZE	32
399e6f2e902SMarian Balakowicz #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
400e6f2e902SMarian Balakowicz #define CFG_CACHELINE_SHIFT	5	/*log base 2 of the above value*/
401e6f2e902SMarian Balakowicz #endif
402e6f2e902SMarian Balakowicz 
403e6f2e902SMarian Balakowicz #define CFG_HRCW_LOW (\
404e6f2e902SMarian Balakowicz 	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
405e6f2e902SMarian Balakowicz 	HRCWL_DDR_TO_SCB_CLK_1X1 |\
406e6f2e902SMarian Balakowicz 	HRCWL_CSB_TO_CLKIN_4X1 |\
407e6f2e902SMarian Balakowicz 	HRCWL_VCO_1X2 |\
408e6f2e902SMarian Balakowicz 	HRCWL_CORE_TO_CSB_2X1)
409e6f2e902SMarian Balakowicz 
410e6f2e902SMarian Balakowicz #if defined(PCI_64BIT)
411e6f2e902SMarian Balakowicz #define CFG_HRCW_HIGH (\
412e6f2e902SMarian Balakowicz 	HRCWH_PCI_HOST |\
413e6f2e902SMarian Balakowicz 	HRCWH_64_BIT_PCI |\
414e6f2e902SMarian Balakowicz 	HRCWH_PCI1_ARBITER_ENABLE |\
415e6f2e902SMarian Balakowicz 	HRCWH_PCI2_ARBITER_DISABLE |\
416e6f2e902SMarian Balakowicz 	HRCWH_CORE_ENABLE |\
417e6f2e902SMarian Balakowicz 	HRCWH_FROM_0X00000100 |\
418e6f2e902SMarian Balakowicz 	HRCWH_BOOTSEQ_DISABLE |\
419e6f2e902SMarian Balakowicz 	HRCWH_SW_WATCHDOG_DISABLE |\
420e6f2e902SMarian Balakowicz 	HRCWH_ROM_LOC_LOCAL_16BIT |\
421e6f2e902SMarian Balakowicz 	HRCWH_TSEC1M_IN_GMII |\
422e6f2e902SMarian Balakowicz 	HRCWH_TSEC2M_IN_GMII )
423e6f2e902SMarian Balakowicz #else
424e6f2e902SMarian Balakowicz #define CFG_HRCW_HIGH (\
425e6f2e902SMarian Balakowicz 	HRCWH_PCI_HOST |\
426e6f2e902SMarian Balakowicz 	HRCWH_32_BIT_PCI |\
427e6f2e902SMarian Balakowicz 	HRCWH_PCI1_ARBITER_ENABLE |\
4286902df56SRafal Jaworowski 	HRCWH_PCI2_ARBITER_DISABLE |\
429e6f2e902SMarian Balakowicz 	HRCWH_CORE_ENABLE |\
430e6f2e902SMarian Balakowicz 	HRCWH_FROM_0X00000100 |\
431e6f2e902SMarian Balakowicz 	HRCWH_BOOTSEQ_DISABLE |\
432e6f2e902SMarian Balakowicz 	HRCWH_SW_WATCHDOG_DISABLE |\
433e6f2e902SMarian Balakowicz 	HRCWH_ROM_LOC_LOCAL_16BIT |\
434e6f2e902SMarian Balakowicz 	HRCWH_TSEC1M_IN_GMII |\
435e6f2e902SMarian Balakowicz 	HRCWH_TSEC2M_IN_GMII )
436e6f2e902SMarian Balakowicz #endif
437e6f2e902SMarian Balakowicz 
4389260a561SKumar Gala /* System IO Config */
4399260a561SKumar Gala #define CFG_SICRH	SICRH_TSOBI1
4409260a561SKumar Gala #define CFG_SICRL	SICRL_LDP_A
4419260a561SKumar Gala 
442e6f2e902SMarian Balakowicz /* i-cache and d-cache disabled */
443e6f2e902SMarian Balakowicz #define CFG_HID0_INIT	0x000000000
444e6f2e902SMarian Balakowicz #define CFG_HID0_FINAL	CFG_HID0_INIT
4456fe16a87SRafal Jaworowski #define CFG_HID2	HID2_HBE
446e6f2e902SMarian Balakowicz 
4472688e2f9SKumar Gala /* DDR 0 - 512M */
4482688e2f9SKumar Gala #define CFG_IBAT0L	(CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
4492688e2f9SKumar Gala #define CFG_IBAT0U	(CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
4502688e2f9SKumar Gala #define CFG_IBAT1L	(CFG_SDRAM_BASE + 0x10000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
4512688e2f9SKumar Gala #define CFG_IBAT1U	(CFG_SDRAM_BASE + 0x10000000 | BATU_BL_256M | BATU_VS | BATU_VP)
4522688e2f9SKumar Gala 
4532688e2f9SKumar Gala /* stack in DCACHE @ 512M (no backing mem) */
4542688e2f9SKumar Gala #define CFG_IBAT2L	(CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
4552688e2f9SKumar Gala #define CFG_IBAT2U	(CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
4562688e2f9SKumar Gala 
4572688e2f9SKumar Gala /* PCI */
4586fe16a87SRafal Jaworowski #ifdef CONFIG_PCI
4596fe16a87SRafal Jaworowski #define CFG_IBAT3L	(CFG_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
4602688e2f9SKumar Gala #define CFG_IBAT3U	(CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
4616fe16a87SRafal Jaworowski #define CFG_IBAT4L	(CFG_PCI1_MEM_BASE + 0x10000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
4622688e2f9SKumar Gala #define CFG_IBAT4U	(CFG_PCI1_MEM_BASE + 0x10000000 | BATU_BL_256M | BATU_VS | BATU_VP)
4632688e2f9SKumar Gala #define CFG_IBAT5L	(CFG_PCI1_IO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
4642688e2f9SKumar Gala #define CFG_IBAT5U	(CFG_PCI1_IO_BASE + 0x10000000 | BATU_BL_16M | BATU_VS | BATU_VP)
4656fe16a87SRafal Jaworowski #else
4666fe16a87SRafal Jaworowski #define CFG_IBAT3L	(0)
4676fe16a87SRafal Jaworowski #define CFG_IBAT3U	(0)
4686fe16a87SRafal Jaworowski #define CFG_IBAT4L	(0)
4696fe16a87SRafal Jaworowski #define CFG_IBAT4U	(0)
4706fe16a87SRafal Jaworowski #define CFG_IBAT5L	(0)
4716fe16a87SRafal Jaworowski #define CFG_IBAT5U	(0)
4726fe16a87SRafal Jaworowski #endif
4732688e2f9SKumar Gala 
4742688e2f9SKumar Gala /* IMMRBAR */
4752688e2f9SKumar Gala #define CFG_IBAT6L	(CFG_IMMRBAR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
4762688e2f9SKumar Gala #define CFG_IBAT6U	(CFG_IMMRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
4772688e2f9SKumar Gala 
4782688e2f9SKumar Gala /* FLASH */
4792688e2f9SKumar Gala #define CFG_IBAT7L	(CFG_FLASH_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
4802688e2f9SKumar Gala #define CFG_IBAT7U	(CFG_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
4812688e2f9SKumar Gala 
4822688e2f9SKumar Gala #define CFG_DBAT0L	CFG_IBAT0L
4832688e2f9SKumar Gala #define CFG_DBAT0U	CFG_IBAT0U
4842688e2f9SKumar Gala #define CFG_DBAT1L	CFG_IBAT1L
4852688e2f9SKumar Gala #define CFG_DBAT1U	CFG_IBAT1U
4862688e2f9SKumar Gala #define CFG_DBAT2L	CFG_IBAT2L
4872688e2f9SKumar Gala #define CFG_DBAT2U	CFG_IBAT2U
4882688e2f9SKumar Gala #define CFG_DBAT3L	CFG_IBAT3L
4892688e2f9SKumar Gala #define CFG_DBAT3U	CFG_IBAT3U
4902688e2f9SKumar Gala #define CFG_DBAT4L	CFG_IBAT4L
4912688e2f9SKumar Gala #define CFG_DBAT4U	CFG_IBAT4U
4922688e2f9SKumar Gala #define CFG_DBAT5L	CFG_IBAT5L
4932688e2f9SKumar Gala #define CFG_DBAT5U	CFG_IBAT5U
4942688e2f9SKumar Gala #define CFG_DBAT6L	CFG_IBAT6L
4952688e2f9SKumar Gala #define CFG_DBAT6U	CFG_IBAT6U
4962688e2f9SKumar Gala #define CFG_DBAT7L	CFG_IBAT7L
4972688e2f9SKumar Gala #define CFG_DBAT7U	CFG_IBAT7U
4982688e2f9SKumar Gala 
499e6f2e902SMarian Balakowicz /*
500e6f2e902SMarian Balakowicz  * Internal Definitions
501e6f2e902SMarian Balakowicz  *
502e6f2e902SMarian Balakowicz  * Boot Flags
503e6f2e902SMarian Balakowicz  */
504e6f2e902SMarian Balakowicz #define BOOTFLAG_COLD		0x01	/* Normal Power-On: Boot from FLASH */
505e6f2e902SMarian Balakowicz #define BOOTFLAG_WARM		0x02	/* Software reboot */
506e6f2e902SMarian Balakowicz 
507e6f2e902SMarian Balakowicz #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
508e6f2e902SMarian Balakowicz #define CONFIG_KGDB_BAUDRATE	230400	/* speed of kgdb serial port */
509e6f2e902SMarian Balakowicz #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
510e6f2e902SMarian Balakowicz #endif
511e6f2e902SMarian Balakowicz 
512e6f2e902SMarian Balakowicz /*
513e6f2e902SMarian Balakowicz  * Environment Configuration
514e6f2e902SMarian Balakowicz  */
515e6f2e902SMarian Balakowicz 
516e6f2e902SMarian Balakowicz #if defined(CONFIG_TSEC_ENET)
517e6f2e902SMarian Balakowicz #define CONFIG_ETHADDR		D2:DA:5E:44:BC:29
518e6f2e902SMarian Balakowicz #define CONFIG_HAS_ETH1
519e6f2e902SMarian Balakowicz #define CONFIG_ETH1ADDR		1E:F3:40:21:92:53
520e6f2e902SMarian Balakowicz #endif
521e6f2e902SMarian Balakowicz 
522e6f2e902SMarian Balakowicz #define CONFIG_IPADDR		192.168.205.1
523e6f2e902SMarian Balakowicz 
524e6f2e902SMarian Balakowicz #define CONFIG_HOSTNAME		tqm8349
525e6f2e902SMarian Balakowicz #define CONFIG_ROOTPATH		/opt/eldk/ppc_6xx
526e6f2e902SMarian Balakowicz #define CONFIG_BOOTFILE		/tftpboot/tqm83xx/uImage
527e6f2e902SMarian Balakowicz 
528e6f2e902SMarian Balakowicz #define CONFIG_SERVERIP		192.168.1.1
529e6f2e902SMarian Balakowicz #define CONFIG_GATEWAYIP	192.168.1.1
530e6f2e902SMarian Balakowicz #define CONFIG_NETMASK		255.255.255.0
531e6f2e902SMarian Balakowicz 
532e6f2e902SMarian Balakowicz #define CONFIG_LOADADDR		200000	/* default location for tftp and bootm */
533e6f2e902SMarian Balakowicz 
534e6f2e902SMarian Balakowicz #define CONFIG_BOOTDELAY	6	/* -1 disables auto-boot */
535e6f2e902SMarian Balakowicz #undef  CONFIG_BOOTARGS			/* the boot command will set bootargs */
536e6f2e902SMarian Balakowicz 
537e6f2e902SMarian Balakowicz #define CONFIG_BAUDRATE		115200
538e6f2e902SMarian Balakowicz 
539e6f2e902SMarian Balakowicz #define CONFIG_PREBOOT	"echo;"	\
540e6f2e902SMarian Balakowicz 	"echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
541e6f2e902SMarian Balakowicz 	"echo"
542e6f2e902SMarian Balakowicz 
543e6f2e902SMarian Balakowicz #undef	CONFIG_BOOTARGS
544e6f2e902SMarian Balakowicz 
545e6f2e902SMarian Balakowicz #define	CONFIG_EXTRA_ENV_SETTINGS					\
546e6f2e902SMarian Balakowicz 	"netdev=eth0\0"							\
547e6f2e902SMarian Balakowicz 	"hostname=tqm83xx\0"						\
548e6f2e902SMarian Balakowicz 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
549fe126d8bSWolfgang Denk 		"nfsroot=${serverip}:${rootpath}\0"			\
550e6f2e902SMarian Balakowicz 	"ramargs=setenv bootargs root=/dev/ram rw\0"			\
551fe126d8bSWolfgang Denk 	"addip=setenv bootargs ${bootargs} "				\
552fe126d8bSWolfgang Denk 		"ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"	\
553fe126d8bSWolfgang Denk 		":${hostname}:${netdev}:off panic=1\0"			\
554fe126d8bSWolfgang Denk 	"addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
555e6f2e902SMarian Balakowicz 	"flash_nfs=run nfsargs addip addtty;"				\
556fe126d8bSWolfgang Denk 		"bootm ${kernel_addr}\0"				\
557e6f2e902SMarian Balakowicz 	"flash_self=run ramargs addip addtty;"				\
558fe126d8bSWolfgang Denk 		"bootm ${kernel_addr} ${ramdisk_addr}\0"		\
559fe126d8bSWolfgang Denk 	"net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;"     \
560e6f2e902SMarian Balakowicz 		"bootm\0"						\
561e6f2e902SMarian Balakowicz 	"rootpath=/opt/eldk/ppc_6xx\0"					\
562e6f2e902SMarian Balakowicz 	"bootfile=/tftpboot/tqm83xx/uImage\0"				\
563e6f2e902SMarian Balakowicz 	"kernel_addr=80060000\0"					\
564e6f2e902SMarian Balakowicz 	"ramdisk_addr=80160000\0"					\
565e6f2e902SMarian Balakowicz 	"load=tftp 100000 /tftpboot/tqm83xx/u-boot.bin\0"		\
566e6f2e902SMarian Balakowicz 	"update=protect off 80000000 8003ffff; "			\
567e6f2e902SMarian Balakowicz 		"era 80000000 8003ffff; cp.b 100000 80000000 40000\0"	\
568e6f2e902SMarian Balakowicz 	"upd=run load;run update\0"					\
569e6f2e902SMarian Balakowicz 	""
570e6f2e902SMarian Balakowicz 
571e6f2e902SMarian Balakowicz #define CONFIG_BOOTCOMMAND	"run flash_self"
572e6f2e902SMarian Balakowicz 
573e6f2e902SMarian Balakowicz /*
574e6f2e902SMarian Balakowicz  * JFFS2 partitions
575e6f2e902SMarian Balakowicz  */
576e6f2e902SMarian Balakowicz /* mtdparts command line support */
577e6f2e902SMarian Balakowicz #define CONFIG_JFFS2_CMDLINE
578e6f2e902SMarian Balakowicz #define MTDIDS_DEFAULT		"nor0=TQM834x-0"
579e6f2e902SMarian Balakowicz 
580e6f2e902SMarian Balakowicz /* default mtd partition table */
581e6f2e902SMarian Balakowicz #define MTDPARTS_DEFAULT	"mtdparts=TQM834x-0:256k(u-boot),128k(env),"\
582e6f2e902SMarian Balakowicz 						"1m(kernel),2m(initrd),"\
583e6f2e902SMarian Balakowicz 						"-(user);"\
584e6f2e902SMarian Balakowicz 
585e6f2e902SMarian Balakowicz #endif	/* __CONFIG_H */
586