xref: /rk3399_rockchip-uboot/include/configs/T4240RDB.h (revision e856bdcfb49291d30b19603fc101bea096c48196)
10b2e13d9SChunhe Lan /*
20b2e13d9SChunhe Lan  * Copyright 2014 Freescale Semiconductor, Inc.
30b2e13d9SChunhe Lan  *
40b2e13d9SChunhe Lan  * SPDX-License-Identifier:	GPL-2.0+
50b2e13d9SChunhe Lan  */
60b2e13d9SChunhe Lan 
70b2e13d9SChunhe Lan /*
80b2e13d9SChunhe Lan  * T4240 RDB board configuration file
90b2e13d9SChunhe Lan  */
100b2e13d9SChunhe Lan #ifndef __CONFIG_H
110b2e13d9SChunhe Lan #define __CONFIG_H
120b2e13d9SChunhe Lan 
130b2e13d9SChunhe Lan #define CONFIG_FSL_SATA_V2
140b2e13d9SChunhe Lan #define CONFIG_PCIE4
150b2e13d9SChunhe Lan 
160b2e13d9SChunhe Lan #define CONFIG_ICS307_REFCLK_HZ		25000000  /* ICS307 ref clk freq */
170b2e13d9SChunhe Lan 
180b2e13d9SChunhe Lan #ifdef CONFIG_RAMBOOT_PBL
190b2e13d9SChunhe Lan #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t4rdb/t4_pbi.cfg
20373762c3SChunhe Lan #ifndef CONFIG_SDCARD
21373762c3SChunhe Lan #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
22373762c3SChunhe Lan #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
23373762c3SChunhe Lan #else
24373762c3SChunhe Lan #define CONFIG_SPL_FLUSH_IMAGE
25373762c3SChunhe Lan #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
26373762c3SChunhe Lan #define CONFIG_SYS_TEXT_BASE		0x00201000
27373762c3SChunhe Lan #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
28373762c3SChunhe Lan #define CONFIG_SPL_PAD_TO		0x40000
29373762c3SChunhe Lan #define CONFIG_SPL_MAX_SIZE		0x28000
30373762c3SChunhe Lan #define RESET_VECTOR_OFFSET		0x27FFC
31373762c3SChunhe Lan #define BOOT_PAGE_OFFSET		0x27000
32373762c3SChunhe Lan 
33373762c3SChunhe Lan #ifdef	CONFIG_SDCARD
34373762c3SChunhe Lan #define CONFIG_RESET_VECTOR_ADDRESS	0x200FFC
35373762c3SChunhe Lan #define CONFIG_SPL_MMC_MINIMAL
36373762c3SChunhe Lan #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
37373762c3SChunhe Lan #define CONFIG_SYS_MMC_U_BOOT_DST	0x00200000
38373762c3SChunhe Lan #define CONFIG_SYS_MMC_U_BOOT_START	0x00200000
39373762c3SChunhe Lan #define CONFIG_SYS_MMC_U_BOOT_OFFS	(260 << 10)
40373762c3SChunhe Lan #ifndef CONFIG_SPL_BUILD
41373762c3SChunhe Lan #define CONFIG_SYS_MPC85XX_NO_RESETVEC
420b2e13d9SChunhe Lan #endif
43373762c3SChunhe Lan #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
44ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t4rdb/t4_sd_rcw.cfg
45373762c3SChunhe Lan #define CONFIG_SPL_MMC_BOOT
46373762c3SChunhe Lan #endif
47373762c3SChunhe Lan 
48373762c3SChunhe Lan #ifdef CONFIG_SPL_BUILD
49373762c3SChunhe Lan #define CONFIG_SPL_SKIP_RELOCATE
50373762c3SChunhe Lan #define CONFIG_SPL_COMMON_INIT_DDR
51373762c3SChunhe Lan #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
52373762c3SChunhe Lan #endif
53373762c3SChunhe Lan 
54373762c3SChunhe Lan #endif
55373762c3SChunhe Lan #endif /* CONFIG_RAMBOOT_PBL */
560b2e13d9SChunhe Lan 
570b2e13d9SChunhe Lan #define CONFIG_DDR_ECC
580b2e13d9SChunhe Lan 
590b2e13d9SChunhe Lan #define CONFIG_CMD_REGINFO
600b2e13d9SChunhe Lan 
610b2e13d9SChunhe Lan /* High Level Configuration Options */
620b2e13d9SChunhe Lan #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
630b2e13d9SChunhe Lan #define CONFIG_MP			/* support multiple processors */
640b2e13d9SChunhe Lan 
650b2e13d9SChunhe Lan #ifndef CONFIG_SYS_TEXT_BASE
660b2e13d9SChunhe Lan #define CONFIG_SYS_TEXT_BASE	0xeff40000
670b2e13d9SChunhe Lan #endif
680b2e13d9SChunhe Lan 
690b2e13d9SChunhe Lan #ifndef CONFIG_RESET_VECTOR_ADDRESS
700b2e13d9SChunhe Lan #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
710b2e13d9SChunhe Lan #endif
720b2e13d9SChunhe Lan 
730b2e13d9SChunhe Lan #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
7451370d56SYork Sun #define CONFIG_SYS_NUM_CPC		CONFIG_SYS_NUM_DDR_CTLRS
75737537efSRuchika Gupta #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
76b38eaec5SRobert P. J. Day #define CONFIG_PCIE1			/* PCIE controller 1 */
77b38eaec5SRobert P. J. Day #define CONFIG_PCIE2			/* PCIE controller 2 */
78b38eaec5SRobert P. J. Day #define CONFIG_PCIE3			/* PCIE controller 3 */
790b2e13d9SChunhe Lan #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
800b2e13d9SChunhe Lan #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
810b2e13d9SChunhe Lan 
820b2e13d9SChunhe Lan #define CONFIG_ENV_OVERWRITE
830b2e13d9SChunhe Lan 
840b2e13d9SChunhe Lan /*
850b2e13d9SChunhe Lan  * These can be toggled for performance analysis, otherwise use default.
860b2e13d9SChunhe Lan  */
870b2e13d9SChunhe Lan #define CONFIG_SYS_CACHE_STASHING
880b2e13d9SChunhe Lan #define CONFIG_BTB			/* toggle branch predition */
890b2e13d9SChunhe Lan #ifdef CONFIG_DDR_ECC
900b2e13d9SChunhe Lan #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
910b2e13d9SChunhe Lan #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
920b2e13d9SChunhe Lan #endif
930b2e13d9SChunhe Lan 
940b2e13d9SChunhe Lan #define CONFIG_ENABLE_36BIT_PHYS
950b2e13d9SChunhe Lan 
960b2e13d9SChunhe Lan #define CONFIG_ADDR_MAP
970b2e13d9SChunhe Lan #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
980b2e13d9SChunhe Lan 
990b2e13d9SChunhe Lan #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
1000b2e13d9SChunhe Lan #define CONFIG_SYS_MEMTEST_END		0x00400000
1010b2e13d9SChunhe Lan #define CONFIG_SYS_ALT_MEMTEST
1020b2e13d9SChunhe Lan #define CONFIG_PANIC_HANG	/* do not reset board on panic */
1030b2e13d9SChunhe Lan 
1040b2e13d9SChunhe Lan /*
1050b2e13d9SChunhe Lan  *  Config the L3 Cache as L3 SRAM
1060b2e13d9SChunhe Lan  */
107373762c3SChunhe Lan #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
108373762c3SChunhe Lan #define CONFIG_SYS_L3_SIZE		(512 << 10)
109373762c3SChunhe Lan #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
110373762c3SChunhe Lan #ifdef CONFIG_RAMBOOT_PBL
111373762c3SChunhe Lan #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
112373762c3SChunhe Lan #endif
113373762c3SChunhe Lan #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
114373762c3SChunhe Lan #define CONFIG_SPL_RELOC_MALLOC_SIZE	(50 << 10)
115373762c3SChunhe Lan #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
116373762c3SChunhe Lan #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
1170b2e13d9SChunhe Lan 
1180b2e13d9SChunhe Lan #define CONFIG_SYS_DCSRBAR		0xf0000000
1190b2e13d9SChunhe Lan #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
1200b2e13d9SChunhe Lan 
1210b2e13d9SChunhe Lan /*
1220b2e13d9SChunhe Lan  * DDR Setup
1230b2e13d9SChunhe Lan  */
1240b2e13d9SChunhe Lan #define CONFIG_VERY_BIG_RAM
1250b2e13d9SChunhe Lan #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
1260b2e13d9SChunhe Lan #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
1270b2e13d9SChunhe Lan 
1280b2e13d9SChunhe Lan #define CONFIG_DIMM_SLOTS_PER_CTLR	1
1290b2e13d9SChunhe Lan #define CONFIG_CHIP_SELECTS_PER_CTRL	4
1300b2e13d9SChunhe Lan #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
1310b2e13d9SChunhe Lan 
1320b2e13d9SChunhe Lan #define CONFIG_DDR_SPD
1330b2e13d9SChunhe Lan 
1340b2e13d9SChunhe Lan /*
1350b2e13d9SChunhe Lan  * IFC Definitions
1360b2e13d9SChunhe Lan  */
1370b2e13d9SChunhe Lan #define CONFIG_SYS_FLASH_BASE	0xe0000000
1380b2e13d9SChunhe Lan #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
1390b2e13d9SChunhe Lan 
140373762c3SChunhe Lan #ifdef CONFIG_SPL_BUILD
141373762c3SChunhe Lan #define CONFIG_SYS_MONITOR_BASE		CONFIG_SPL_TEXT_BASE
142373762c3SChunhe Lan #else
1430b2e13d9SChunhe Lan #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE
144373762c3SChunhe Lan #endif
1450b2e13d9SChunhe Lan 
1460b2e13d9SChunhe Lan #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
1470b2e13d9SChunhe Lan #define CONFIG_MISC_INIT_R
1480b2e13d9SChunhe Lan 
1490b2e13d9SChunhe Lan #define CONFIG_HWCONFIG
1500b2e13d9SChunhe Lan 
1510b2e13d9SChunhe Lan /* define to use L1 as initial stack */
1520b2e13d9SChunhe Lan #define CONFIG_L1_INIT_RAM
1530b2e13d9SChunhe Lan #define CONFIG_SYS_INIT_RAM_LOCK
1540b2e13d9SChunhe Lan #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
1550b2e13d9SChunhe Lan #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
156b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe03c000
1570b2e13d9SChunhe Lan /* The assembler doesn't like typecast */
1580b2e13d9SChunhe Lan #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
1590b2e13d9SChunhe Lan 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
1600b2e13d9SChunhe Lan 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
1610b2e13d9SChunhe Lan #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
1620b2e13d9SChunhe Lan 
1630b2e13d9SChunhe Lan #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
1640b2e13d9SChunhe Lan 					GENERATED_GBL_DATA_SIZE)
1650b2e13d9SChunhe Lan #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
1660b2e13d9SChunhe Lan 
167373762c3SChunhe Lan #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
1680b2e13d9SChunhe Lan #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
1690b2e13d9SChunhe Lan 
1700b2e13d9SChunhe Lan /* Serial Port - controlled on board with jumper J8
1710b2e13d9SChunhe Lan  * open - index 2
1720b2e13d9SChunhe Lan  * shorted - index 1
1730b2e13d9SChunhe Lan  */
1740b2e13d9SChunhe Lan #define CONFIG_CONS_INDEX	1
1750b2e13d9SChunhe Lan #define CONFIG_SYS_NS16550_SERIAL
1760b2e13d9SChunhe Lan #define CONFIG_SYS_NS16550_REG_SIZE	1
1770b2e13d9SChunhe Lan #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
1780b2e13d9SChunhe Lan 
1790b2e13d9SChunhe Lan #define CONFIG_SYS_BAUDRATE_TABLE	\
1800b2e13d9SChunhe Lan 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
1810b2e13d9SChunhe Lan 
1820b2e13d9SChunhe Lan #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
1830b2e13d9SChunhe Lan #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
1840b2e13d9SChunhe Lan #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
1850b2e13d9SChunhe Lan #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
1860b2e13d9SChunhe Lan 
1870b2e13d9SChunhe Lan /* I2C */
1880b2e13d9SChunhe Lan #define CONFIG_SYS_I2C
1890b2e13d9SChunhe Lan #define CONFIG_SYS_I2C_FSL
1900b2e13d9SChunhe Lan #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
1910b2e13d9SChunhe Lan #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
1920b2e13d9SChunhe Lan #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
1930b2e13d9SChunhe Lan #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
1940b2e13d9SChunhe Lan 
1950b2e13d9SChunhe Lan /*
1960b2e13d9SChunhe Lan  * General PCI
1970b2e13d9SChunhe Lan  * Memory space is mapped 1-1, but I/O space must start from 0.
1980b2e13d9SChunhe Lan  */
1990b2e13d9SChunhe Lan 
2000b2e13d9SChunhe Lan /* controller 1, direct to uli, tgtid 3, Base address 20000 */
2010b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
2020b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
2030b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
2040b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
2050b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
2060b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
2070b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
2080b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
2090b2e13d9SChunhe Lan 
2100b2e13d9SChunhe Lan /* controller 2, Slot 2, tgtid 2, Base address 201000 */
2110b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
2120b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
2130b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
2140b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
2150b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
2160b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
2170b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
2180b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
2190b2e13d9SChunhe Lan 
2200b2e13d9SChunhe Lan /* controller 3, Slot 1, tgtid 1, Base address 202000 */
2210b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE3_MEM_VIRT	0xc0000000
2220b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
2230b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc40000000ull
2240b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
2250b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
2260b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
2270b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
2280b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
2290b2e13d9SChunhe Lan 
2300b2e13d9SChunhe Lan /* controller 4, Base address 203000 */
2310b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
2320b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc60000000ull
2330b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE4_MEM_SIZE	0x20000000	/* 512M */
2340b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
2350b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
2360b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
2370b2e13d9SChunhe Lan 
2380b2e13d9SChunhe Lan #ifdef CONFIG_PCI
2390b2e13d9SChunhe Lan #define CONFIG_PCI_INDIRECT_BRIDGE
2400b2e13d9SChunhe Lan 
2410b2e13d9SChunhe Lan #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
2420b2e13d9SChunhe Lan #endif	/* CONFIG_PCI */
2430b2e13d9SChunhe Lan 
2440b2e13d9SChunhe Lan /* SATA */
2450b2e13d9SChunhe Lan #ifdef CONFIG_FSL_SATA_V2
2460b2e13d9SChunhe Lan #define CONFIG_LIBATA
2470b2e13d9SChunhe Lan #define CONFIG_FSL_SATA
2480b2e13d9SChunhe Lan 
2490b2e13d9SChunhe Lan #define CONFIG_SYS_SATA_MAX_DEVICE	2
2500b2e13d9SChunhe Lan #define CONFIG_SATA1
2510b2e13d9SChunhe Lan #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
2520b2e13d9SChunhe Lan #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
2530b2e13d9SChunhe Lan #define CONFIG_SATA2
2540b2e13d9SChunhe Lan #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
2550b2e13d9SChunhe Lan #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
2560b2e13d9SChunhe Lan 
2570b2e13d9SChunhe Lan #define CONFIG_LBA48
2580b2e13d9SChunhe Lan #define CONFIG_CMD_SATA
2590b2e13d9SChunhe Lan #endif
2600b2e13d9SChunhe Lan 
2610b2e13d9SChunhe Lan #ifdef CONFIG_FMAN_ENET
2620b2e13d9SChunhe Lan #define CONFIG_MII		/* MII PHY management */
2630b2e13d9SChunhe Lan #define CONFIG_ETHPRIME		"FM1@DTSEC1"
2640b2e13d9SChunhe Lan #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
2650b2e13d9SChunhe Lan #endif
2660b2e13d9SChunhe Lan 
2670b2e13d9SChunhe Lan /*
2680b2e13d9SChunhe Lan  * Environment
2690b2e13d9SChunhe Lan  */
2700b2e13d9SChunhe Lan #define CONFIG_LOADS_ECHO		/* echo on for serial download */
2710b2e13d9SChunhe Lan #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
2720b2e13d9SChunhe Lan 
2730b2e13d9SChunhe Lan /*
2740b2e13d9SChunhe Lan  * Command line configuration.
2750b2e13d9SChunhe Lan  */
2760b2e13d9SChunhe Lan #define CONFIG_CMD_ERRATA
2770b2e13d9SChunhe Lan #define CONFIG_CMD_IRQ
2780b2e13d9SChunhe Lan 
2790b2e13d9SChunhe Lan #ifdef CONFIG_PCI
2800b2e13d9SChunhe Lan #define CONFIG_CMD_PCI
2810b2e13d9SChunhe Lan #endif
2820b2e13d9SChunhe Lan 
2830b2e13d9SChunhe Lan /*
2840b2e13d9SChunhe Lan  * Miscellaneous configurable options
2850b2e13d9SChunhe Lan  */
2860b2e13d9SChunhe Lan #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
2870b2e13d9SChunhe Lan #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
2880b2e13d9SChunhe Lan #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
2890b2e13d9SChunhe Lan #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
2900b2e13d9SChunhe Lan #ifdef CONFIG_CMD_KGDB
2910b2e13d9SChunhe Lan #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
2920b2e13d9SChunhe Lan #else
2930b2e13d9SChunhe Lan #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
2940b2e13d9SChunhe Lan #endif
2950b2e13d9SChunhe Lan #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
2960b2e13d9SChunhe Lan #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
2970b2e13d9SChunhe Lan #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
2980b2e13d9SChunhe Lan 
2990b2e13d9SChunhe Lan /*
3000b2e13d9SChunhe Lan  * For booting Linux, the board info and command line data
3010b2e13d9SChunhe Lan  * have to be in the first 64 MB of memory, since this is
3020b2e13d9SChunhe Lan  * the maximum mapped by the Linux kernel during initialization.
3030b2e13d9SChunhe Lan  */
3040b2e13d9SChunhe Lan #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
3050b2e13d9SChunhe Lan #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
3060b2e13d9SChunhe Lan 
3070b2e13d9SChunhe Lan #ifdef CONFIG_CMD_KGDB
3080b2e13d9SChunhe Lan #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
3090b2e13d9SChunhe Lan #endif
3100b2e13d9SChunhe Lan 
3110b2e13d9SChunhe Lan /*
3120b2e13d9SChunhe Lan  * Environment Configuration
3130b2e13d9SChunhe Lan  */
3140b2e13d9SChunhe Lan #define CONFIG_ROOTPATH		"/opt/nfsroot"
3150b2e13d9SChunhe Lan #define CONFIG_BOOTFILE		"uImage"
3160b2e13d9SChunhe Lan #define CONFIG_UBOOTPATH	"u-boot.bin"	/* U-Boot image on TFTP server*/
3170b2e13d9SChunhe Lan 
3180b2e13d9SChunhe Lan /* default location for tftp and bootm */
3190b2e13d9SChunhe Lan #define CONFIG_LOADADDR		1000000
3200b2e13d9SChunhe Lan 
3210b2e13d9SChunhe Lan #define CONFIG_BAUDRATE	115200
3220b2e13d9SChunhe Lan 
3230b2e13d9SChunhe Lan #define CONFIG_HVBOOT					\
3240b2e13d9SChunhe Lan 	"setenv bootargs config-addr=0x60000000; "	\
3250b2e13d9SChunhe Lan 	"bootm 0x01000000 - 0x00f00000"
3260b2e13d9SChunhe Lan 
327*e856bdcfSMasahiro Yamada #ifndef CONFIG_MTD_NOR_FLASH
3280b2e13d9SChunhe Lan #ifndef CONFIG_RAMBOOT_PBL
3290b2e13d9SChunhe Lan #define CONFIG_ENV_IS_NOWHERE
3300b2e13d9SChunhe Lan #endif
3310b2e13d9SChunhe Lan #else
3320b2e13d9SChunhe Lan #define CONFIG_FLASH_CFI_DRIVER
3330b2e13d9SChunhe Lan #define CONFIG_SYS_FLASH_CFI
3340b2e13d9SChunhe Lan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
3350b2e13d9SChunhe Lan #endif
3360b2e13d9SChunhe Lan 
3370b2e13d9SChunhe Lan #if defined(CONFIG_SPIFLASH)
3380b2e13d9SChunhe Lan #define CONFIG_SYS_EXTRA_ENV_RELOC
3390b2e13d9SChunhe Lan #define CONFIG_ENV_IS_IN_SPI_FLASH
3400b2e13d9SChunhe Lan #define CONFIG_ENV_SPI_BUS              0
3410b2e13d9SChunhe Lan #define CONFIG_ENV_SPI_CS               0
3420b2e13d9SChunhe Lan #define CONFIG_ENV_SPI_MAX_HZ           10000000
3430b2e13d9SChunhe Lan #define CONFIG_ENV_SPI_MODE             0
3440b2e13d9SChunhe Lan #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
3450b2e13d9SChunhe Lan #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
3460b2e13d9SChunhe Lan #define CONFIG_ENV_SECT_SIZE            0x10000
3470b2e13d9SChunhe Lan #elif defined(CONFIG_SDCARD)
3480b2e13d9SChunhe Lan #define CONFIG_SYS_EXTRA_ENV_RELOC
3490b2e13d9SChunhe Lan #define CONFIG_ENV_IS_IN_MMC
3500b2e13d9SChunhe Lan #define CONFIG_SYS_MMC_ENV_DEV          0
3510b2e13d9SChunhe Lan #define CONFIG_ENV_SIZE			0x2000
352373762c3SChunhe Lan #define CONFIG_ENV_OFFSET		(512 * 0x800)
3530b2e13d9SChunhe Lan #elif defined(CONFIG_NAND)
3540b2e13d9SChunhe Lan #define CONFIG_SYS_EXTRA_ENV_RELOC
3550b2e13d9SChunhe Lan #define CONFIG_ENV_IS_IN_NAND
3560b2e13d9SChunhe Lan #define CONFIG_ENV_SIZE			CONFIG_SYS_NAND_BLOCK_SIZE
3570b2e13d9SChunhe Lan #define CONFIG_ENV_OFFSET		(7 * CONFIG_SYS_NAND_BLOCK_SIZE)
3580b2e13d9SChunhe Lan #elif defined(CONFIG_ENV_IS_NOWHERE)
3590b2e13d9SChunhe Lan #define CONFIG_ENV_SIZE		0x2000
3600b2e13d9SChunhe Lan #else
3610b2e13d9SChunhe Lan #define CONFIG_ENV_IS_IN_FLASH
3620b2e13d9SChunhe Lan #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
3630b2e13d9SChunhe Lan #define CONFIG_ENV_SIZE		0x2000
3640b2e13d9SChunhe Lan #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
3650b2e13d9SChunhe Lan #endif
3660b2e13d9SChunhe Lan 
3670b2e13d9SChunhe Lan #define CONFIG_SYS_CLK_FREQ	66666666
3680b2e13d9SChunhe Lan #define CONFIG_DDR_CLK_FREQ	133333333
3690b2e13d9SChunhe Lan 
3700b2e13d9SChunhe Lan #ifndef __ASSEMBLY__
3710b2e13d9SChunhe Lan unsigned long get_board_sys_clk(void);
3720b2e13d9SChunhe Lan unsigned long get_board_ddr_clk(void);
3730b2e13d9SChunhe Lan #endif
3740b2e13d9SChunhe Lan 
3750b2e13d9SChunhe Lan /*
3760b2e13d9SChunhe Lan  * DDR Setup
3770b2e13d9SChunhe Lan  */
3780b2e13d9SChunhe Lan #define CONFIG_SYS_SPD_BUS_NUM	0
3790b2e13d9SChunhe Lan #define SPD_EEPROM_ADDRESS1	0x52
3800b2e13d9SChunhe Lan #define SPD_EEPROM_ADDRESS2	0x54
3810b2e13d9SChunhe Lan #define SPD_EEPROM_ADDRESS3	0x56
3820b2e13d9SChunhe Lan #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1	/* for p3041/p5010 */
3830b2e13d9SChunhe Lan #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
3840b2e13d9SChunhe Lan 
3850b2e13d9SChunhe Lan /*
3860b2e13d9SChunhe Lan  * IFC Definitions
3870b2e13d9SChunhe Lan  */
3880b2e13d9SChunhe Lan #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
3890b2e13d9SChunhe Lan #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
3900b2e13d9SChunhe Lan 				+ 0x8000000) | \
3910b2e13d9SChunhe Lan 				CSPR_PORT_SIZE_16 | \
3920b2e13d9SChunhe Lan 				CSPR_MSEL_NOR | \
3930b2e13d9SChunhe Lan 				CSPR_V)
3940b2e13d9SChunhe Lan #define CONFIG_SYS_NOR1_CSPR_EXT	(0xf)
3950b2e13d9SChunhe Lan #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
3960b2e13d9SChunhe Lan 				CSPR_PORT_SIZE_16 | \
3970b2e13d9SChunhe Lan 				CSPR_MSEL_NOR | \
3980b2e13d9SChunhe Lan 				CSPR_V)
3990b2e13d9SChunhe Lan #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
4000b2e13d9SChunhe Lan /* NOR Flash Timing Params */
4010b2e13d9SChunhe Lan #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
4020b2e13d9SChunhe Lan 
4030b2e13d9SChunhe Lan #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
4040b2e13d9SChunhe Lan 				FTIM0_NOR_TEADC(0x5) | \
4050b2e13d9SChunhe Lan 				FTIM0_NOR_TEAHC(0x5))
4060b2e13d9SChunhe Lan #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
4070b2e13d9SChunhe Lan 				FTIM1_NOR_TRAD_NOR(0x1A) |\
4080b2e13d9SChunhe Lan 				FTIM1_NOR_TSEQRAD_NOR(0x13))
4090b2e13d9SChunhe Lan #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
4100b2e13d9SChunhe Lan 				FTIM2_NOR_TCH(0x4) | \
4110b2e13d9SChunhe Lan 				FTIM2_NOR_TWPH(0x0E) | \
4120b2e13d9SChunhe Lan 				FTIM2_NOR_TWP(0x1c))
4130b2e13d9SChunhe Lan #define CONFIG_SYS_NOR_FTIM3	0x0
4140b2e13d9SChunhe Lan 
4150b2e13d9SChunhe Lan #define CONFIG_SYS_FLASH_QUIET_TEST
4160b2e13d9SChunhe Lan #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
4170b2e13d9SChunhe Lan 
4180b2e13d9SChunhe Lan #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
4190b2e13d9SChunhe Lan #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
4200b2e13d9SChunhe Lan #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
4210b2e13d9SChunhe Lan #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
4220b2e13d9SChunhe Lan 
4230b2e13d9SChunhe Lan #define CONFIG_SYS_FLASH_EMPTY_INFO
4240b2e13d9SChunhe Lan #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS \
4250b2e13d9SChunhe Lan 					+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
4260b2e13d9SChunhe Lan 
4270b2e13d9SChunhe Lan /* NAND Flash on IFC */
4280b2e13d9SChunhe Lan #define CONFIG_NAND_FSL_IFC
4290b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_MAX_ECCPOS	256
4300b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_MAX_OOBFREE	2
4310b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_BASE		0xff800000
4320b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
4330b2e13d9SChunhe Lan 
4340b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
4350b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
4360b2e13d9SChunhe Lan 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
4370b2e13d9SChunhe Lan 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
4380b2e13d9SChunhe Lan 				| CSPR_V)
4390b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
4400b2e13d9SChunhe Lan 
4410b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
4420b2e13d9SChunhe Lan 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
4430b2e13d9SChunhe Lan 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
4440b2e13d9SChunhe Lan 				| CSOR_NAND_RAL_3	/* RAL = 2Byes */ \
4450b2e13d9SChunhe Lan 				| CSOR_NAND_PGS_4K	/* Page Size = 4K */ \
4460b2e13d9SChunhe Lan 				| CSOR_NAND_SPRZ_224	/* Spare size = 224 */ \
4470b2e13d9SChunhe Lan 				| CSOR_NAND_PB(128))	/*Page Per Block = 128*/
4480b2e13d9SChunhe Lan 
4490b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_ONFI_DETECTION
4500b2e13d9SChunhe Lan 
4510b2e13d9SChunhe Lan /* ONFI NAND Flash mode0 Timing Params */
4520b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
4530b2e13d9SChunhe Lan 					FTIM0_NAND_TWP(0x18)   | \
4540b2e13d9SChunhe Lan 					FTIM0_NAND_TWCHT(0x07) | \
4550b2e13d9SChunhe Lan 					FTIM0_NAND_TWH(0x0a))
4560b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
4570b2e13d9SChunhe Lan 					FTIM1_NAND_TWBE(0x39)  | \
4580b2e13d9SChunhe Lan 					FTIM1_NAND_TRR(0x0e)   | \
4590b2e13d9SChunhe Lan 					FTIM1_NAND_TRP(0x18))
4600b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
4610b2e13d9SChunhe Lan 					FTIM2_NAND_TREH(0x0a) | \
4620b2e13d9SChunhe Lan 					FTIM2_NAND_TWHRE(0x1e))
4630b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_FTIM3		0x0
4640b2e13d9SChunhe Lan 
4650b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_DDR_LAW		11
4660b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
4670b2e13d9SChunhe Lan #define CONFIG_SYS_MAX_NAND_DEVICE	1
4680b2e13d9SChunhe Lan #define CONFIG_CMD_NAND
4690b2e13d9SChunhe Lan 
4700b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_BLOCK_SIZE	(512 * 1024)
4710b2e13d9SChunhe Lan 
4720b2e13d9SChunhe Lan #if defined(CONFIG_NAND)
4730b2e13d9SChunhe Lan #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
4740b2e13d9SChunhe Lan #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
4750b2e13d9SChunhe Lan #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
4760b2e13d9SChunhe Lan #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
4770b2e13d9SChunhe Lan #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
4780b2e13d9SChunhe Lan #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
4790b2e13d9SChunhe Lan #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
4800b2e13d9SChunhe Lan #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
4810b2e13d9SChunhe Lan #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR0_CSPR_EXT
4820b2e13d9SChunhe Lan #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR0_CSPR
4830b2e13d9SChunhe Lan #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
4840b2e13d9SChunhe Lan #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
4850b2e13d9SChunhe Lan #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
4860b2e13d9SChunhe Lan #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
4870b2e13d9SChunhe Lan #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
4880b2e13d9SChunhe Lan #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
4890b2e13d9SChunhe Lan #else
4900b2e13d9SChunhe Lan #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
4910b2e13d9SChunhe Lan #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
4920b2e13d9SChunhe Lan #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
4930b2e13d9SChunhe Lan #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
4940b2e13d9SChunhe Lan #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
4950b2e13d9SChunhe Lan #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
4960b2e13d9SChunhe Lan #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
4970b2e13d9SChunhe Lan #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
4980b2e13d9SChunhe Lan #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NAND_CSPR_EXT
4990b2e13d9SChunhe Lan #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
5000b2e13d9SChunhe Lan #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
5010b2e13d9SChunhe Lan #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
5020b2e13d9SChunhe Lan #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
5030b2e13d9SChunhe Lan #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
5040b2e13d9SChunhe Lan #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
5050b2e13d9SChunhe Lan #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
5060b2e13d9SChunhe Lan #endif
5070b2e13d9SChunhe Lan #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR1_CSPR_EXT
5080b2e13d9SChunhe Lan #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR1_CSPR
5090b2e13d9SChunhe Lan #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
5100b2e13d9SChunhe Lan #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
5110b2e13d9SChunhe Lan #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
5120b2e13d9SChunhe Lan #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
5130b2e13d9SChunhe Lan #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
5140b2e13d9SChunhe Lan #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
5150b2e13d9SChunhe Lan 
516ab06b236SChunhe Lan /* CPLD on IFC */
517ab06b236SChunhe Lan #define CONFIG_SYS_CPLD_BASE	0xffdf0000
518ab06b236SChunhe Lan #define CONFIG_SYS_CPLD_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_CPLD_BASE)
519ab06b236SChunhe Lan #define CONFIG_SYS_CSPR3_EXT	(0xf)
520ab06b236SChunhe Lan #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
521ab06b236SChunhe Lan 				| CSPR_PORT_SIZE_8 \
522ab06b236SChunhe Lan 				| CSPR_MSEL_GPCM \
523ab06b236SChunhe Lan 				| CSPR_V)
524ab06b236SChunhe Lan 
525ab06b236SChunhe Lan #define CONFIG_SYS_AMASK3	IFC_AMASK(4*1024)
526ab06b236SChunhe Lan #define CONFIG_SYS_CSOR3	0x0
527ab06b236SChunhe Lan 
528ab06b236SChunhe Lan /* CPLD Timing parameters for IFC CS3 */
529ab06b236SChunhe Lan #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
530ab06b236SChunhe Lan 					FTIM0_GPCM_TEADC(0x0e) | \
531ab06b236SChunhe Lan 					FTIM0_GPCM_TEAHC(0x0e))
532ab06b236SChunhe Lan #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0x0e) | \
533ab06b236SChunhe Lan 					FTIM1_GPCM_TRAD(0x1f))
534ab06b236SChunhe Lan #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
5351b5c2b51SChunhe Lan 					FTIM2_GPCM_TCH(0x8) | \
536ab06b236SChunhe Lan 					FTIM2_GPCM_TWP(0x1f))
537ab06b236SChunhe Lan #define CONFIG_SYS_CS3_FTIM3		0x0
538ab06b236SChunhe Lan 
5390b2e13d9SChunhe Lan #if defined(CONFIG_RAMBOOT_PBL)
5400b2e13d9SChunhe Lan #define CONFIG_SYS_RAMBOOT
5410b2e13d9SChunhe Lan #endif
5420b2e13d9SChunhe Lan 
5430b2e13d9SChunhe Lan /* I2C */
5440b2e13d9SChunhe Lan #define CONFIG_SYS_FSL_I2C_SPEED	100000	/* I2C speed */
5450b2e13d9SChunhe Lan #define CONFIG_SYS_FSL_I2C2_SPEED	100000	/* I2C2 speed */
5460b2e13d9SChunhe Lan #define I2C_MUX_PCA_ADDR_PRI		0x77 /* I2C bus multiplexer,primary */
5470b2e13d9SChunhe Lan #define I2C_MUX_PCA_ADDR_SEC		0x76 /* I2C bus multiplexer,secondary */
5480b2e13d9SChunhe Lan 
5490b2e13d9SChunhe Lan #define I2C_MUX_CH_DEFAULT	0x8
5500b2e13d9SChunhe Lan #define I2C_MUX_CH_VOL_MONITOR	0xa
5510b2e13d9SChunhe Lan #define I2C_MUX_CH_VSC3316_FS	0xc
5520b2e13d9SChunhe Lan #define I2C_MUX_CH_VSC3316_BS	0xd
5530b2e13d9SChunhe Lan 
5540b2e13d9SChunhe Lan /* Voltage monitor on channel 2*/
5550b2e13d9SChunhe Lan #define I2C_VOL_MONITOR_ADDR		0x40
5560b2e13d9SChunhe Lan #define I2C_VOL_MONITOR_BUS_V_OFFSET	0x2
5570b2e13d9SChunhe Lan #define I2C_VOL_MONITOR_BUS_V_OVF	0x1
5580b2e13d9SChunhe Lan #define I2C_VOL_MONITOR_BUS_V_SHIFT	3
5590b2e13d9SChunhe Lan 
5602f66a828SYing Zhang #define CONFIG_VID_FLS_ENV		"t4240rdb_vdd_mv"
5612f66a828SYing Zhang #ifndef CONFIG_SPL_BUILD
5622f66a828SYing Zhang #define CONFIG_VID
5632f66a828SYing Zhang #endif
5642f66a828SYing Zhang #define CONFIG_VOL_MONITOR_IR36021_SET
5652f66a828SYing Zhang #define CONFIG_VOL_MONITOR_IR36021_READ
5662f66a828SYing Zhang /* The lowest and highest voltage allowed for T4240RDB */
5672f66a828SYing Zhang #define VDD_MV_MIN			819
5682f66a828SYing Zhang #define VDD_MV_MAX			1212
5692f66a828SYing Zhang 
5700b2e13d9SChunhe Lan /*
5710b2e13d9SChunhe Lan  * eSPI - Enhanced SPI
5720b2e13d9SChunhe Lan  */
5730b2e13d9SChunhe Lan #define CONFIG_SF_DEFAULT_SPEED         10000000
5740b2e13d9SChunhe Lan #define CONFIG_SF_DEFAULT_MODE          0
5750b2e13d9SChunhe Lan 
5760b2e13d9SChunhe Lan /* Qman/Bman */
5770b2e13d9SChunhe Lan #ifndef CONFIG_NOBQFMAN
5780b2e13d9SChunhe Lan #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
5790b2e13d9SChunhe Lan #define CONFIG_SYS_BMAN_NUM_PORTALS	50
5800b2e13d9SChunhe Lan #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
5810b2e13d9SChunhe Lan #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
5820b2e13d9SChunhe Lan #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
5833fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
5843fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
5853fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
5863fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
5873fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
5883fa66db4SJeffrey Ladouceur 					CONFIG_SYS_BMAN_CENA_SIZE)
5893fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
5903fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
5910b2e13d9SChunhe Lan #define CONFIG_SYS_QMAN_NUM_PORTALS	50
5920b2e13d9SChunhe Lan #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
5930b2e13d9SChunhe Lan #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
5940b2e13d9SChunhe Lan #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
5953fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
5963fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
5973fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
5983fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
5993fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
6003fa66db4SJeffrey Ladouceur 					CONFIG_SYS_QMAN_CENA_SIZE)
6013fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
6023fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
6030b2e13d9SChunhe Lan 
6040b2e13d9SChunhe Lan #define CONFIG_SYS_DPAA_FMAN
6050b2e13d9SChunhe Lan #define CONFIG_SYS_DPAA_PME
6060b2e13d9SChunhe Lan #define CONFIG_SYS_PMAN
6070b2e13d9SChunhe Lan #define CONFIG_SYS_DPAA_DCE
6080b2e13d9SChunhe Lan #define CONFIG_SYS_DPAA_RMAN
6090b2e13d9SChunhe Lan #define CONFIG_SYS_INTERLAKEN
6100b2e13d9SChunhe Lan 
6110b2e13d9SChunhe Lan /* Default address of microcode for the Linux Fman driver */
6120b2e13d9SChunhe Lan #if defined(CONFIG_SPIFLASH)
6130b2e13d9SChunhe Lan /*
6140b2e13d9SChunhe Lan  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
6150b2e13d9SChunhe Lan  * env, so we got 0x110000.
6160b2e13d9SChunhe Lan  */
6170b2e13d9SChunhe Lan #define CONFIG_SYS_QE_FW_IN_SPIFLASH
6180b2e13d9SChunhe Lan #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
6190b2e13d9SChunhe Lan #elif defined(CONFIG_SDCARD)
6200b2e13d9SChunhe Lan /*
6210b2e13d9SChunhe Lan  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
622373762c3SChunhe Lan  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
623373762c3SChunhe Lan  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
6240b2e13d9SChunhe Lan  */
6250b2e13d9SChunhe Lan #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
626373762c3SChunhe Lan #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 0x820)
6270b2e13d9SChunhe Lan #elif defined(CONFIG_NAND)
6280b2e13d9SChunhe Lan #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
6290b2e13d9SChunhe Lan #define CONFIG_SYS_FMAN_FW_ADDR	(8 * CONFIG_SYS_NAND_BLOCK_SIZE)
6300b2e13d9SChunhe Lan #else
6310b2e13d9SChunhe Lan #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
6320b2e13d9SChunhe Lan #define CONFIG_SYS_FMAN_FW_ADDR	0xEFF00000
6330b2e13d9SChunhe Lan #endif
6340b2e13d9SChunhe Lan #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
6350b2e13d9SChunhe Lan #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
6360b2e13d9SChunhe Lan #endif /* CONFIG_NOBQFMAN */
6370b2e13d9SChunhe Lan 
6380b2e13d9SChunhe Lan #ifdef CONFIG_SYS_DPAA_FMAN
6390b2e13d9SChunhe Lan #define CONFIG_FMAN_ENET
6400b2e13d9SChunhe Lan #define CONFIG_PHYLIB_10G
6410b2e13d9SChunhe Lan #define CONFIG_PHY_VITESSE
6420b2e13d9SChunhe Lan #define CONFIG_PHY_CORTINA
643a8efe79cSChunhe Lan #define CONFIG_SYS_CORTINA_FW_IN_NOR
6440b2e13d9SChunhe Lan #define CONFIG_CORTINA_FW_ADDR		0xefe00000
6450b2e13d9SChunhe Lan #define CONFIG_CORTINA_FW_LENGTH	0x40000
6460b2e13d9SChunhe Lan #define CONFIG_PHY_TERANETICS
6470b2e13d9SChunhe Lan #define SGMII_PHY_ADDR1 0x0
6480b2e13d9SChunhe Lan #define SGMII_PHY_ADDR2 0x1
6490b2e13d9SChunhe Lan #define SGMII_PHY_ADDR3 0x2
6500b2e13d9SChunhe Lan #define SGMII_PHY_ADDR4 0x3
6510b2e13d9SChunhe Lan #define SGMII_PHY_ADDR5 0x4
6520b2e13d9SChunhe Lan #define SGMII_PHY_ADDR6 0x5
6530b2e13d9SChunhe Lan #define SGMII_PHY_ADDR7 0x6
6540b2e13d9SChunhe Lan #define SGMII_PHY_ADDR8 0x7
6550b2e13d9SChunhe Lan #define FM1_10GEC1_PHY_ADDR	0x10
6560b2e13d9SChunhe Lan #define FM1_10GEC2_PHY_ADDR	0x11
6570b2e13d9SChunhe Lan #define FM2_10GEC1_PHY_ADDR	0x12
6580b2e13d9SChunhe Lan #define FM2_10GEC2_PHY_ADDR	0x13
6590b2e13d9SChunhe Lan #define CORTINA_PHY_ADDR1	FM1_10GEC1_PHY_ADDR
6600b2e13d9SChunhe Lan #define CORTINA_PHY_ADDR2	FM1_10GEC2_PHY_ADDR
6610b2e13d9SChunhe Lan #define CORTINA_PHY_ADDR3	FM2_10GEC1_PHY_ADDR
6620b2e13d9SChunhe Lan #define CORTINA_PHY_ADDR4	FM2_10GEC2_PHY_ADDR
6630b2e13d9SChunhe Lan #endif
6640b2e13d9SChunhe Lan 
6650b2e13d9SChunhe Lan /* SATA */
6660b2e13d9SChunhe Lan #ifdef CONFIG_FSL_SATA_V2
6670b2e13d9SChunhe Lan #define CONFIG_LIBATA
6680b2e13d9SChunhe Lan #define CONFIG_FSL_SATA
6690b2e13d9SChunhe Lan 
6700b2e13d9SChunhe Lan #define CONFIG_SYS_SATA_MAX_DEVICE	2
6710b2e13d9SChunhe Lan #define CONFIG_SATA1
6720b2e13d9SChunhe Lan #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
6730b2e13d9SChunhe Lan #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
6740b2e13d9SChunhe Lan #define CONFIG_SATA2
6750b2e13d9SChunhe Lan #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
6760b2e13d9SChunhe Lan #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
6770b2e13d9SChunhe Lan 
6780b2e13d9SChunhe Lan #define CONFIG_LBA48
6790b2e13d9SChunhe Lan #define CONFIG_CMD_SATA
6800b2e13d9SChunhe Lan #endif
6810b2e13d9SChunhe Lan 
6820b2e13d9SChunhe Lan #ifdef CONFIG_FMAN_ENET
6830b2e13d9SChunhe Lan #define CONFIG_MII		/* MII PHY management */
6840b2e13d9SChunhe Lan #define CONFIG_ETHPRIME		"FM1@DTSEC1"
6850b2e13d9SChunhe Lan #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
6860b2e13d9SChunhe Lan #endif
6870b2e13d9SChunhe Lan 
6880b2e13d9SChunhe Lan /*
6890b2e13d9SChunhe Lan * USB
6900b2e13d9SChunhe Lan */
6910b2e13d9SChunhe Lan #define CONFIG_USB_EHCI
6920b2e13d9SChunhe Lan #define CONFIG_USB_EHCI_FSL
6930b2e13d9SChunhe Lan #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
6940b2e13d9SChunhe Lan #define CONFIG_HAS_FSL_DR_USB
6950b2e13d9SChunhe Lan 
6960b2e13d9SChunhe Lan #ifdef CONFIG_MMC
6970b2e13d9SChunhe Lan #define CONFIG_FSL_ESDHC
6980b2e13d9SChunhe Lan #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
6990b2e13d9SChunhe Lan #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
700929dfdc2SXiaobo Xie #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
7010b2e13d9SChunhe Lan #endif
7020b2e13d9SChunhe Lan 
703737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
704737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM
705737537efSRuchika Gupta #define CONFIG_CMD_HASH
706737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL
707737537efSRuchika Gupta #endif
708737537efSRuchika Gupta 
7090b2e13d9SChunhe Lan 
7100b2e13d9SChunhe Lan #define __USB_PHY_TYPE	utmi
7110b2e13d9SChunhe Lan 
7120b2e13d9SChunhe Lan /*
7130b2e13d9SChunhe Lan  * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
7140b2e13d9SChunhe Lan  * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
7150b2e13d9SChunhe Lan  * interleaving. It can be cacheline, page, bank, superbank.
7160b2e13d9SChunhe Lan  * See doc/README.fsl-ddr for details.
7170b2e13d9SChunhe Lan  */
71826bc57daSYork Sun #ifdef CONFIG_ARCH_T4240
7190b2e13d9SChunhe Lan #define CTRL_INTLV_PREFERED 3way_4KB
7201a344456SChunhe Lan #else
7211a344456SChunhe Lan #define CTRL_INTLV_PREFERED cacheline
7221a344456SChunhe Lan #endif
7230b2e13d9SChunhe Lan 
7240b2e13d9SChunhe Lan #define	CONFIG_EXTRA_ENV_SETTINGS				\
7250b2e13d9SChunhe Lan 	"hwconfig=fsl_ddr:"					\
7260b2e13d9SChunhe Lan 	"ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","	\
7270b2e13d9SChunhe Lan 	"bank_intlv=auto;"					\
7280b2e13d9SChunhe Lan 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
7290b2e13d9SChunhe Lan 	"netdev=eth0\0"						\
7300b2e13d9SChunhe Lan 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
7310b2e13d9SChunhe Lan 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
7320b2e13d9SChunhe Lan 	"tftpflash=tftpboot $loadaddr $uboot && "		\
7330b2e13d9SChunhe Lan 	"protect off $ubootaddr +$filesize && "			\
7340b2e13d9SChunhe Lan 	"erase $ubootaddr +$filesize && "			\
7350b2e13d9SChunhe Lan 	"cp.b $loadaddr $ubootaddr $filesize && "		\
7360b2e13d9SChunhe Lan 	"protect on $ubootaddr +$filesize && "			\
7370b2e13d9SChunhe Lan 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
7380b2e13d9SChunhe Lan 	"consoledev=ttyS0\0"					\
7390b2e13d9SChunhe Lan 	"ramdiskaddr=2000000\0"					\
7400b2e13d9SChunhe Lan 	"ramdiskfile=t4240rdb/ramdisk.uboot\0"			\
741b24a4f62SScott Wood 	"fdtaddr=1e00000\0"					\
7420b2e13d9SChunhe Lan 	"fdtfile=t4240rdb/t4240rdb.dtb\0"			\
7430b2e13d9SChunhe Lan 	"bdev=sda3\0"
7440b2e13d9SChunhe Lan 
7450b2e13d9SChunhe Lan #define CONFIG_HVBOOT					\
7460b2e13d9SChunhe Lan 	"setenv bootargs config-addr=0x60000000; "	\
7470b2e13d9SChunhe Lan 	"bootm 0x01000000 - 0x00f00000"
7480b2e13d9SChunhe Lan 
7490b2e13d9SChunhe Lan #define CONFIG_LINUX					\
7500b2e13d9SChunhe Lan 	"setenv bootargs root=/dev/ram rw "		\
7510b2e13d9SChunhe Lan 	"console=$consoledev,$baudrate $othbootargs;"	\
7520b2e13d9SChunhe Lan 	"setenv ramdiskaddr 0x02000000;"		\
7530b2e13d9SChunhe Lan 	"setenv fdtaddr 0x00c00000;"			\
7540b2e13d9SChunhe Lan 	"setenv loadaddr 0x1000000;"			\
7550b2e13d9SChunhe Lan 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
7560b2e13d9SChunhe Lan 
7570b2e13d9SChunhe Lan #define CONFIG_HDBOOT					\
7580b2e13d9SChunhe Lan 	"setenv bootargs root=/dev/$bdev rw "		\
7590b2e13d9SChunhe Lan 	"console=$consoledev,$baudrate $othbootargs;"	\
7600b2e13d9SChunhe Lan 	"tftp $loadaddr $bootfile;"			\
7610b2e13d9SChunhe Lan 	"tftp $fdtaddr $fdtfile;"			\
7620b2e13d9SChunhe Lan 	"bootm $loadaddr - $fdtaddr"
7630b2e13d9SChunhe Lan 
7640b2e13d9SChunhe Lan #define CONFIG_NFSBOOTCOMMAND			\
7650b2e13d9SChunhe Lan 	"setenv bootargs root=/dev/nfs rw "	\
7660b2e13d9SChunhe Lan 	"nfsroot=$serverip:$rootpath "		\
7670b2e13d9SChunhe Lan 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
7680b2e13d9SChunhe Lan 	"console=$consoledev,$baudrate $othbootargs;"	\
7690b2e13d9SChunhe Lan 	"tftp $loadaddr $bootfile;"		\
7700b2e13d9SChunhe Lan 	"tftp $fdtaddr $fdtfile;"		\
7710b2e13d9SChunhe Lan 	"bootm $loadaddr - $fdtaddr"
7720b2e13d9SChunhe Lan 
7730b2e13d9SChunhe Lan #define CONFIG_RAMBOOTCOMMAND				\
7740b2e13d9SChunhe Lan 	"setenv bootargs root=/dev/ram rw "		\
7750b2e13d9SChunhe Lan 	"console=$consoledev,$baudrate $othbootargs;"	\
7760b2e13d9SChunhe Lan 	"tftp $ramdiskaddr $ramdiskfile;"		\
7770b2e13d9SChunhe Lan 	"tftp $loadaddr $bootfile;"			\
7780b2e13d9SChunhe Lan 	"tftp $fdtaddr $fdtfile;"			\
7790b2e13d9SChunhe Lan 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
7800b2e13d9SChunhe Lan 
7810b2e13d9SChunhe Lan #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
7820b2e13d9SChunhe Lan 
7830b2e13d9SChunhe Lan #include <asm/fsl_secure_boot.h>
7840b2e13d9SChunhe Lan 
7850b2e13d9SChunhe Lan #endif	/* __CONFIG_H */
786