10b2e13d9SChunhe Lan /* 20b2e13d9SChunhe Lan * Copyright 2014 Freescale Semiconductor, Inc. 30b2e13d9SChunhe Lan * 40b2e13d9SChunhe Lan * SPDX-License-Identifier: GPL-2.0+ 50b2e13d9SChunhe Lan */ 60b2e13d9SChunhe Lan 70b2e13d9SChunhe Lan /* 80b2e13d9SChunhe Lan * T4240 RDB board configuration file 90b2e13d9SChunhe Lan */ 100b2e13d9SChunhe Lan #ifndef __CONFIG_H 110b2e13d9SChunhe Lan #define __CONFIG_H 120b2e13d9SChunhe Lan 130b2e13d9SChunhe Lan #define CONFIG_FSL_SATA_V2 140b2e13d9SChunhe Lan #define CONFIG_PCIE4 150b2e13d9SChunhe Lan 160b2e13d9SChunhe Lan #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */ 170b2e13d9SChunhe Lan 180b2e13d9SChunhe Lan #ifdef CONFIG_RAMBOOT_PBL 190b2e13d9SChunhe Lan #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t4rdb/t4_pbi.cfg 20373762c3SChunhe Lan #ifndef CONFIG_SDCARD 21373762c3SChunhe Lan #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 22373762c3SChunhe Lan #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 23373762c3SChunhe Lan #else 24373762c3SChunhe Lan #define CONFIG_SPL_FLUSH_IMAGE 25373762c3SChunhe Lan #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 26373762c3SChunhe Lan #define CONFIG_SYS_TEXT_BASE 0x00201000 27373762c3SChunhe Lan #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 28373762c3SChunhe Lan #define CONFIG_SPL_PAD_TO 0x40000 29373762c3SChunhe Lan #define CONFIG_SPL_MAX_SIZE 0x28000 30373762c3SChunhe Lan #define RESET_VECTOR_OFFSET 0x27FFC 31373762c3SChunhe Lan #define BOOT_PAGE_OFFSET 0x27000 32373762c3SChunhe Lan 33373762c3SChunhe Lan #ifdef CONFIG_SDCARD 34373762c3SChunhe Lan #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC 35373762c3SChunhe Lan #define CONFIG_SPL_MMC_MINIMAL 36373762c3SChunhe Lan #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) 37373762c3SChunhe Lan #define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000 38373762c3SChunhe Lan #define CONFIG_SYS_MMC_U_BOOT_START 0x00200000 39373762c3SChunhe Lan #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) 40373762c3SChunhe Lan #ifndef CONFIG_SPL_BUILD 41373762c3SChunhe Lan #define CONFIG_SYS_MPC85XX_NO_RESETVEC 420b2e13d9SChunhe Lan #endif 43373762c3SChunhe Lan #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 44ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t4rdb/t4_sd_rcw.cfg 45373762c3SChunhe Lan #define CONFIG_SPL_MMC_BOOT 46373762c3SChunhe Lan #endif 47373762c3SChunhe Lan 48373762c3SChunhe Lan #ifdef CONFIG_SPL_BUILD 49373762c3SChunhe Lan #define CONFIG_SPL_SKIP_RELOCATE 50373762c3SChunhe Lan #define CONFIG_SPL_COMMON_INIT_DDR 51373762c3SChunhe Lan #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 52373762c3SChunhe Lan #endif 53373762c3SChunhe Lan 54373762c3SChunhe Lan #endif 55373762c3SChunhe Lan #endif /* CONFIG_RAMBOOT_PBL */ 560b2e13d9SChunhe Lan 570b2e13d9SChunhe Lan #define CONFIG_DDR_ECC 580b2e13d9SChunhe Lan 590b2e13d9SChunhe Lan /* High Level Configuration Options */ 600b2e13d9SChunhe Lan #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 610b2e13d9SChunhe Lan #define CONFIG_MP /* support multiple processors */ 620b2e13d9SChunhe Lan 630b2e13d9SChunhe Lan #ifndef CONFIG_SYS_TEXT_BASE 640b2e13d9SChunhe Lan #define CONFIG_SYS_TEXT_BASE 0xeff40000 650b2e13d9SChunhe Lan #endif 660b2e13d9SChunhe Lan 670b2e13d9SChunhe Lan #ifndef CONFIG_RESET_VECTOR_ADDRESS 680b2e13d9SChunhe Lan #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 690b2e13d9SChunhe Lan #endif 700b2e13d9SChunhe Lan 710b2e13d9SChunhe Lan #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 7251370d56SYork Sun #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS 73b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 */ 74b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 /* PCIE controller 2 */ 75b38eaec5SRobert P. J. Day #define CONFIG_PCIE3 /* PCIE controller 3 */ 760b2e13d9SChunhe Lan #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 770b2e13d9SChunhe Lan #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 780b2e13d9SChunhe Lan 790b2e13d9SChunhe Lan #define CONFIG_ENV_OVERWRITE 800b2e13d9SChunhe Lan 810b2e13d9SChunhe Lan /* 820b2e13d9SChunhe Lan * These can be toggled for performance analysis, otherwise use default. 830b2e13d9SChunhe Lan */ 840b2e13d9SChunhe Lan #define CONFIG_SYS_CACHE_STASHING 850b2e13d9SChunhe Lan #define CONFIG_BTB /* toggle branch predition */ 860b2e13d9SChunhe Lan #ifdef CONFIG_DDR_ECC 870b2e13d9SChunhe Lan #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 880b2e13d9SChunhe Lan #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 890b2e13d9SChunhe Lan #endif 900b2e13d9SChunhe Lan 910b2e13d9SChunhe Lan #define CONFIG_ENABLE_36BIT_PHYS 920b2e13d9SChunhe Lan 930b2e13d9SChunhe Lan #define CONFIG_ADDR_MAP 940b2e13d9SChunhe Lan #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 950b2e13d9SChunhe Lan 960b2e13d9SChunhe Lan #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 970b2e13d9SChunhe Lan #define CONFIG_SYS_MEMTEST_END 0x00400000 980b2e13d9SChunhe Lan #define CONFIG_SYS_ALT_MEMTEST 990b2e13d9SChunhe Lan 1000b2e13d9SChunhe Lan /* 1010b2e13d9SChunhe Lan * Config the L3 Cache as L3 SRAM 1020b2e13d9SChunhe Lan */ 103373762c3SChunhe Lan #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 104373762c3SChunhe Lan #define CONFIG_SYS_L3_SIZE (512 << 10) 105373762c3SChunhe Lan #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024) 106373762c3SChunhe Lan #ifdef CONFIG_RAMBOOT_PBL 107373762c3SChunhe Lan #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) 108373762c3SChunhe Lan #endif 109373762c3SChunhe Lan #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) 110373762c3SChunhe Lan #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10) 111373762c3SChunhe Lan #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) 112373762c3SChunhe Lan #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) 1130b2e13d9SChunhe Lan 1140b2e13d9SChunhe Lan #define CONFIG_SYS_DCSRBAR 0xf0000000 1150b2e13d9SChunhe Lan #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 1160b2e13d9SChunhe Lan 1170b2e13d9SChunhe Lan /* 1180b2e13d9SChunhe Lan * DDR Setup 1190b2e13d9SChunhe Lan */ 1200b2e13d9SChunhe Lan #define CONFIG_VERY_BIG_RAM 1210b2e13d9SChunhe Lan #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 1220b2e13d9SChunhe Lan #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 1230b2e13d9SChunhe Lan 1240b2e13d9SChunhe Lan #define CONFIG_DIMM_SLOTS_PER_CTLR 1 1250b2e13d9SChunhe Lan #define CONFIG_CHIP_SELECTS_PER_CTRL 4 1260b2e13d9SChunhe Lan #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE 1270b2e13d9SChunhe Lan 1280b2e13d9SChunhe Lan #define CONFIG_DDR_SPD 1290b2e13d9SChunhe Lan 1300b2e13d9SChunhe Lan /* 1310b2e13d9SChunhe Lan * IFC Definitions 1320b2e13d9SChunhe Lan */ 1330b2e13d9SChunhe Lan #define CONFIG_SYS_FLASH_BASE 0xe0000000 1340b2e13d9SChunhe Lan #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 1350b2e13d9SChunhe Lan 136373762c3SChunhe Lan #ifdef CONFIG_SPL_BUILD 137373762c3SChunhe Lan #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 138373762c3SChunhe Lan #else 1390b2e13d9SChunhe Lan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE 140373762c3SChunhe Lan #endif 1410b2e13d9SChunhe Lan 1420b2e13d9SChunhe Lan #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 1430b2e13d9SChunhe Lan #define CONFIG_MISC_INIT_R 1440b2e13d9SChunhe Lan 1450b2e13d9SChunhe Lan #define CONFIG_HWCONFIG 1460b2e13d9SChunhe Lan 1470b2e13d9SChunhe Lan /* define to use L1 as initial stack */ 1480b2e13d9SChunhe Lan #define CONFIG_L1_INIT_RAM 1490b2e13d9SChunhe Lan #define CONFIG_SYS_INIT_RAM_LOCK 1500b2e13d9SChunhe Lan #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 1510b2e13d9SChunhe Lan #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 152b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 1530b2e13d9SChunhe Lan /* The assembler doesn't like typecast */ 1540b2e13d9SChunhe Lan #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 1550b2e13d9SChunhe Lan ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 1560b2e13d9SChunhe Lan CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 1570b2e13d9SChunhe Lan #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 1580b2e13d9SChunhe Lan 1590b2e13d9SChunhe Lan #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 1600b2e13d9SChunhe Lan GENERATED_GBL_DATA_SIZE) 1610b2e13d9SChunhe Lan #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 1620b2e13d9SChunhe Lan 163373762c3SChunhe Lan #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 1640b2e13d9SChunhe Lan #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) 1650b2e13d9SChunhe Lan 1660b2e13d9SChunhe Lan /* Serial Port - controlled on board with jumper J8 1670b2e13d9SChunhe Lan * open - index 2 1680b2e13d9SChunhe Lan * shorted - index 1 1690b2e13d9SChunhe Lan */ 1700b2e13d9SChunhe Lan #define CONFIG_CONS_INDEX 1 1710b2e13d9SChunhe Lan #define CONFIG_SYS_NS16550_SERIAL 1720b2e13d9SChunhe Lan #define CONFIG_SYS_NS16550_REG_SIZE 1 1730b2e13d9SChunhe Lan #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 1740b2e13d9SChunhe Lan 1750b2e13d9SChunhe Lan #define CONFIG_SYS_BAUDRATE_TABLE \ 1760b2e13d9SChunhe Lan {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 1770b2e13d9SChunhe Lan 1780b2e13d9SChunhe Lan #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 1790b2e13d9SChunhe Lan #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 1800b2e13d9SChunhe Lan #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 1810b2e13d9SChunhe Lan #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 1820b2e13d9SChunhe Lan 1830b2e13d9SChunhe Lan /* I2C */ 1840b2e13d9SChunhe Lan #define CONFIG_SYS_I2C 1850b2e13d9SChunhe Lan #define CONFIG_SYS_I2C_FSL 1860b2e13d9SChunhe Lan #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 1870b2e13d9SChunhe Lan #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 1880b2e13d9SChunhe Lan #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 1890b2e13d9SChunhe Lan #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 1900b2e13d9SChunhe Lan 1910b2e13d9SChunhe Lan /* 1920b2e13d9SChunhe Lan * General PCI 1930b2e13d9SChunhe Lan * Memory space is mapped 1-1, but I/O space must start from 0. 1940b2e13d9SChunhe Lan */ 1950b2e13d9SChunhe Lan 1960b2e13d9SChunhe Lan /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 1970b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 1980b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 1990b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 2000b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 2010b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 2020b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 2030b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 2040b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 2050b2e13d9SChunhe Lan 2060b2e13d9SChunhe Lan /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 2070b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 2080b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 2090b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 2100b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ 2110b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 2120b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 2130b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 2140b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 2150b2e13d9SChunhe Lan 2160b2e13d9SChunhe Lan /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 2170b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000 2180b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 2190b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull 2200b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 2210b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 2220b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 2230b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 2240b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 2250b2e13d9SChunhe Lan 2260b2e13d9SChunhe Lan /* controller 4, Base address 203000 */ 2270b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 2280b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull 2290b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */ 2300b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 2310b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 2320b2e13d9SChunhe Lan #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 2330b2e13d9SChunhe Lan 2340b2e13d9SChunhe Lan #ifdef CONFIG_PCI 2350b2e13d9SChunhe Lan #define CONFIG_PCI_INDIRECT_BRIDGE 2360b2e13d9SChunhe Lan 2370b2e13d9SChunhe Lan #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 2380b2e13d9SChunhe Lan #endif /* CONFIG_PCI */ 2390b2e13d9SChunhe Lan 2400b2e13d9SChunhe Lan /* SATA */ 2410b2e13d9SChunhe Lan #ifdef CONFIG_FSL_SATA_V2 2420b2e13d9SChunhe Lan #define CONFIG_LIBATA 2430b2e13d9SChunhe Lan #define CONFIG_FSL_SATA 2440b2e13d9SChunhe Lan 2450b2e13d9SChunhe Lan #define CONFIG_SYS_SATA_MAX_DEVICE 2 2460b2e13d9SChunhe Lan #define CONFIG_SATA1 2470b2e13d9SChunhe Lan #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 2480b2e13d9SChunhe Lan #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 2490b2e13d9SChunhe Lan #define CONFIG_SATA2 2500b2e13d9SChunhe Lan #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 2510b2e13d9SChunhe Lan #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 2520b2e13d9SChunhe Lan 2530b2e13d9SChunhe Lan #define CONFIG_LBA48 2540b2e13d9SChunhe Lan #endif 2550b2e13d9SChunhe Lan 2560b2e13d9SChunhe Lan #ifdef CONFIG_FMAN_ENET 2570b2e13d9SChunhe Lan #define CONFIG_MII /* MII PHY management */ 2580b2e13d9SChunhe Lan #define CONFIG_ETHPRIME "FM1@DTSEC1" 2590b2e13d9SChunhe Lan #endif 2600b2e13d9SChunhe Lan 2610b2e13d9SChunhe Lan /* 2620b2e13d9SChunhe Lan * Environment 2630b2e13d9SChunhe Lan */ 2640b2e13d9SChunhe Lan #define CONFIG_LOADS_ECHO /* echo on for serial download */ 2650b2e13d9SChunhe Lan #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 2660b2e13d9SChunhe Lan 2670b2e13d9SChunhe Lan /* 2680b2e13d9SChunhe Lan * Command line configuration. 2690b2e13d9SChunhe Lan */ 2700b2e13d9SChunhe Lan 2710b2e13d9SChunhe Lan /* 2720b2e13d9SChunhe Lan * Miscellaneous configurable options 2730b2e13d9SChunhe Lan */ 2740b2e13d9SChunhe Lan #define CONFIG_SYS_LONGHELP /* undef to save memory */ 2750b2e13d9SChunhe Lan #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 2760b2e13d9SChunhe Lan #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 2770b2e13d9SChunhe Lan #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 2780b2e13d9SChunhe Lan 2790b2e13d9SChunhe Lan /* 2800b2e13d9SChunhe Lan * For booting Linux, the board info and command line data 2810b2e13d9SChunhe Lan * have to be in the first 64 MB of memory, since this is 2820b2e13d9SChunhe Lan * the maximum mapped by the Linux kernel during initialization. 2830b2e13d9SChunhe Lan */ 2840b2e13d9SChunhe Lan #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 2850b2e13d9SChunhe Lan #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 2860b2e13d9SChunhe Lan 2870b2e13d9SChunhe Lan #ifdef CONFIG_CMD_KGDB 2880b2e13d9SChunhe Lan #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 2890b2e13d9SChunhe Lan #endif 2900b2e13d9SChunhe Lan 2910b2e13d9SChunhe Lan /* 2920b2e13d9SChunhe Lan * Environment Configuration 2930b2e13d9SChunhe Lan */ 2940b2e13d9SChunhe Lan #define CONFIG_ROOTPATH "/opt/nfsroot" 2950b2e13d9SChunhe Lan #define CONFIG_BOOTFILE "uImage" 2960b2e13d9SChunhe Lan #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/ 2970b2e13d9SChunhe Lan 2980b2e13d9SChunhe Lan /* default location for tftp and bootm */ 2990b2e13d9SChunhe Lan #define CONFIG_LOADADDR 1000000 3000b2e13d9SChunhe Lan 3010b2e13d9SChunhe Lan #define CONFIG_HVBOOT \ 3020b2e13d9SChunhe Lan "setenv bootargs config-addr=0x60000000; " \ 3030b2e13d9SChunhe Lan "bootm 0x01000000 - 0x00f00000" 3040b2e13d9SChunhe Lan 305*e856bdcfSMasahiro Yamada #ifndef CONFIG_MTD_NOR_FLASH 3060b2e13d9SChunhe Lan #else 3070b2e13d9SChunhe Lan #define CONFIG_FLASH_CFI_DRIVER 3080b2e13d9SChunhe Lan #define CONFIG_SYS_FLASH_CFI 3090b2e13d9SChunhe Lan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 3100b2e13d9SChunhe Lan #endif 3110b2e13d9SChunhe Lan 3120b2e13d9SChunhe Lan #if defined(CONFIG_SPIFLASH) 3130b2e13d9SChunhe Lan #define CONFIG_SYS_EXTRA_ENV_RELOC 3140b2e13d9SChunhe Lan #define CONFIG_ENV_SPI_BUS 0 3150b2e13d9SChunhe Lan #define CONFIG_ENV_SPI_CS 0 3160b2e13d9SChunhe Lan #define CONFIG_ENV_SPI_MAX_HZ 10000000 3170b2e13d9SChunhe Lan #define CONFIG_ENV_SPI_MODE 0 3180b2e13d9SChunhe Lan #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 3190b2e13d9SChunhe Lan #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 3200b2e13d9SChunhe Lan #define CONFIG_ENV_SECT_SIZE 0x10000 3210b2e13d9SChunhe Lan #elif defined(CONFIG_SDCARD) 3220b2e13d9SChunhe Lan #define CONFIG_SYS_EXTRA_ENV_RELOC 3230b2e13d9SChunhe Lan #define CONFIG_SYS_MMC_ENV_DEV 0 3240b2e13d9SChunhe Lan #define CONFIG_ENV_SIZE 0x2000 325373762c3SChunhe Lan #define CONFIG_ENV_OFFSET (512 * 0x800) 3260b2e13d9SChunhe Lan #elif defined(CONFIG_NAND) 3270b2e13d9SChunhe Lan #define CONFIG_SYS_EXTRA_ENV_RELOC 3280b2e13d9SChunhe Lan #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 3290b2e13d9SChunhe Lan #define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE) 3300b2e13d9SChunhe Lan #elif defined(CONFIG_ENV_IS_NOWHERE) 3310b2e13d9SChunhe Lan #define CONFIG_ENV_SIZE 0x2000 3320b2e13d9SChunhe Lan #else 3330b2e13d9SChunhe Lan #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 3340b2e13d9SChunhe Lan #define CONFIG_ENV_SIZE 0x2000 3350b2e13d9SChunhe Lan #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 3360b2e13d9SChunhe Lan #endif 3370b2e13d9SChunhe Lan 3380b2e13d9SChunhe Lan #define CONFIG_SYS_CLK_FREQ 66666666 3390b2e13d9SChunhe Lan #define CONFIG_DDR_CLK_FREQ 133333333 3400b2e13d9SChunhe Lan 3410b2e13d9SChunhe Lan #ifndef __ASSEMBLY__ 3420b2e13d9SChunhe Lan unsigned long get_board_sys_clk(void); 3430b2e13d9SChunhe Lan unsigned long get_board_ddr_clk(void); 3440b2e13d9SChunhe Lan #endif 3450b2e13d9SChunhe Lan 3460b2e13d9SChunhe Lan /* 3470b2e13d9SChunhe Lan * DDR Setup 3480b2e13d9SChunhe Lan */ 3490b2e13d9SChunhe Lan #define CONFIG_SYS_SPD_BUS_NUM 0 3500b2e13d9SChunhe Lan #define SPD_EEPROM_ADDRESS1 0x52 3510b2e13d9SChunhe Lan #define SPD_EEPROM_ADDRESS2 0x54 3520b2e13d9SChunhe Lan #define SPD_EEPROM_ADDRESS3 0x56 3530b2e13d9SChunhe Lan #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */ 3540b2e13d9SChunhe Lan #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 3550b2e13d9SChunhe Lan 3560b2e13d9SChunhe Lan /* 3570b2e13d9SChunhe Lan * IFC Definitions 3580b2e13d9SChunhe Lan */ 3590b2e13d9SChunhe Lan #define CONFIG_SYS_NOR0_CSPR_EXT (0xf) 3600b2e13d9SChunhe Lan #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 3610b2e13d9SChunhe Lan + 0x8000000) | \ 3620b2e13d9SChunhe Lan CSPR_PORT_SIZE_16 | \ 3630b2e13d9SChunhe Lan CSPR_MSEL_NOR | \ 3640b2e13d9SChunhe Lan CSPR_V) 3650b2e13d9SChunhe Lan #define CONFIG_SYS_NOR1_CSPR_EXT (0xf) 3660b2e13d9SChunhe Lan #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 3670b2e13d9SChunhe Lan CSPR_PORT_SIZE_16 | \ 3680b2e13d9SChunhe Lan CSPR_MSEL_NOR | \ 3690b2e13d9SChunhe Lan CSPR_V) 3700b2e13d9SChunhe Lan #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 3710b2e13d9SChunhe Lan /* NOR Flash Timing Params */ 3720b2e13d9SChunhe Lan #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 3730b2e13d9SChunhe Lan 3740b2e13d9SChunhe Lan #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 3750b2e13d9SChunhe Lan FTIM0_NOR_TEADC(0x5) | \ 3760b2e13d9SChunhe Lan FTIM0_NOR_TEAHC(0x5)) 3770b2e13d9SChunhe Lan #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 3780b2e13d9SChunhe Lan FTIM1_NOR_TRAD_NOR(0x1A) |\ 3790b2e13d9SChunhe Lan FTIM1_NOR_TSEQRAD_NOR(0x13)) 3800b2e13d9SChunhe Lan #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 3810b2e13d9SChunhe Lan FTIM2_NOR_TCH(0x4) | \ 3820b2e13d9SChunhe Lan FTIM2_NOR_TWPH(0x0E) | \ 3830b2e13d9SChunhe Lan FTIM2_NOR_TWP(0x1c)) 3840b2e13d9SChunhe Lan #define CONFIG_SYS_NOR_FTIM3 0x0 3850b2e13d9SChunhe Lan 3860b2e13d9SChunhe Lan #define CONFIG_SYS_FLASH_QUIET_TEST 3870b2e13d9SChunhe Lan #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 3880b2e13d9SChunhe Lan 3890b2e13d9SChunhe Lan #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 3900b2e13d9SChunhe Lan #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 3910b2e13d9SChunhe Lan #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 3920b2e13d9SChunhe Lan #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 3930b2e13d9SChunhe Lan 3940b2e13d9SChunhe Lan #define CONFIG_SYS_FLASH_EMPTY_INFO 3950b2e13d9SChunhe Lan #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \ 3960b2e13d9SChunhe Lan + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 3970b2e13d9SChunhe Lan 3980b2e13d9SChunhe Lan /* NAND Flash on IFC */ 3990b2e13d9SChunhe Lan #define CONFIG_NAND_FSL_IFC 4000b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_MAX_ECCPOS 256 4010b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_MAX_OOBFREE 2 4020b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_BASE 0xff800000 4030b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 4040b2e13d9SChunhe Lan 4050b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 4060b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 4070b2e13d9SChunhe Lan | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 4080b2e13d9SChunhe Lan | CSPR_MSEL_NAND /* MSEL = NAND */ \ 4090b2e13d9SChunhe Lan | CSPR_V) 4100b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 4110b2e13d9SChunhe Lan 4120b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 4130b2e13d9SChunhe Lan | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 4140b2e13d9SChunhe Lan | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 4150b2e13d9SChunhe Lan | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \ 4160b2e13d9SChunhe Lan | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ 4170b2e13d9SChunhe Lan | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \ 4180b2e13d9SChunhe Lan | CSOR_NAND_PB(128)) /*Page Per Block = 128*/ 4190b2e13d9SChunhe Lan 4200b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_ONFI_DETECTION 4210b2e13d9SChunhe Lan 4220b2e13d9SChunhe Lan /* ONFI NAND Flash mode0 Timing Params */ 4230b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 4240b2e13d9SChunhe Lan FTIM0_NAND_TWP(0x18) | \ 4250b2e13d9SChunhe Lan FTIM0_NAND_TWCHT(0x07) | \ 4260b2e13d9SChunhe Lan FTIM0_NAND_TWH(0x0a)) 4270b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 4280b2e13d9SChunhe Lan FTIM1_NAND_TWBE(0x39) | \ 4290b2e13d9SChunhe Lan FTIM1_NAND_TRR(0x0e) | \ 4300b2e13d9SChunhe Lan FTIM1_NAND_TRP(0x18)) 4310b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 4320b2e13d9SChunhe Lan FTIM2_NAND_TREH(0x0a) | \ 4330b2e13d9SChunhe Lan FTIM2_NAND_TWHRE(0x1e)) 4340b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_FTIM3 0x0 4350b2e13d9SChunhe Lan 4360b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_DDR_LAW 11 4370b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 4380b2e13d9SChunhe Lan #define CONFIG_SYS_MAX_NAND_DEVICE 1 4390b2e13d9SChunhe Lan 4400b2e13d9SChunhe Lan #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024) 4410b2e13d9SChunhe Lan 4420b2e13d9SChunhe Lan #if defined(CONFIG_NAND) 4430b2e13d9SChunhe Lan #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 4440b2e13d9SChunhe Lan #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 4450b2e13d9SChunhe Lan #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 4460b2e13d9SChunhe Lan #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 4470b2e13d9SChunhe Lan #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 4480b2e13d9SChunhe Lan #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 4490b2e13d9SChunhe Lan #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 4500b2e13d9SChunhe Lan #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 4510b2e13d9SChunhe Lan #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT 4520b2e13d9SChunhe Lan #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR 4530b2e13d9SChunhe Lan #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 4540b2e13d9SChunhe Lan #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 4550b2e13d9SChunhe Lan #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 4560b2e13d9SChunhe Lan #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 4570b2e13d9SChunhe Lan #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 4580b2e13d9SChunhe Lan #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 4590b2e13d9SChunhe Lan #else 4600b2e13d9SChunhe Lan #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 4610b2e13d9SChunhe Lan #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 4620b2e13d9SChunhe Lan #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 4630b2e13d9SChunhe Lan #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 4640b2e13d9SChunhe Lan #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 4650b2e13d9SChunhe Lan #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 4660b2e13d9SChunhe Lan #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 4670b2e13d9SChunhe Lan #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 4680b2e13d9SChunhe Lan #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT 4690b2e13d9SChunhe Lan #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 4700b2e13d9SChunhe Lan #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 4710b2e13d9SChunhe Lan #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 4720b2e13d9SChunhe Lan #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 4730b2e13d9SChunhe Lan #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 4740b2e13d9SChunhe Lan #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 4750b2e13d9SChunhe Lan #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 4760b2e13d9SChunhe Lan #endif 4770b2e13d9SChunhe Lan #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT 4780b2e13d9SChunhe Lan #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR 4790b2e13d9SChunhe Lan #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 4800b2e13d9SChunhe Lan #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 4810b2e13d9SChunhe Lan #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 4820b2e13d9SChunhe Lan #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 4830b2e13d9SChunhe Lan #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 4840b2e13d9SChunhe Lan #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 4850b2e13d9SChunhe Lan 486ab06b236SChunhe Lan /* CPLD on IFC */ 487ab06b236SChunhe Lan #define CONFIG_SYS_CPLD_BASE 0xffdf0000 488ab06b236SChunhe Lan #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE) 489ab06b236SChunhe Lan #define CONFIG_SYS_CSPR3_EXT (0xf) 490ab06b236SChunhe Lan #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \ 491ab06b236SChunhe Lan | CSPR_PORT_SIZE_8 \ 492ab06b236SChunhe Lan | CSPR_MSEL_GPCM \ 493ab06b236SChunhe Lan | CSPR_V) 494ab06b236SChunhe Lan 495ab06b236SChunhe Lan #define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024) 496ab06b236SChunhe Lan #define CONFIG_SYS_CSOR3 0x0 497ab06b236SChunhe Lan 498ab06b236SChunhe Lan /* CPLD Timing parameters for IFC CS3 */ 499ab06b236SChunhe Lan #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 500ab06b236SChunhe Lan FTIM0_GPCM_TEADC(0x0e) | \ 501ab06b236SChunhe Lan FTIM0_GPCM_TEAHC(0x0e)) 502ab06b236SChunhe Lan #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 503ab06b236SChunhe Lan FTIM1_GPCM_TRAD(0x1f)) 504ab06b236SChunhe Lan #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 5051b5c2b51SChunhe Lan FTIM2_GPCM_TCH(0x8) | \ 506ab06b236SChunhe Lan FTIM2_GPCM_TWP(0x1f)) 507ab06b236SChunhe Lan #define CONFIG_SYS_CS3_FTIM3 0x0 508ab06b236SChunhe Lan 5090b2e13d9SChunhe Lan #if defined(CONFIG_RAMBOOT_PBL) 5100b2e13d9SChunhe Lan #define CONFIG_SYS_RAMBOOT 5110b2e13d9SChunhe Lan #endif 5120b2e13d9SChunhe Lan 5130b2e13d9SChunhe Lan /* I2C */ 5140b2e13d9SChunhe Lan #define CONFIG_SYS_FSL_I2C_SPEED 100000 /* I2C speed */ 5150b2e13d9SChunhe Lan #define CONFIG_SYS_FSL_I2C2_SPEED 100000 /* I2C2 speed */ 5160b2e13d9SChunhe Lan #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */ 5170b2e13d9SChunhe Lan #define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */ 5180b2e13d9SChunhe Lan 5190b2e13d9SChunhe Lan #define I2C_MUX_CH_DEFAULT 0x8 5200b2e13d9SChunhe Lan #define I2C_MUX_CH_VOL_MONITOR 0xa 5210b2e13d9SChunhe Lan #define I2C_MUX_CH_VSC3316_FS 0xc 5220b2e13d9SChunhe Lan #define I2C_MUX_CH_VSC3316_BS 0xd 5230b2e13d9SChunhe Lan 5240b2e13d9SChunhe Lan /* Voltage monitor on channel 2*/ 5250b2e13d9SChunhe Lan #define I2C_VOL_MONITOR_ADDR 0x40 5260b2e13d9SChunhe Lan #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2 5270b2e13d9SChunhe Lan #define I2C_VOL_MONITOR_BUS_V_OVF 0x1 5280b2e13d9SChunhe Lan #define I2C_VOL_MONITOR_BUS_V_SHIFT 3 5290b2e13d9SChunhe Lan 5302f66a828SYing Zhang #define CONFIG_VID_FLS_ENV "t4240rdb_vdd_mv" 5312f66a828SYing Zhang #ifndef CONFIG_SPL_BUILD 5322f66a828SYing Zhang #define CONFIG_VID 5332f66a828SYing Zhang #endif 5342f66a828SYing Zhang #define CONFIG_VOL_MONITOR_IR36021_SET 5352f66a828SYing Zhang #define CONFIG_VOL_MONITOR_IR36021_READ 5362f66a828SYing Zhang /* The lowest and highest voltage allowed for T4240RDB */ 5372f66a828SYing Zhang #define VDD_MV_MIN 819 5382f66a828SYing Zhang #define VDD_MV_MAX 1212 5392f66a828SYing Zhang 5400b2e13d9SChunhe Lan /* 5410b2e13d9SChunhe Lan * eSPI - Enhanced SPI 5420b2e13d9SChunhe Lan */ 5430b2e13d9SChunhe Lan #define CONFIG_SF_DEFAULT_SPEED 10000000 5440b2e13d9SChunhe Lan #define CONFIG_SF_DEFAULT_MODE 0 5450b2e13d9SChunhe Lan 5460b2e13d9SChunhe Lan /* Qman/Bman */ 5470b2e13d9SChunhe Lan #ifndef CONFIG_NOBQFMAN 5480b2e13d9SChunhe Lan #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 5490b2e13d9SChunhe Lan #define CONFIG_SYS_BMAN_NUM_PORTALS 50 5500b2e13d9SChunhe Lan #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 5510b2e13d9SChunhe Lan #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 5520b2e13d9SChunhe Lan #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 5533fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 5543fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 5553fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 5563fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 5573fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 5583fa66db4SJeffrey Ladouceur CONFIG_SYS_BMAN_CENA_SIZE) 5593fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 5603fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 5610b2e13d9SChunhe Lan #define CONFIG_SYS_QMAN_NUM_PORTALS 50 5620b2e13d9SChunhe Lan #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 5630b2e13d9SChunhe Lan #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 5640b2e13d9SChunhe Lan #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 5653fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 5663fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 5673fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 5683fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 5693fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 5703fa66db4SJeffrey Ladouceur CONFIG_SYS_QMAN_CENA_SIZE) 5713fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 5723fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 5730b2e13d9SChunhe Lan 5740b2e13d9SChunhe Lan #define CONFIG_SYS_DPAA_FMAN 5750b2e13d9SChunhe Lan #define CONFIG_SYS_DPAA_PME 5760b2e13d9SChunhe Lan #define CONFIG_SYS_PMAN 5770b2e13d9SChunhe Lan #define CONFIG_SYS_DPAA_DCE 5780b2e13d9SChunhe Lan #define CONFIG_SYS_DPAA_RMAN 5790b2e13d9SChunhe Lan #define CONFIG_SYS_INTERLAKEN 5800b2e13d9SChunhe Lan 5810b2e13d9SChunhe Lan /* Default address of microcode for the Linux Fman driver */ 5820b2e13d9SChunhe Lan #if defined(CONFIG_SPIFLASH) 5830b2e13d9SChunhe Lan /* 5840b2e13d9SChunhe Lan * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 5850b2e13d9SChunhe Lan * env, so we got 0x110000. 5860b2e13d9SChunhe Lan */ 5870b2e13d9SChunhe Lan #define CONFIG_SYS_QE_FW_IN_SPIFLASH 5880b2e13d9SChunhe Lan #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 5890b2e13d9SChunhe Lan #elif defined(CONFIG_SDCARD) 5900b2e13d9SChunhe Lan /* 5910b2e13d9SChunhe Lan * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 592373762c3SChunhe Lan * about 1MB (2048 blocks), Env is stored after the image, and the env size is 593373762c3SChunhe Lan * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080. 5940b2e13d9SChunhe Lan */ 5950b2e13d9SChunhe Lan #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 596373762c3SChunhe Lan #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 5970b2e13d9SChunhe Lan #elif defined(CONFIG_NAND) 5980b2e13d9SChunhe Lan #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 5990b2e13d9SChunhe Lan #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE) 6000b2e13d9SChunhe Lan #else 6010b2e13d9SChunhe Lan #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 6020b2e13d9SChunhe Lan #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 6030b2e13d9SChunhe Lan #endif 6040b2e13d9SChunhe Lan #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 6050b2e13d9SChunhe Lan #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 6060b2e13d9SChunhe Lan #endif /* CONFIG_NOBQFMAN */ 6070b2e13d9SChunhe Lan 6080b2e13d9SChunhe Lan #ifdef CONFIG_SYS_DPAA_FMAN 6090b2e13d9SChunhe Lan #define CONFIG_FMAN_ENET 6100b2e13d9SChunhe Lan #define CONFIG_PHYLIB_10G 6110b2e13d9SChunhe Lan #define CONFIG_PHY_VITESSE 6120b2e13d9SChunhe Lan #define CONFIG_PHY_CORTINA 613a8efe79cSChunhe Lan #define CONFIG_SYS_CORTINA_FW_IN_NOR 6140b2e13d9SChunhe Lan #define CONFIG_CORTINA_FW_ADDR 0xefe00000 6150b2e13d9SChunhe Lan #define CONFIG_CORTINA_FW_LENGTH 0x40000 6160b2e13d9SChunhe Lan #define CONFIG_PHY_TERANETICS 6170b2e13d9SChunhe Lan #define SGMII_PHY_ADDR1 0x0 6180b2e13d9SChunhe Lan #define SGMII_PHY_ADDR2 0x1 6190b2e13d9SChunhe Lan #define SGMII_PHY_ADDR3 0x2 6200b2e13d9SChunhe Lan #define SGMII_PHY_ADDR4 0x3 6210b2e13d9SChunhe Lan #define SGMII_PHY_ADDR5 0x4 6220b2e13d9SChunhe Lan #define SGMII_PHY_ADDR6 0x5 6230b2e13d9SChunhe Lan #define SGMII_PHY_ADDR7 0x6 6240b2e13d9SChunhe Lan #define SGMII_PHY_ADDR8 0x7 6250b2e13d9SChunhe Lan #define FM1_10GEC1_PHY_ADDR 0x10 6260b2e13d9SChunhe Lan #define FM1_10GEC2_PHY_ADDR 0x11 6270b2e13d9SChunhe Lan #define FM2_10GEC1_PHY_ADDR 0x12 6280b2e13d9SChunhe Lan #define FM2_10GEC2_PHY_ADDR 0x13 6290b2e13d9SChunhe Lan #define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR 6300b2e13d9SChunhe Lan #define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR 6310b2e13d9SChunhe Lan #define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR 6320b2e13d9SChunhe Lan #define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR 6330b2e13d9SChunhe Lan #endif 6340b2e13d9SChunhe Lan 6350b2e13d9SChunhe Lan /* SATA */ 6360b2e13d9SChunhe Lan #ifdef CONFIG_FSL_SATA_V2 6370b2e13d9SChunhe Lan #define CONFIG_LIBATA 6380b2e13d9SChunhe Lan #define CONFIG_FSL_SATA 6390b2e13d9SChunhe Lan 6400b2e13d9SChunhe Lan #define CONFIG_SYS_SATA_MAX_DEVICE 2 6410b2e13d9SChunhe Lan #define CONFIG_SATA1 6420b2e13d9SChunhe Lan #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 6430b2e13d9SChunhe Lan #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 6440b2e13d9SChunhe Lan #define CONFIG_SATA2 6450b2e13d9SChunhe Lan #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 6460b2e13d9SChunhe Lan #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 6470b2e13d9SChunhe Lan 6480b2e13d9SChunhe Lan #define CONFIG_LBA48 6490b2e13d9SChunhe Lan #endif 6500b2e13d9SChunhe Lan 6510b2e13d9SChunhe Lan #ifdef CONFIG_FMAN_ENET 6520b2e13d9SChunhe Lan #define CONFIG_MII /* MII PHY management */ 6530b2e13d9SChunhe Lan #define CONFIG_ETHPRIME "FM1@DTSEC1" 6540b2e13d9SChunhe Lan #endif 6550b2e13d9SChunhe Lan 6560b2e13d9SChunhe Lan /* 6570b2e13d9SChunhe Lan * USB 6580b2e13d9SChunhe Lan */ 6590b2e13d9SChunhe Lan #define CONFIG_USB_EHCI_FSL 6600b2e13d9SChunhe Lan #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 6610b2e13d9SChunhe Lan #define CONFIG_HAS_FSL_DR_USB 6620b2e13d9SChunhe Lan 6630b2e13d9SChunhe Lan #ifdef CONFIG_MMC 6640b2e13d9SChunhe Lan #define CONFIG_FSL_ESDHC 6650b2e13d9SChunhe Lan #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 6660b2e13d9SChunhe Lan #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 667929dfdc2SXiaobo Xie #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 6680b2e13d9SChunhe Lan #endif 6690b2e13d9SChunhe Lan 6700b2e13d9SChunhe Lan 6710b2e13d9SChunhe Lan #define __USB_PHY_TYPE utmi 6720b2e13d9SChunhe Lan 6730b2e13d9SChunhe Lan /* 6740b2e13d9SChunhe Lan * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be 6750b2e13d9SChunhe Lan * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way 6760b2e13d9SChunhe Lan * interleaving. It can be cacheline, page, bank, superbank. 6770b2e13d9SChunhe Lan * See doc/README.fsl-ddr for details. 6780b2e13d9SChunhe Lan */ 67926bc57daSYork Sun #ifdef CONFIG_ARCH_T4240 6800b2e13d9SChunhe Lan #define CTRL_INTLV_PREFERED 3way_4KB 6811a344456SChunhe Lan #else 6821a344456SChunhe Lan #define CTRL_INTLV_PREFERED cacheline 6831a344456SChunhe Lan #endif 6840b2e13d9SChunhe Lan 6850b2e13d9SChunhe Lan #define CONFIG_EXTRA_ENV_SETTINGS \ 6860b2e13d9SChunhe Lan "hwconfig=fsl_ddr:" \ 6870b2e13d9SChunhe Lan "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \ 6880b2e13d9SChunhe Lan "bank_intlv=auto;" \ 6890b2e13d9SChunhe Lan "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 6900b2e13d9SChunhe Lan "netdev=eth0\0" \ 6910b2e13d9SChunhe Lan "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 6920b2e13d9SChunhe Lan "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 6930b2e13d9SChunhe Lan "tftpflash=tftpboot $loadaddr $uboot && " \ 6940b2e13d9SChunhe Lan "protect off $ubootaddr +$filesize && " \ 6950b2e13d9SChunhe Lan "erase $ubootaddr +$filesize && " \ 6960b2e13d9SChunhe Lan "cp.b $loadaddr $ubootaddr $filesize && " \ 6970b2e13d9SChunhe Lan "protect on $ubootaddr +$filesize && " \ 6980b2e13d9SChunhe Lan "cmp.b $loadaddr $ubootaddr $filesize\0" \ 6990b2e13d9SChunhe Lan "consoledev=ttyS0\0" \ 7000b2e13d9SChunhe Lan "ramdiskaddr=2000000\0" \ 7010b2e13d9SChunhe Lan "ramdiskfile=t4240rdb/ramdisk.uboot\0" \ 702b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 7030b2e13d9SChunhe Lan "fdtfile=t4240rdb/t4240rdb.dtb\0" \ 7040b2e13d9SChunhe Lan "bdev=sda3\0" 7050b2e13d9SChunhe Lan 7060b2e13d9SChunhe Lan #define CONFIG_HVBOOT \ 7070b2e13d9SChunhe Lan "setenv bootargs config-addr=0x60000000; " \ 7080b2e13d9SChunhe Lan "bootm 0x01000000 - 0x00f00000" 7090b2e13d9SChunhe Lan 7100b2e13d9SChunhe Lan #define CONFIG_LINUX \ 7110b2e13d9SChunhe Lan "setenv bootargs root=/dev/ram rw " \ 7120b2e13d9SChunhe Lan "console=$consoledev,$baudrate $othbootargs;" \ 7130b2e13d9SChunhe Lan "setenv ramdiskaddr 0x02000000;" \ 7140b2e13d9SChunhe Lan "setenv fdtaddr 0x00c00000;" \ 7150b2e13d9SChunhe Lan "setenv loadaddr 0x1000000;" \ 7160b2e13d9SChunhe Lan "bootm $loadaddr $ramdiskaddr $fdtaddr" 7170b2e13d9SChunhe Lan 7180b2e13d9SChunhe Lan #define CONFIG_HDBOOT \ 7190b2e13d9SChunhe Lan "setenv bootargs root=/dev/$bdev rw " \ 7200b2e13d9SChunhe Lan "console=$consoledev,$baudrate $othbootargs;" \ 7210b2e13d9SChunhe Lan "tftp $loadaddr $bootfile;" \ 7220b2e13d9SChunhe Lan "tftp $fdtaddr $fdtfile;" \ 7230b2e13d9SChunhe Lan "bootm $loadaddr - $fdtaddr" 7240b2e13d9SChunhe Lan 7250b2e13d9SChunhe Lan #define CONFIG_NFSBOOTCOMMAND \ 7260b2e13d9SChunhe Lan "setenv bootargs root=/dev/nfs rw " \ 7270b2e13d9SChunhe Lan "nfsroot=$serverip:$rootpath " \ 7280b2e13d9SChunhe Lan "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 7290b2e13d9SChunhe Lan "console=$consoledev,$baudrate $othbootargs;" \ 7300b2e13d9SChunhe Lan "tftp $loadaddr $bootfile;" \ 7310b2e13d9SChunhe Lan "tftp $fdtaddr $fdtfile;" \ 7320b2e13d9SChunhe Lan "bootm $loadaddr - $fdtaddr" 7330b2e13d9SChunhe Lan 7340b2e13d9SChunhe Lan #define CONFIG_RAMBOOTCOMMAND \ 7350b2e13d9SChunhe Lan "setenv bootargs root=/dev/ram rw " \ 7360b2e13d9SChunhe Lan "console=$consoledev,$baudrate $othbootargs;" \ 7370b2e13d9SChunhe Lan "tftp $ramdiskaddr $ramdiskfile;" \ 7380b2e13d9SChunhe Lan "tftp $loadaddr $bootfile;" \ 7390b2e13d9SChunhe Lan "tftp $fdtaddr $fdtfile;" \ 7400b2e13d9SChunhe Lan "bootm $loadaddr $ramdiskaddr $fdtaddr" 7410b2e13d9SChunhe Lan 7420b2e13d9SChunhe Lan #define CONFIG_BOOTCOMMAND CONFIG_LINUX 7430b2e13d9SChunhe Lan 7440b2e13d9SChunhe Lan #include <asm/fsl_secure_boot.h> 7450b2e13d9SChunhe Lan 7460b2e13d9SChunhe Lan #endif /* __CONFIG_H */ 747