1ee52b188SYork Sun /* 2ee52b188SYork Sun * Copyright 2011-2012 Freescale Semiconductor, Inc. 3ee52b188SYork Sun * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 5ee52b188SYork Sun */ 6ee52b188SYork Sun 7ee52b188SYork Sun /* 8ee52b188SYork Sun * T4240 QDS board configuration file 9ee52b188SYork Sun */ 101cb19fbbSYork Sun #ifndef __CONFIG_H 111cb19fbbSYork Sun #define __CONFIG_H 121cb19fbbSYork Sun 13ee52b188SYork Sun #define CONFIG_FSL_SATA_V2 14ee52b188SYork Sun #define CONFIG_PCIE4 15737537efSRuchika Gupta #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 16ee52b188SYork Sun 17ee52b188SYork Sun #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */ 18ee52b188SYork Sun 191cb19fbbSYork Sun #ifdef CONFIG_RAMBOOT_PBL 20e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t4qds/t4_pbi.cfg 21b6036993SShaohui Xie #if !defined(CONFIG_NAND) && !defined(CONFIG_SDCARD) 22b6036993SShaohui Xie #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 23b6036993SShaohui Xie #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 24b6036993SShaohui Xie #else 25b6036993SShaohui Xie #define CONFIG_SPL_FLUSH_IMAGE 26b6036993SShaohui Xie #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 27b6036993SShaohui Xie #define CONFIG_SYS_TEXT_BASE 0x00201000 28b6036993SShaohui Xie #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 29b6036993SShaohui Xie #define CONFIG_SPL_PAD_TO 0x40000 30b6036993SShaohui Xie #define CONFIG_SPL_MAX_SIZE 0x28000 31b6036993SShaohui Xie #define RESET_VECTOR_OFFSET 0x27FFC 32b6036993SShaohui Xie #define BOOT_PAGE_OFFSET 0x27000 33b6036993SShaohui Xie 34b6036993SShaohui Xie #ifdef CONFIG_NAND 35b6036993SShaohui Xie #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) 36b6036993SShaohui Xie #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000 37b6036993SShaohui Xie #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 38b6036993SShaohui Xie #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) 39b6036993SShaohui Xie #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 40ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t4qds/t4_nand_rcw.cfg 41b6036993SShaohui Xie #define CONFIG_SPL_NAND_BOOT 421cb19fbbSYork Sun #endif 431cb19fbbSYork Sun 44b6036993SShaohui Xie #ifdef CONFIG_SDCARD 45b6036993SShaohui Xie #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC 46b6036993SShaohui Xie #define CONFIG_SPL_MMC_MINIMAL 47b6036993SShaohui Xie #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) 48b6036993SShaohui Xie #define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000 49b6036993SShaohui Xie #define CONFIG_SYS_MMC_U_BOOT_START 0x00200000 50b6036993SShaohui Xie #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) 51b6036993SShaohui Xie #ifndef CONFIG_SPL_BUILD 52b6036993SShaohui Xie #define CONFIG_SYS_MPC85XX_NO_RESETVEC 53b6036993SShaohui Xie #endif 54b6036993SShaohui Xie #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 55ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t4qds/t4_sd_rcw.cfg 56b6036993SShaohui Xie #define CONFIG_SPL_MMC_BOOT 57b6036993SShaohui Xie #endif 58b6036993SShaohui Xie 59b6036993SShaohui Xie #ifdef CONFIG_SPL_BUILD 60b6036993SShaohui Xie #define CONFIG_SPL_SKIP_RELOCATE 61b6036993SShaohui Xie #define CONFIG_SPL_COMMON_INIT_DDR 62b6036993SShaohui Xie #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 63b6036993SShaohui Xie #endif 64b6036993SShaohui Xie 65b6036993SShaohui Xie #endif 66b6036993SShaohui Xie #endif /* CONFIG_RAMBOOT_PBL */ 67b6036993SShaohui Xie 681cb19fbbSYork Sun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 691cb19fbbSYork Sun /* Set 1M boot space */ 701cb19fbbSYork Sun #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 711cb19fbbSYork Sun #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 721cb19fbbSYork Sun (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 731cb19fbbSYork Sun #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 741cb19fbbSYork Sun #endif 751cb19fbbSYork Sun 761cb19fbbSYork Sun #define CONFIG_SRIO_PCIE_BOOT_MASTER 771cb19fbbSYork Sun #define CONFIG_DDR_ECC 781cb19fbbSYork Sun 79ee52b188SYork Sun #include "t4qds.h" 801cb19fbbSYork Sun 81*e856bdcfSMasahiro Yamada #ifndef CONFIG_MTD_NOR_FLASH 821cb19fbbSYork Sun #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL) 831cb19fbbSYork Sun #define CONFIG_ENV_IS_NOWHERE 841cb19fbbSYork Sun #endif 851cb19fbbSYork Sun #else 861cb19fbbSYork Sun #define CONFIG_FLASH_CFI_DRIVER 871cb19fbbSYork Sun #define CONFIG_SYS_FLASH_CFI 881cb19fbbSYork Sun #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 891cb19fbbSYork Sun #endif 901cb19fbbSYork Sun 911cb19fbbSYork Sun #if defined(CONFIG_SPIFLASH) 921cb19fbbSYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC 931cb19fbbSYork Sun #define CONFIG_ENV_IS_IN_SPI_FLASH 941cb19fbbSYork Sun #define CONFIG_ENV_SPI_BUS 0 951cb19fbbSYork Sun #define CONFIG_ENV_SPI_CS 0 961cb19fbbSYork Sun #define CONFIG_ENV_SPI_MAX_HZ 10000000 971cb19fbbSYork Sun #define CONFIG_ENV_SPI_MODE 0 981cb19fbbSYork Sun #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 991cb19fbbSYork Sun #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 1001cb19fbbSYork Sun #define CONFIG_ENV_SECT_SIZE 0x10000 1011cb19fbbSYork Sun #elif defined(CONFIG_SDCARD) 1021cb19fbbSYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC 1031cb19fbbSYork Sun #define CONFIG_ENV_IS_IN_MMC 1041cb19fbbSYork Sun #define CONFIG_SYS_MMC_ENV_DEV 0 1051cb19fbbSYork Sun #define CONFIG_ENV_SIZE 0x2000 106b6036993SShaohui Xie #define CONFIG_ENV_OFFSET (512 * 0x800) 1071cb19fbbSYork Sun #elif defined(CONFIG_NAND) 1081cb19fbbSYork Sun #define CONFIG_SYS_EXTRA_ENV_RELOC 1091cb19fbbSYork Sun #define CONFIG_ENV_IS_IN_NAND 110b6036993SShaohui Xie #define CONFIG_ENV_SIZE 0x2000 111b6036993SShaohui Xie #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) 1121cb19fbbSYork Sun #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 1131cb19fbbSYork Sun #define CONFIG_ENV_IS_IN_REMOTE 1141cb19fbbSYork Sun #define CONFIG_ENV_ADDR 0xffe20000 1151cb19fbbSYork Sun #define CONFIG_ENV_SIZE 0x2000 1161cb19fbbSYork Sun #elif defined(CONFIG_ENV_IS_NOWHERE) 1171cb19fbbSYork Sun #define CONFIG_ENV_SIZE 0x2000 1181cb19fbbSYork Sun #else 1191cb19fbbSYork Sun #define CONFIG_ENV_IS_IN_FLASH 1201cb19fbbSYork Sun #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 1211cb19fbbSYork Sun #define CONFIG_ENV_SIZE 0x2000 1221cb19fbbSYork Sun #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 1231cb19fbbSYork Sun #endif 1241cb19fbbSYork Sun 1251cb19fbbSYork Sun #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 1261cb19fbbSYork Sun #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 1271cb19fbbSYork Sun 1281cb19fbbSYork Sun #ifndef __ASSEMBLY__ 1291cb19fbbSYork Sun unsigned long get_board_sys_clk(void); 1301cb19fbbSYork Sun unsigned long get_board_ddr_clk(void); 1311cb19fbbSYork Sun #endif 1321cb19fbbSYork Sun 1331cb19fbbSYork Sun /* EEPROM */ 1341cb19fbbSYork Sun #define CONFIG_ID_EEPROM 1351cb19fbbSYork Sun #define CONFIG_SYS_I2C_EEPROM_NXID 1361cb19fbbSYork Sun #define CONFIG_SYS_EEPROM_BUS_NUM 0 1371cb19fbbSYork Sun #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 1381cb19fbbSYork Sun #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 1391cb19fbbSYork Sun 1401cb19fbbSYork Sun /* 1411cb19fbbSYork Sun * DDR Setup 1421cb19fbbSYork Sun */ 1431cb19fbbSYork Sun #define CONFIG_SYS_SPD_BUS_NUM 0 1441cb19fbbSYork Sun #define SPD_EEPROM_ADDRESS1 0x51 1451cb19fbbSYork Sun #define SPD_EEPROM_ADDRESS2 0x52 1461cb19fbbSYork Sun #define SPD_EEPROM_ADDRESS3 0x53 1471cb19fbbSYork Sun #define SPD_EEPROM_ADDRESS4 0x54 1481cb19fbbSYork Sun #define SPD_EEPROM_ADDRESS5 0x55 1491cb19fbbSYork Sun #define SPD_EEPROM_ADDRESS6 0x56 1501cb19fbbSYork Sun #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */ 1511cb19fbbSYork Sun #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 1521cb19fbbSYork Sun 1531cb19fbbSYork Sun /* 1541cb19fbbSYork Sun * IFC Definitions 1551cb19fbbSYork Sun */ 1561cb19fbbSYork Sun #define CONFIG_SYS_NOR0_CSPR_EXT (0xf) 1571cb19fbbSYork Sun #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 1581cb19fbbSYork Sun + 0x8000000) | \ 1591cb19fbbSYork Sun CSPR_PORT_SIZE_16 | \ 1601cb19fbbSYork Sun CSPR_MSEL_NOR | \ 1611cb19fbbSYork Sun CSPR_V) 1621cb19fbbSYork Sun #define CONFIG_SYS_NOR1_CSPR_EXT (0xf) 1631cb19fbbSYork Sun #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 1641cb19fbbSYork Sun CSPR_PORT_SIZE_16 | \ 1651cb19fbbSYork Sun CSPR_MSEL_NOR | \ 1661cb19fbbSYork Sun CSPR_V) 1671cb19fbbSYork Sun #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 1681cb19fbbSYork Sun /* NOR Flash Timing Params */ 1691cb19fbbSYork Sun #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 1701cb19fbbSYork Sun 1711cb19fbbSYork Sun #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 1721cb19fbbSYork Sun FTIM0_NOR_TEADC(0x5) | \ 1731cb19fbbSYork Sun FTIM0_NOR_TEAHC(0x5)) 1741cb19fbbSYork Sun #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 1751cb19fbbSYork Sun FTIM1_NOR_TRAD_NOR(0x1A) |\ 1761cb19fbbSYork Sun FTIM1_NOR_TSEQRAD_NOR(0x13)) 1771cb19fbbSYork Sun #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 1781cb19fbbSYork Sun FTIM2_NOR_TCH(0x4) | \ 1791cb19fbbSYork Sun FTIM2_NOR_TWPH(0x0E) | \ 1801cb19fbbSYork Sun FTIM2_NOR_TWP(0x1c)) 1811cb19fbbSYork Sun #define CONFIG_SYS_NOR_FTIM3 0x0 1821cb19fbbSYork Sun 1831cb19fbbSYork Sun #define CONFIG_SYS_FLASH_QUIET_TEST 1841cb19fbbSYork Sun #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 1851cb19fbbSYork Sun 1861cb19fbbSYork Sun #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 1871cb19fbbSYork Sun #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 1881cb19fbbSYork Sun #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 1891cb19fbbSYork Sun #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 1901cb19fbbSYork Sun 1911cb19fbbSYork Sun #define CONFIG_SYS_FLASH_EMPTY_INFO 1921cb19fbbSYork Sun #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \ 1931cb19fbbSYork Sun + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 1941cb19fbbSYork Sun 1951cb19fbbSYork Sun #define CONFIG_FSL_QIXIS /* use common QIXIS code */ 1961cb19fbbSYork Sun #define QIXIS_BASE 0xffdf0000 1971cb19fbbSYork Sun #define QIXIS_LBMAP_SWITCH 6 1981cb19fbbSYork Sun #define QIXIS_LBMAP_MASK 0x0f 1991cb19fbbSYork Sun #define QIXIS_LBMAP_SHIFT 0 2001cb19fbbSYork Sun #define QIXIS_LBMAP_DFLTBANK 0x00 2011cb19fbbSYork Sun #define QIXIS_LBMAP_ALTBANK 0x04 2021cb19fbbSYork Sun #define QIXIS_RST_CTL_RESET 0x83 203c63e1370SYork Sun #define QIXIS_RST_FORCE_MEM 0x1 2041cb19fbbSYork Sun #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 2051cb19fbbSYork Sun #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 2061cb19fbbSYork Sun #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 207f7e27cc5SHaijun.Zhang #define QIXIS_BRDCFG5 0x55 208f7e27cc5SHaijun.Zhang #define QIXIS_MUX_SDHC 2 209d47e3d27SHaijun.Zhang #define QIXIS_MUX_SDHC_WIDTH8 1 2101cb19fbbSYork Sun #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE) 2111cb19fbbSYork Sun 2121cb19fbbSYork Sun #define CONFIG_SYS_CSPR3_EXT (0xf) 2131cb19fbbSYork Sun #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \ 2141cb19fbbSYork Sun | CSPR_PORT_SIZE_8 \ 2151cb19fbbSYork Sun | CSPR_MSEL_GPCM \ 2161cb19fbbSYork Sun | CSPR_V) 2171cb19fbbSYork Sun #define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024) 2181cb19fbbSYork Sun #define CONFIG_SYS_CSOR3 0x0 2191cb19fbbSYork Sun /* QIXIS Timing parameters for IFC CS3 */ 2201cb19fbbSYork Sun #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 2211cb19fbbSYork Sun FTIM0_GPCM_TEADC(0x0e) | \ 2221cb19fbbSYork Sun FTIM0_GPCM_TEAHC(0x0e)) 2231cb19fbbSYork Sun #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ 2241cb19fbbSYork Sun FTIM1_GPCM_TRAD(0x3f)) 2251cb19fbbSYork Sun #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 226de519163SShaohui Xie FTIM2_GPCM_TCH(0x8) | \ 2271cb19fbbSYork Sun FTIM2_GPCM_TWP(0x1f)) 2281cb19fbbSYork Sun #define CONFIG_SYS_CS3_FTIM3 0x0 2291cb19fbbSYork Sun 2301cb19fbbSYork Sun /* NAND Flash on IFC */ 2311cb19fbbSYork Sun #define CONFIG_NAND_FSL_IFC 2321cb19fbbSYork Sun #define CONFIG_SYS_NAND_BASE 0xff800000 2331cb19fbbSYork Sun #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 2341cb19fbbSYork Sun 2351cb19fbbSYork Sun #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 2361cb19fbbSYork Sun #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 2371cb19fbbSYork Sun | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 2381cb19fbbSYork Sun | CSPR_MSEL_NAND /* MSEL = NAND */ \ 2391cb19fbbSYork Sun | CSPR_V) 2401cb19fbbSYork Sun #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 2411cb19fbbSYork Sun 2421cb19fbbSYork Sun #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 2431cb19fbbSYork Sun | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 2441cb19fbbSYork Sun | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 2451cb19fbbSYork Sun | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \ 2461cb19fbbSYork Sun | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 2471cb19fbbSYork Sun | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \ 2481cb19fbbSYork Sun | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 2491cb19fbbSYork Sun 2501cb19fbbSYork Sun #define CONFIG_SYS_NAND_ONFI_DETECTION 2511cb19fbbSYork Sun 2521cb19fbbSYork Sun /* ONFI NAND Flash mode0 Timing Params */ 2531cb19fbbSYork Sun #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 2541cb19fbbSYork Sun FTIM0_NAND_TWP(0x18) | \ 2551cb19fbbSYork Sun FTIM0_NAND_TWCHT(0x07) | \ 2561cb19fbbSYork Sun FTIM0_NAND_TWH(0x0a)) 2571cb19fbbSYork Sun #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 2581cb19fbbSYork Sun FTIM1_NAND_TWBE(0x39) | \ 2591cb19fbbSYork Sun FTIM1_NAND_TRR(0x0e) | \ 2601cb19fbbSYork Sun FTIM1_NAND_TRP(0x18)) 2611cb19fbbSYork Sun #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 2621cb19fbbSYork Sun FTIM2_NAND_TREH(0x0a) | \ 2631cb19fbbSYork Sun FTIM2_NAND_TWHRE(0x1e)) 2641cb19fbbSYork Sun #define CONFIG_SYS_NAND_FTIM3 0x0 2651cb19fbbSYork Sun 2661cb19fbbSYork Sun #define CONFIG_SYS_NAND_DDR_LAW 11 2671cb19fbbSYork Sun 2681cb19fbbSYork Sun #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 2691cb19fbbSYork Sun #define CONFIG_SYS_MAX_NAND_DEVICE 1 2701cb19fbbSYork Sun #define CONFIG_CMD_NAND 2711cb19fbbSYork Sun 2721cb19fbbSYork Sun #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 27368ec9c85SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_OOBFREE 2 27468ec9c85SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_ECCPOS 256 2751cb19fbbSYork Sun 2761cb19fbbSYork Sun #if defined(CONFIG_NAND) 2771cb19fbbSYork Sun #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 2781cb19fbbSYork Sun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 2791cb19fbbSYork Sun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 2801cb19fbbSYork Sun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 2811cb19fbbSYork Sun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 2821cb19fbbSYork Sun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 2831cb19fbbSYork Sun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 2841cb19fbbSYork Sun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 285b6036993SShaohui Xie #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 286b6036993SShaohui Xie #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR 287b6036993SShaohui Xie #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 288b6036993SShaohui Xie #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 289b6036993SShaohui Xie #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 290b6036993SShaohui Xie #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 291b6036993SShaohui Xie #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 292b6036993SShaohui Xie #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 293b6036993SShaohui Xie #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT 294b6036993SShaohui Xie #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR 2951cb19fbbSYork Sun #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 2961cb19fbbSYork Sun #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 2971cb19fbbSYork Sun #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 2981cb19fbbSYork Sun #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 2991cb19fbbSYork Sun #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 3001cb19fbbSYork Sun #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 3011cb19fbbSYork Sun #else 3021cb19fbbSYork Sun #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 3031cb19fbbSYork Sun #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 3041cb19fbbSYork Sun #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 3051cb19fbbSYork Sun #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 3061cb19fbbSYork Sun #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 3071cb19fbbSYork Sun #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 3081cb19fbbSYork Sun #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 3091cb19fbbSYork Sun #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 310b6036993SShaohui Xie #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT 311b6036993SShaohui Xie #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR 312b6036993SShaohui Xie #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 313b6036993SShaohui Xie #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 314b6036993SShaohui Xie #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 315b6036993SShaohui Xie #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 316b6036993SShaohui Xie #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 317b6036993SShaohui Xie #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 3181cb19fbbSYork Sun #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 3191cb19fbbSYork Sun #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 3201cb19fbbSYork Sun #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 3211cb19fbbSYork Sun #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 3221cb19fbbSYork Sun #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 3231cb19fbbSYork Sun #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 3241cb19fbbSYork Sun #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 3251cb19fbbSYork Sun #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 3261cb19fbbSYork Sun #endif 3271cb19fbbSYork Sun 3281cb19fbbSYork Sun #if defined(CONFIG_RAMBOOT_PBL) 3291cb19fbbSYork Sun #define CONFIG_SYS_RAMBOOT 3301cb19fbbSYork Sun #endif 3311cb19fbbSYork Sun 3321cb19fbbSYork Sun /* I2C */ 3331cb19fbbSYork Sun #define CONFIG_SYS_FSL_I2C_SPEED 100000 /* I2C speed */ 3341cb19fbbSYork Sun #define CONFIG_SYS_FSL_I2C2_SPEED 100000 /* I2C2 speed */ 3351cb19fbbSYork Sun #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */ 3361cb19fbbSYork Sun #define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */ 3371cb19fbbSYork Sun 3381cb19fbbSYork Sun #define I2C_MUX_CH_DEFAULT 0x8 3391cb19fbbSYork Sun #define I2C_MUX_CH_VOL_MONITOR 0xa 3401cb19fbbSYork Sun #define I2C_MUX_CH_VSC3316_FS 0xc 3411cb19fbbSYork Sun #define I2C_MUX_CH_VSC3316_BS 0xd 3421cb19fbbSYork Sun 3431cb19fbbSYork Sun /* Voltage monitor on channel 2*/ 3441cb19fbbSYork Sun #define I2C_VOL_MONITOR_ADDR 0x40 3451cb19fbbSYork Sun #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2 3461cb19fbbSYork Sun #define I2C_VOL_MONITOR_BUS_V_OVF 0x1 3471cb19fbbSYork Sun #define I2C_VOL_MONITOR_BUS_V_SHIFT 3 3481cb19fbbSYork Sun 3491cb19fbbSYork Sun /* VSC Crossbar switches */ 3501cb19fbbSYork Sun #define CONFIG_VSC_CROSSBAR 3511cb19fbbSYork Sun #define VSC3316_FSM_TX_ADDR 0x70 3521cb19fbbSYork Sun #define VSC3316_FSM_RX_ADDR 0x71 3531cb19fbbSYork Sun 3541cb19fbbSYork Sun /* 3551cb19fbbSYork Sun * RapidIO 3561cb19fbbSYork Sun */ 3571cb19fbbSYork Sun 3581cb19fbbSYork Sun /* 3591cb19fbbSYork Sun * for slave u-boot IMAGE instored in master memory space, 3601cb19fbbSYork Sun * PHYS must be aligned based on the SIZE 3611cb19fbbSYork Sun */ 362e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull 363e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull 364e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ 365e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull 3661cb19fbbSYork Sun /* 3671cb19fbbSYork Sun * for slave UCODE and ENV instored in master memory space, 3681cb19fbbSYork Sun * PHYS must be aligned based on the SIZE 3691cb19fbbSYork Sun */ 370e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull 3711cb19fbbSYork Sun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 3721cb19fbbSYork Sun #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 3731cb19fbbSYork Sun 3741cb19fbbSYork Sun /* slave core release by master*/ 3751cb19fbbSYork Sun #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 3761cb19fbbSYork Sun #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 3771cb19fbbSYork Sun 3781cb19fbbSYork Sun /* 3791cb19fbbSYork Sun * SRIO_PCIE_BOOT - SLAVE 3801cb19fbbSYork Sun */ 3811cb19fbbSYork Sun #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 3821cb19fbbSYork Sun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 3831cb19fbbSYork Sun #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 3841cb19fbbSYork Sun (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 3851cb19fbbSYork Sun #endif 3861cb19fbbSYork Sun /* 3871cb19fbbSYork Sun * eSPI - Enhanced SPI 3881cb19fbbSYork Sun */ 3891cb19fbbSYork Sun #define CONFIG_SF_DEFAULT_SPEED 10000000 3901cb19fbbSYork Sun #define CONFIG_SF_DEFAULT_MODE 0 3911cb19fbbSYork Sun 3921cb19fbbSYork Sun /* Qman/Bman */ 3931cb19fbbSYork Sun #ifndef CONFIG_NOBQFMAN 3941cb19fbbSYork Sun #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 3951cb19fbbSYork Sun #define CONFIG_SYS_BMAN_NUM_PORTALS 50 3961cb19fbbSYork Sun #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 3971cb19fbbSYork Sun #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 3981cb19fbbSYork Sun #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 3993fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 4003fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 4013fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 4023fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 4033fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 4043fa66db4SJeffrey Ladouceur CONFIG_SYS_BMAN_CENA_SIZE) 4053fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 4063fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 4071cb19fbbSYork Sun #define CONFIG_SYS_QMAN_NUM_PORTALS 50 4081cb19fbbSYork Sun #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 4091cb19fbbSYork Sun #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 4101cb19fbbSYork Sun #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 4113fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 4123fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 4133fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 4143fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 4153fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 4163fa66db4SJeffrey Ladouceur CONFIG_SYS_QMAN_CENA_SIZE) 4173fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 4183fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 4191cb19fbbSYork Sun 4201cb19fbbSYork Sun #define CONFIG_SYS_DPAA_FMAN 4211cb19fbbSYork Sun #define CONFIG_SYS_DPAA_PME 4221cb19fbbSYork Sun #define CONFIG_SYS_PMAN 4231cb19fbbSYork Sun #define CONFIG_SYS_DPAA_DCE 4240795eff3SMinghuan Lian #define CONFIG_SYS_DPAA_RMAN 4251cb19fbbSYork Sun #define CONFIG_SYS_INTERLAKEN 4261cb19fbbSYork Sun 4271cb19fbbSYork Sun /* Default address of microcode for the Linux Fman driver */ 4281cb19fbbSYork Sun #if defined(CONFIG_SPIFLASH) 4291cb19fbbSYork Sun /* 4301cb19fbbSYork Sun * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 4311cb19fbbSYork Sun * env, so we got 0x110000. 4321cb19fbbSYork Sun */ 4331cb19fbbSYork Sun #define CONFIG_SYS_QE_FW_IN_SPIFLASH 434dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 4351cb19fbbSYork Sun #elif defined(CONFIG_SDCARD) 4361cb19fbbSYork Sun /* 4371cb19fbbSYork Sun * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 438b6036993SShaohui Xie * about 1MB (2048 blocks), Env is stored after the image, and the env size is 439b6036993SShaohui Xie * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080. 4401cb19fbbSYork Sun */ 4411cb19fbbSYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 442b6036993SShaohui Xie #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 4431cb19fbbSYork Sun #elif defined(CONFIG_NAND) 4441cb19fbbSYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 445b6036993SShaohui Xie #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE) 4461cb19fbbSYork Sun #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 4471cb19fbbSYork Sun /* 4481cb19fbbSYork Sun * Slave has no ucode locally, it can fetch this from remote. When implementing 4491cb19fbbSYork Sun * in two corenet boards, slave's ucode could be stored in master's memory 4501cb19fbbSYork Sun * space, the address can be mapped from slave TLB->slave LAW-> 4511cb19fbbSYork Sun * slave SRIO or PCIE outbound window->master inbound window-> 4521cb19fbbSYork Sun * master LAW->the ucode address in master's memory space. 4531cb19fbbSYork Sun */ 4541cb19fbbSYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 455dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 4561cb19fbbSYork Sun #else 4571cb19fbbSYork Sun #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 458dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 4591cb19fbbSYork Sun #endif 4601cb19fbbSYork Sun #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 4611cb19fbbSYork Sun #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 4621cb19fbbSYork Sun #endif /* CONFIG_NOBQFMAN */ 4631cb19fbbSYork Sun 4641cb19fbbSYork Sun #ifdef CONFIG_SYS_DPAA_FMAN 4651cb19fbbSYork Sun #define CONFIG_FMAN_ENET 4661cb19fbbSYork Sun #define CONFIG_PHYLIB_10G 4671cb19fbbSYork Sun #define CONFIG_PHY_VITESSE 4681cb19fbbSYork Sun #define CONFIG_PHY_TERANETICS 4691cb19fbbSYork Sun #define SGMII_CARD_PORT1_PHY_ADDR 0x1C 4701cb19fbbSYork Sun #define SGMII_CARD_PORT2_PHY_ADDR 0x1D 4711cb19fbbSYork Sun #define SGMII_CARD_PORT3_PHY_ADDR 0x1E 4721cb19fbbSYork Sun #define SGMII_CARD_PORT4_PHY_ADDR 0x1F 4731cb19fbbSYork Sun #define FM1_10GEC1_PHY_ADDR 0x0 4741cb19fbbSYork Sun #define FM1_10GEC2_PHY_ADDR 0x1 4751cb19fbbSYork Sun #define FM2_10GEC1_PHY_ADDR 0x2 4761cb19fbbSYork Sun #define FM2_10GEC2_PHY_ADDR 0x3 4771cb19fbbSYork Sun #endif 4781cb19fbbSYork Sun 4791cb19fbbSYork Sun /* SATA */ 4801cb19fbbSYork Sun #ifdef CONFIG_FSL_SATA_V2 4811cb19fbbSYork Sun #define CONFIG_LIBATA 4821cb19fbbSYork Sun #define CONFIG_FSL_SATA 4831cb19fbbSYork Sun 4841cb19fbbSYork Sun #define CONFIG_SYS_SATA_MAX_DEVICE 2 4851cb19fbbSYork Sun #define CONFIG_SATA1 4861cb19fbbSYork Sun #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 4871cb19fbbSYork Sun #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 4881cb19fbbSYork Sun #define CONFIG_SATA2 4891cb19fbbSYork Sun #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 4901cb19fbbSYork Sun #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 4911cb19fbbSYork Sun 4921cb19fbbSYork Sun #define CONFIG_LBA48 4931cb19fbbSYork Sun #define CONFIG_CMD_SATA 4941cb19fbbSYork Sun #endif 4951cb19fbbSYork Sun 4961cb19fbbSYork Sun #ifdef CONFIG_FMAN_ENET 4971cb19fbbSYork Sun #define CONFIG_MII /* MII PHY management */ 4981cb19fbbSYork Sun #define CONFIG_ETHPRIME "FM1@DTSEC1" 4991cb19fbbSYork Sun #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 5001cb19fbbSYork Sun #endif 5011cb19fbbSYork Sun 502737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 503737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM 504737537efSRuchika Gupta #define CONFIG_CMD_HASH 505737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL 506737537efSRuchika Gupta #endif 507737537efSRuchika Gupta 5081cb19fbbSYork Sun /* 5091cb19fbbSYork Sun * USB 5101cb19fbbSYork Sun */ 5111cb19fbbSYork Sun #define CONFIG_USB_EHCI 5121cb19fbbSYork Sun #define CONFIG_USB_EHCI_FSL 5131cb19fbbSYork Sun #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 5141cb19fbbSYork Sun #define CONFIG_HAS_FSL_DR_USB 5151cb19fbbSYork Sun 5161cb19fbbSYork Sun #ifdef CONFIG_MMC 5171cb19fbbSYork Sun #define CONFIG_FSL_ESDHC 5181cb19fbbSYork Sun #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 5191cb19fbbSYork Sun #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 520ef38f3ffSHaijun.Zhang #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 521f7e27cc5SHaijun.Zhang #define CONFIG_ESDHC_DETECT_QUIRK \ 522f7e27cc5SHaijun.Zhang (!(readb(QIXIS_BASE + QIXIS_BRDCFG5) & QIXIS_MUX_SDHC) || \ 523f7e27cc5SHaijun.Zhang IS_SVR_REV(get_svr(), 1, 0)) 524d47e3d27SHaijun.Zhang #define CONFIG_ESDHC_DETECT_8_BIT_QUIRK \ 525d47e3d27SHaijun.Zhang (!(readb(QIXIS_BASE + QIXIS_BRDCFG5) & QIXIS_MUX_SDHC_WIDTH8)) 5261cb19fbbSYork Sun #endif 5271cb19fbbSYork Sun 5281cb19fbbSYork Sun 5291cb19fbbSYork Sun #define __USB_PHY_TYPE utmi 5301cb19fbbSYork Sun 5311cb19fbbSYork Sun /* 5321cb19fbbSYork Sun * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be 5331cb19fbbSYork Sun * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way 5341cb19fbbSYork Sun * interleaving. It can be cacheline, page, bank, superbank. 5351cb19fbbSYork Sun * See doc/README.fsl-ddr for details. 5361cb19fbbSYork Sun */ 53726bc57daSYork Sun #ifdef CONFIG_ARCH_T4240 5381cb19fbbSYork Sun #define CTRL_INTLV_PREFERED 3way_4KB 5391cb19fbbSYork Sun #else 5401cb19fbbSYork Sun #define CTRL_INTLV_PREFERED cacheline 5411cb19fbbSYork Sun #endif 5421cb19fbbSYork Sun 5431cb19fbbSYork Sun #define CONFIG_EXTRA_ENV_SETTINGS \ 5441cb19fbbSYork Sun "hwconfig=fsl_ddr:" \ 5451cb19fbbSYork Sun "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \ 5461cb19fbbSYork Sun "bank_intlv=auto;" \ 5471cb19fbbSYork Sun "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 5481cb19fbbSYork Sun "netdev=eth0\0" \ 5491cb19fbbSYork Sun "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 5501cb19fbbSYork Sun "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 5511cb19fbbSYork Sun "tftpflash=tftpboot $loadaddr $uboot && " \ 5521cb19fbbSYork Sun "protect off $ubootaddr +$filesize && " \ 5531cb19fbbSYork Sun "erase $ubootaddr +$filesize && " \ 5541cb19fbbSYork Sun "cp.b $loadaddr $ubootaddr $filesize && " \ 5551cb19fbbSYork Sun "protect on $ubootaddr +$filesize && " \ 5561cb19fbbSYork Sun "cmp.b $loadaddr $ubootaddr $filesize\0" \ 5571cb19fbbSYork Sun "consoledev=ttyS0\0" \ 5581cb19fbbSYork Sun "ramdiskaddr=2000000\0" \ 5591cb19fbbSYork Sun "ramdiskfile=t4240qds/ramdisk.uboot\0" \ 560b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 5611cb19fbbSYork Sun "fdtfile=t4240qds/t4240qds.dtb\0" \ 5623246584dSKim Phillips "bdev=sda3\0" 5631cb19fbbSYork Sun 5641cb19fbbSYork Sun #define CONFIG_HVBOOT \ 5651cb19fbbSYork Sun "setenv bootargs config-addr=0x60000000; " \ 5661cb19fbbSYork Sun "bootm 0x01000000 - 0x00f00000" 5671cb19fbbSYork Sun 5681cb19fbbSYork Sun #define CONFIG_ALU \ 5691cb19fbbSYork Sun "setenv bootargs root=/dev/$bdev rw " \ 5701cb19fbbSYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 5711cb19fbbSYork Sun "cpu 1 release 0x01000000 - - -;" \ 5721cb19fbbSYork Sun "cpu 2 release 0x01000000 - - -;" \ 5731cb19fbbSYork Sun "cpu 3 release 0x01000000 - - -;" \ 5741cb19fbbSYork Sun "cpu 4 release 0x01000000 - - -;" \ 5751cb19fbbSYork Sun "cpu 5 release 0x01000000 - - -;" \ 5761cb19fbbSYork Sun "cpu 6 release 0x01000000 - - -;" \ 5771cb19fbbSYork Sun "cpu 7 release 0x01000000 - - -;" \ 5781cb19fbbSYork Sun "go 0x01000000" 5791cb19fbbSYork Sun 5801cb19fbbSYork Sun #define CONFIG_LINUX \ 5811cb19fbbSYork Sun "setenv bootargs root=/dev/ram rw " \ 5821cb19fbbSYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 5831cb19fbbSYork Sun "setenv ramdiskaddr 0x02000000;" \ 5841cb19fbbSYork Sun "setenv fdtaddr 0x00c00000;" \ 5851cb19fbbSYork Sun "setenv loadaddr 0x1000000;" \ 5861cb19fbbSYork Sun "bootm $loadaddr $ramdiskaddr $fdtaddr" 5871cb19fbbSYork Sun 5881cb19fbbSYork Sun #define CONFIG_HDBOOT \ 5891cb19fbbSYork Sun "setenv bootargs root=/dev/$bdev rw " \ 5901cb19fbbSYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 5911cb19fbbSYork Sun "tftp $loadaddr $bootfile;" \ 5921cb19fbbSYork Sun "tftp $fdtaddr $fdtfile;" \ 5931cb19fbbSYork Sun "bootm $loadaddr - $fdtaddr" 5941cb19fbbSYork Sun 5951cb19fbbSYork Sun #define CONFIG_NFSBOOTCOMMAND \ 5961cb19fbbSYork Sun "setenv bootargs root=/dev/nfs rw " \ 5971cb19fbbSYork Sun "nfsroot=$serverip:$rootpath " \ 5981cb19fbbSYork Sun "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 5991cb19fbbSYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 6001cb19fbbSYork Sun "tftp $loadaddr $bootfile;" \ 6011cb19fbbSYork Sun "tftp $fdtaddr $fdtfile;" \ 6021cb19fbbSYork Sun "bootm $loadaddr - $fdtaddr" 6031cb19fbbSYork Sun 6041cb19fbbSYork Sun #define CONFIG_RAMBOOTCOMMAND \ 6051cb19fbbSYork Sun "setenv bootargs root=/dev/ram rw " \ 6061cb19fbbSYork Sun "console=$consoledev,$baudrate $othbootargs;" \ 6071cb19fbbSYork Sun "tftp $ramdiskaddr $ramdiskfile;" \ 6081cb19fbbSYork Sun "tftp $loadaddr $bootfile;" \ 6091cb19fbbSYork Sun "tftp $fdtaddr $fdtfile;" \ 6101cb19fbbSYork Sun "bootm $loadaddr $ramdiskaddr $fdtaddr" 6111cb19fbbSYork Sun 6121cb19fbbSYork Sun #define CONFIG_BOOTCOMMAND CONFIG_LINUX 6131cb19fbbSYork Sun 6141cb19fbbSYork Sun #include <asm/fsl_secure_boot.h> 6151cb19fbbSYork Sun 6161cb19fbbSYork Sun #endif /* __CONFIG_H */ 617