18d67c368SShengzhou Liu /* 28d67c368SShengzhou Liu * Copyright 2014 Freescale Semiconductor, Inc. 38d67c368SShengzhou Liu * 48d67c368SShengzhou Liu * SPDX-License-Identifier: GPL-2.0+ 58d67c368SShengzhou Liu */ 68d67c368SShengzhou Liu 78d67c368SShengzhou Liu /* 88d67c368SShengzhou Liu * T2080 RDB/PCIe board configuration file 98d67c368SShengzhou Liu */ 108d67c368SShengzhou Liu 118d67c368SShengzhou Liu #ifndef __T2080RDB_H 128d67c368SShengzhou Liu #define __T2080RDB_H 138d67c368SShengzhou Liu 148d67c368SShengzhou Liu #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */ 158d67c368SShengzhou Liu #define CONFIG_FSL_SATA_V2 168d67c368SShengzhou Liu 178d67c368SShengzhou Liu /* High Level Configuration Options */ 188d67c368SShengzhou Liu #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 198d67c368SShengzhou Liu #define CONFIG_MP /* support multiple processors */ 208d67c368SShengzhou Liu #define CONFIG_ENABLE_36BIT_PHYS 218d67c368SShengzhou Liu 228d67c368SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 238d67c368SShengzhou Liu #define CONFIG_ADDR_MAP 1 248d67c368SShengzhou Liu #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 258d67c368SShengzhou Liu #endif 268d67c368SShengzhou Liu 278d67c368SShengzhou Liu #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 2851370d56SYork Sun #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS 298d67c368SShengzhou Liu #define CONFIG_ENV_OVERWRITE 308d67c368SShengzhou Liu 318d67c368SShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL 32e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xrdb/t2080_pbi.cfg 334d666683SShengzhou Liu 344d666683SShengzhou Liu #define CONFIG_SPL_FLUSH_IMAGE 354d666683SShengzhou Liu #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 364d666683SShengzhou Liu #define CONFIG_SYS_TEXT_BASE 0x00201000 374d666683SShengzhou Liu #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 384d666683SShengzhou Liu #define CONFIG_SPL_PAD_TO 0x40000 394d666683SShengzhou Liu #define CONFIG_SPL_MAX_SIZE 0x28000 404d666683SShengzhou Liu #define RESET_VECTOR_OFFSET 0x27FFC 414d666683SShengzhou Liu #define BOOT_PAGE_OFFSET 0x27000 424d666683SShengzhou Liu #ifdef CONFIG_SPL_BUILD 434d666683SShengzhou Liu #define CONFIG_SPL_SKIP_RELOCATE 444d666683SShengzhou Liu #define CONFIG_SPL_COMMON_INIT_DDR 454d666683SShengzhou Liu #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 468d67c368SShengzhou Liu #endif 478d67c368SShengzhou Liu 484d666683SShengzhou Liu #ifdef CONFIG_NAND 494d666683SShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) 504d666683SShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000 514d666683SShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 524d666683SShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) 534d666683SShengzhou Liu #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 54ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xrdb/t2080_nand_rcw.cfg 554d666683SShengzhou Liu #define CONFIG_SPL_NAND_BOOT 564d666683SShengzhou Liu #endif 574d666683SShengzhou Liu 584d666683SShengzhou Liu #ifdef CONFIG_SPIFLASH 594d666683SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC 604d666683SShengzhou Liu #define CONFIG_SPL_SPI_FLASH_MINIMAL 614d666683SShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) 624d666683SShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000) 634d666683SShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000) 644d666683SShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) 654d666683SShengzhou Liu #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 664d666683SShengzhou Liu #ifndef CONFIG_SPL_BUILD 674d666683SShengzhou Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC 684d666683SShengzhou Liu #endif 69ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xrdb/t2080_spi_rcw.cfg 704d666683SShengzhou Liu #define CONFIG_SPL_SPI_BOOT 714d666683SShengzhou Liu #endif 724d666683SShengzhou Liu 734d666683SShengzhou Liu #ifdef CONFIG_SDCARD 744d666683SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC 754d666683SShengzhou Liu #define CONFIG_SPL_MMC_MINIMAL 764d666683SShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) 774d666683SShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000) 784d666683SShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_START (0x00200000) 794d666683SShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) 804d666683SShengzhou Liu #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 814d666683SShengzhou Liu #ifndef CONFIG_SPL_BUILD 824d666683SShengzhou Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC 834d666683SShengzhou Liu #endif 84ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xrdb/t2080_sd_rcw.cfg 854d666683SShengzhou Liu #define CONFIG_SPL_MMC_BOOT 864d666683SShengzhou Liu #endif 874d666683SShengzhou Liu 884d666683SShengzhou Liu #endif /* CONFIG_RAMBOOT_PBL */ 894d666683SShengzhou Liu 908d67c368SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_MASTER 918d67c368SShengzhou Liu #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 928d67c368SShengzhou Liu /* Set 1M boot space */ 938d67c368SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 948d67c368SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 958d67c368SShengzhou Liu (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 968d67c368SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 978d67c368SShengzhou Liu #endif 988d67c368SShengzhou Liu 998d67c368SShengzhou Liu #ifndef CONFIG_SYS_TEXT_BASE 1008d67c368SShengzhou Liu #define CONFIG_SYS_TEXT_BASE 0xeff40000 1018d67c368SShengzhou Liu #endif 1028d67c368SShengzhou Liu 1038d67c368SShengzhou Liu #ifndef CONFIG_RESET_VECTOR_ADDRESS 1048d67c368SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 1058d67c368SShengzhou Liu #endif 1068d67c368SShengzhou Liu 1078d67c368SShengzhou Liu /* 1088d67c368SShengzhou Liu * These can be toggled for performance analysis, otherwise use default. 1098d67c368SShengzhou Liu */ 1108d67c368SShengzhou Liu #define CONFIG_SYS_CACHE_STASHING 1118d67c368SShengzhou Liu #define CONFIG_BTB /* toggle branch predition */ 1128d67c368SShengzhou Liu #define CONFIG_DDR_ECC 1138d67c368SShengzhou Liu #ifdef CONFIG_DDR_ECC 1148d67c368SShengzhou Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 1158d67c368SShengzhou Liu #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 1168d67c368SShengzhou Liu #endif 1178d67c368SShengzhou Liu 1184913229eSShengzhou Liu #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 1194913229eSShengzhou Liu #define CONFIG_SYS_MEMTEST_END 0x00400000 1204913229eSShengzhou Liu #define CONFIG_SYS_ALT_MEMTEST 1214913229eSShengzhou Liu 122e856bdcfSMasahiro Yamada #ifdef CONFIG_MTD_NOR_FLASH 1238d67c368SShengzhou Liu #define CONFIG_FLASH_CFI_DRIVER 1248d67c368SShengzhou Liu #define CONFIG_SYS_FLASH_CFI 1258d67c368SShengzhou Liu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1268d67c368SShengzhou Liu #endif 1278d67c368SShengzhou Liu 1288d67c368SShengzhou Liu #if defined(CONFIG_SPIFLASH) 1298d67c368SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC 1308d67c368SShengzhou Liu #define CONFIG_ENV_SPI_BUS 0 1318d67c368SShengzhou Liu #define CONFIG_ENV_SPI_CS 0 1328d67c368SShengzhou Liu #define CONFIG_ENV_SPI_MAX_HZ 10000000 1338d67c368SShengzhou Liu #define CONFIG_ENV_SPI_MODE 0 1348d67c368SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 1358d67c368SShengzhou Liu #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 1368d67c368SShengzhou Liu #define CONFIG_ENV_SECT_SIZE 0x10000 1378d67c368SShengzhou Liu #elif defined(CONFIG_SDCARD) 1388d67c368SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC 1398d67c368SShengzhou Liu #define CONFIG_SYS_MMC_ENV_DEV 0 1408d67c368SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 1414d666683SShengzhou Liu #define CONFIG_ENV_OFFSET (512 * 0x800) 1428d67c368SShengzhou Liu #elif defined(CONFIG_NAND) 1438d67c368SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC 1444d666683SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 1458d67c368SShengzhou Liu #define CONFIG_ENV_OFFSET (2 * CONFIG_SYS_NAND_BLOCK_SIZE) 1468d67c368SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 1478d67c368SShengzhou Liu #define CONFIG_ENV_ADDR 0xffe20000 1488d67c368SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 1498d67c368SShengzhou Liu #elif defined(CONFIG_ENV_IS_NOWHERE) 1508d67c368SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 1518d67c368SShengzhou Liu #else 1528d67c368SShengzhou Liu #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 1538d67c368SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 1548d67c368SShengzhou Liu #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 1558d67c368SShengzhou Liu #endif 1568d67c368SShengzhou Liu 1578d67c368SShengzhou Liu #ifndef __ASSEMBLY__ 1588d67c368SShengzhou Liu unsigned long get_board_sys_clk(void); 1598d67c368SShengzhou Liu unsigned long get_board_ddr_clk(void); 1608d67c368SShengzhou Liu #endif 1618d67c368SShengzhou Liu 1628d67c368SShengzhou Liu #define CONFIG_SYS_CLK_FREQ 66660000 1638d67c368SShengzhou Liu #define CONFIG_DDR_CLK_FREQ 133330000 1648d67c368SShengzhou Liu 1658d67c368SShengzhou Liu /* 1668d67c368SShengzhou Liu * Config the L3 Cache as L3 SRAM 1678d67c368SShengzhou Liu */ 1684d666683SShengzhou Liu #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 1694d666683SShengzhou Liu #define CONFIG_SYS_L3_SIZE (512 << 10) 1704d666683SShengzhou Liu #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024) 1714d666683SShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL 1724d666683SShengzhou Liu #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) 1734d666683SShengzhou Liu #endif 1744d666683SShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) 1754d666683SShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10) 1764d666683SShengzhou Liu #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) 1774d666683SShengzhou Liu #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) 1788d67c368SShengzhou Liu 1798d67c368SShengzhou Liu #define CONFIG_SYS_DCSRBAR 0xf0000000 1808d67c368SShengzhou Liu #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 1818d67c368SShengzhou Liu 1828d67c368SShengzhou Liu /* EEPROM */ 1838d67c368SShengzhou Liu #define CONFIG_ID_EEPROM 1848d67c368SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_NXID 1858d67c368SShengzhou Liu #define CONFIG_SYS_EEPROM_BUS_NUM 0 1868d67c368SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 187ef531c73SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 1888d67c368SShengzhou Liu 1898d67c368SShengzhou Liu /* 1908d67c368SShengzhou Liu * DDR Setup 1918d67c368SShengzhou Liu */ 1928d67c368SShengzhou Liu #define CONFIG_VERY_BIG_RAM 1938d67c368SShengzhou Liu #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 1948d67c368SShengzhou Liu #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 1958d67c368SShengzhou Liu #define CONFIG_DIMM_SLOTS_PER_CTLR 1 1968d67c368SShengzhou Liu #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 1978d67c368SShengzhou Liu #define CONFIG_DDR_SPD 1988d67c368SShengzhou Liu #undef CONFIG_FSL_DDR_INTERACTIVE 1998d67c368SShengzhou Liu #define CONFIG_SYS_SPD_BUS_NUM 0 2008d67c368SShengzhou Liu #define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */ 2018d67c368SShengzhou Liu #define SPD_EEPROM_ADDRESS1 0x51 2028d67c368SShengzhou Liu #define SPD_EEPROM_ADDRESS2 0x52 2038d67c368SShengzhou Liu #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 2048d67c368SShengzhou Liu #define CTRL_INTLV_PREFERED cacheline 2058d67c368SShengzhou Liu 2068d67c368SShengzhou Liu /* 2078d67c368SShengzhou Liu * IFC Definitions 2088d67c368SShengzhou Liu */ 2098d67c368SShengzhou Liu #define CONFIG_SYS_FLASH_BASE 0xe8000000 2108d67c368SShengzhou Liu #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 2118d67c368SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR_EXT (0xf) 2128d67c368SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 2138d67c368SShengzhou Liu CSPR_PORT_SIZE_16 | \ 2148d67c368SShengzhou Liu CSPR_MSEL_NOR | \ 2158d67c368SShengzhou Liu CSPR_V) 2168d67c368SShengzhou Liu #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 2178d67c368SShengzhou Liu 2188d67c368SShengzhou Liu /* NOR Flash Timing Params */ 2198d67c368SShengzhou Liu #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 2208d67c368SShengzhou Liu 2218d67c368SShengzhou Liu #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 2228d67c368SShengzhou Liu FTIM0_NOR_TEADC(0x5) | \ 2238d67c368SShengzhou Liu FTIM0_NOR_TEAHC(0x5)) 2248d67c368SShengzhou Liu #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 2258d67c368SShengzhou Liu FTIM1_NOR_TRAD_NOR(0x1A) |\ 2268d67c368SShengzhou Liu FTIM1_NOR_TSEQRAD_NOR(0x13)) 2278d67c368SShengzhou Liu #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 2288d67c368SShengzhou Liu FTIM2_NOR_TCH(0x4) | \ 2298d67c368SShengzhou Liu FTIM2_NOR_TWPH(0x0E) | \ 2308d67c368SShengzhou Liu FTIM2_NOR_TWP(0x1c)) 2318d67c368SShengzhou Liu #define CONFIG_SYS_NOR_FTIM3 0x0 2328d67c368SShengzhou Liu 2338d67c368SShengzhou Liu #define CONFIG_SYS_FLASH_QUIET_TEST 2348d67c368SShengzhou Liu #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 2358d67c368SShengzhou Liu 2368d67c368SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 2378d67c368SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 2388d67c368SShengzhou Liu #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 2398d67c368SShengzhou Liu #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 2408d67c368SShengzhou Liu #define CONFIG_SYS_FLASH_EMPTY_INFO 2418d67c368SShengzhou Liu #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS } 2428d67c368SShengzhou Liu 2438d67c368SShengzhou Liu /* CPLD on IFC */ 2448d67c368SShengzhou Liu #define CONFIG_SYS_CPLD_BASE 0xffdf0000 2458d67c368SShengzhou Liu #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE) 2468d67c368SShengzhou Liu #define CONFIG_SYS_CSPR2_EXT (0xf) 2478d67c368SShengzhou Liu #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \ 2488d67c368SShengzhou Liu | CSPR_PORT_SIZE_8 \ 2498d67c368SShengzhou Liu | CSPR_MSEL_GPCM \ 2508d67c368SShengzhou Liu | CSPR_V) 2518d67c368SShengzhou Liu #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) 2528d67c368SShengzhou Liu #define CONFIG_SYS_CSOR2 0x0 2538d67c368SShengzhou Liu 2548d67c368SShengzhou Liu /* CPLD Timing parameters for IFC CS2 */ 2558d67c368SShengzhou Liu #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 2568d67c368SShengzhou Liu FTIM0_GPCM_TEADC(0x0e) | \ 2578d67c368SShengzhou Liu FTIM0_GPCM_TEAHC(0x0e)) 2588d67c368SShengzhou Liu #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 2598d67c368SShengzhou Liu FTIM1_GPCM_TRAD(0x1f)) 2608d67c368SShengzhou Liu #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 261de519163SShaohui Xie FTIM2_GPCM_TCH(0x8) | \ 2628d67c368SShengzhou Liu FTIM2_GPCM_TWP(0x1f)) 2638d67c368SShengzhou Liu #define CONFIG_SYS_CS2_FTIM3 0x0 2648d67c368SShengzhou Liu 2658d67c368SShengzhou Liu /* NAND Flash on IFC */ 2668d67c368SShengzhou Liu #define CONFIG_NAND_FSL_IFC 2678d67c368SShengzhou Liu #define CONFIG_SYS_NAND_BASE 0xff800000 2688d67c368SShengzhou Liu #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 2698d67c368SShengzhou Liu 2708d67c368SShengzhou Liu #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 2718d67c368SShengzhou Liu #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 2728d67c368SShengzhou Liu | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 2738d67c368SShengzhou Liu | CSPR_MSEL_NAND /* MSEL = NAND */ \ 2748d67c368SShengzhou Liu | CSPR_V) 2758d67c368SShengzhou Liu #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 2768d67c368SShengzhou Liu 2778d67c368SShengzhou Liu #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 2788d67c368SShengzhou Liu | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 2798d67c368SShengzhou Liu | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 2808d67c368SShengzhou Liu | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \ 2818d67c368SShengzhou Liu | CSOR_NAND_PGS_2K /* Page Size = 2K */\ 2828d67c368SShengzhou Liu | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\ 2838d67c368SShengzhou Liu | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 2848d67c368SShengzhou Liu 2858d67c368SShengzhou Liu #define CONFIG_SYS_NAND_ONFI_DETECTION 2868d67c368SShengzhou Liu 2878d67c368SShengzhou Liu /* ONFI NAND Flash mode0 Timing Params */ 2888d67c368SShengzhou Liu #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 2898d67c368SShengzhou Liu FTIM0_NAND_TWP(0x18) | \ 2908d67c368SShengzhou Liu FTIM0_NAND_TWCHT(0x07) | \ 2918d67c368SShengzhou Liu FTIM0_NAND_TWH(0x0a)) 2928d67c368SShengzhou Liu #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 2938d67c368SShengzhou Liu FTIM1_NAND_TWBE(0x39) | \ 2948d67c368SShengzhou Liu FTIM1_NAND_TRR(0x0e) | \ 2958d67c368SShengzhou Liu FTIM1_NAND_TRP(0x18)) 2968d67c368SShengzhou Liu #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 2978d67c368SShengzhou Liu FTIM2_NAND_TREH(0x0a) | \ 2988d67c368SShengzhou Liu FTIM2_NAND_TWHRE(0x1e)) 2998d67c368SShengzhou Liu #define CONFIG_SYS_NAND_FTIM3 0x0 3008d67c368SShengzhou Liu 3018d67c368SShengzhou Liu #define CONFIG_SYS_NAND_DDR_LAW 11 3028d67c368SShengzhou Liu #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 3038d67c368SShengzhou Liu #define CONFIG_SYS_MAX_NAND_DEVICE 1 3048d67c368SShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024) 3058d67c368SShengzhou Liu 3068d67c368SShengzhou Liu #if defined(CONFIG_NAND) 3078d67c368SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 3088d67c368SShengzhou Liu #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 3098d67c368SShengzhou Liu #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 3108d67c368SShengzhou Liu #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 3118d67c368SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 3128d67c368SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 3138d67c368SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 3148d67c368SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 3158d67c368SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 3168d67c368SShengzhou Liu #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR 3178d67c368SShengzhou Liu #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 3188d67c368SShengzhou Liu #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 3198d67c368SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 3208d67c368SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 3218d67c368SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 3228d67c368SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 3238d67c368SShengzhou Liu #else 3248d67c368SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 3258d67c368SShengzhou Liu #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 3268d67c368SShengzhou Liu #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 3278d67c368SShengzhou Liu #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 3288d67c368SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 3298d67c368SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 3308d67c368SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 3318d67c368SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 3328d67c368SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT 3338d67c368SShengzhou Liu #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 3348d67c368SShengzhou Liu #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 3358d67c368SShengzhou Liu #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 3368d67c368SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 3378d67c368SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 3388d67c368SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 3398d67c368SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 3408d67c368SShengzhou Liu #endif 3418d67c368SShengzhou Liu 3428d67c368SShengzhou Liu #if defined(CONFIG_RAMBOOT_PBL) 3438d67c368SShengzhou Liu #define CONFIG_SYS_RAMBOOT 3448d67c368SShengzhou Liu #endif 3458d67c368SShengzhou Liu 3464d666683SShengzhou Liu #ifdef CONFIG_SPL_BUILD 3474d666683SShengzhou Liu #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 3484d666683SShengzhou Liu #else 3494d666683SShengzhou Liu #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 3504d666683SShengzhou Liu #endif 3514d666683SShengzhou Liu 3528d67c368SShengzhou Liu #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 3538d67c368SShengzhou Liu #define CONFIG_MISC_INIT_R 3548d67c368SShengzhou Liu #define CONFIG_HWCONFIG 3558d67c368SShengzhou Liu 3568d67c368SShengzhou Liu /* define to use L1 as initial stack */ 3578d67c368SShengzhou Liu #define CONFIG_L1_INIT_RAM 3588d67c368SShengzhou Liu #define CONFIG_SYS_INIT_RAM_LOCK 3598d67c368SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 3608d67c368SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 361b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 3628d67c368SShengzhou Liu /* The assembler doesn't like typecast */ 3638d67c368SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 3648d67c368SShengzhou Liu ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 3658d67c368SShengzhou Liu CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 3668d67c368SShengzhou Liu #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 3678d67c368SShengzhou Liu #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 3688d67c368SShengzhou Liu GENERATED_GBL_DATA_SIZE) 3698d67c368SShengzhou Liu #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 3709307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 3718d67c368SShengzhou Liu #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) 3728d67c368SShengzhou Liu 3738d67c368SShengzhou Liu /* 3748d67c368SShengzhou Liu * Serial Port 3758d67c368SShengzhou Liu */ 3768d67c368SShengzhou Liu #define CONFIG_CONS_INDEX 1 3778d67c368SShengzhou Liu #define CONFIG_SYS_NS16550_SERIAL 3788d67c368SShengzhou Liu #define CONFIG_SYS_NS16550_REG_SIZE 1 3798d67c368SShengzhou Liu #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 3808d67c368SShengzhou Liu #define CONFIG_SYS_BAUDRATE_TABLE \ 3818d67c368SShengzhou Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 3828d67c368SShengzhou Liu #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 3838d67c368SShengzhou Liu #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 3848d67c368SShengzhou Liu #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 3858d67c368SShengzhou Liu #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 3868d67c368SShengzhou Liu 3878d67c368SShengzhou Liu /* 3888d67c368SShengzhou Liu * I2C 3898d67c368SShengzhou Liu */ 3908d67c368SShengzhou Liu #define CONFIG_SYS_I2C 3918d67c368SShengzhou Liu #define CONFIG_SYS_I2C_FSL 3928d67c368SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 3938d67c368SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 3948d67c368SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F 3958d67c368SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F 3968d67c368SShengzhou Liu #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 3978d67c368SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 3988d67c368SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000 3998d67c368SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100 4008d67c368SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SPEED 100000 4018d67c368SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED 100000 4028d67c368SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SPEED 100000 4038d67c368SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SPEED 100000 4048d67c368SShengzhou Liu #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */ 4058d67c368SShengzhou Liu #define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */ 4068d67c368SShengzhou Liu #define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */ 4078d67c368SShengzhou Liu #define I2C_MUX_CH_DEFAULT 0x8 4088d67c368SShengzhou Liu 409e5abb92cSYing Zhang #define I2C_MUX_CH_VOL_MONITOR 0xa 410e5abb92cSYing Zhang 411e5abb92cSYing Zhang #define CONFIG_VID_FLS_ENV "t208xrdb_vdd_mv" 412e5abb92cSYing Zhang #ifndef CONFIG_SPL_BUILD 413e5abb92cSYing Zhang #define CONFIG_VID 414e5abb92cSYing Zhang #endif 415e5abb92cSYing Zhang #define CONFIG_VOL_MONITOR_IR36021_SET 416e5abb92cSYing Zhang #define CONFIG_VOL_MONITOR_IR36021_READ 417e5abb92cSYing Zhang /* The lowest and highest voltage allowed for T208xRDB */ 418e5abb92cSYing Zhang #define VDD_MV_MIN 819 419e5abb92cSYing Zhang #define VDD_MV_MAX 1212 4208d67c368SShengzhou Liu 4218d67c368SShengzhou Liu /* 4228d67c368SShengzhou Liu * RapidIO 4238d67c368SShengzhou Liu */ 4248d67c368SShengzhou Liu #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 4258d67c368SShengzhou Liu #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 4268d67c368SShengzhou Liu #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 4278d67c368SShengzhou Liu #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 4288d67c368SShengzhou Liu #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 4298d67c368SShengzhou Liu #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 4308d67c368SShengzhou Liu /* 4318d67c368SShengzhou Liu * for slave u-boot IMAGE instored in master memory space, 4328d67c368SShengzhou Liu * PHYS must be aligned based on the SIZE 4338d67c368SShengzhou Liu */ 434e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull 435e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull 436e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ 437e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull 4388d67c368SShengzhou Liu /* 4398d67c368SShengzhou Liu * for slave UCODE and ENV instored in master memory space, 4408d67c368SShengzhou Liu * PHYS must be aligned based on the SIZE 4418d67c368SShengzhou Liu */ 442e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull 4438d67c368SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 4448d67c368SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 4458d67c368SShengzhou Liu 4468d67c368SShengzhou Liu /* slave core release by master*/ 4478d67c368SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 4488d67c368SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 4498d67c368SShengzhou Liu 4508d67c368SShengzhou Liu /* 4518d67c368SShengzhou Liu * SRIO_PCIE_BOOT - SLAVE 4528d67c368SShengzhou Liu */ 4538d67c368SShengzhou Liu #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 4548d67c368SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 4558d67c368SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 4568d67c368SShengzhou Liu (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 4578d67c368SShengzhou Liu #endif 4588d67c368SShengzhou Liu 4598d67c368SShengzhou Liu /* 4608d67c368SShengzhou Liu * eSPI - Enhanced SPI 4618d67c368SShengzhou Liu */ 4628d67c368SShengzhou Liu #ifdef CONFIG_SPI_FLASH 4638d67c368SShengzhou Liu #define CONFIG_SPI_FLASH_BAR 4648d67c368SShengzhou Liu #define CONFIG_SF_DEFAULT_SPEED 10000000 4658d67c368SShengzhou Liu #define CONFIG_SF_DEFAULT_MODE 0 4668d67c368SShengzhou Liu #endif 4678d67c368SShengzhou Liu 4688d67c368SShengzhou Liu /* 4698d67c368SShengzhou Liu * General PCI 4708d67c368SShengzhou Liu * Memory space is mapped 1-1, but I/O space must start from 0. 4718d67c368SShengzhou Liu */ 472b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 */ 473b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 /* PCIE controller 2 */ 474b38eaec5SRobert P. J. Day #define CONFIG_PCIE3 /* PCIE controller 3 */ 475b38eaec5SRobert P. J. Day #define CONFIG_PCIE4 /* PCIE controller 4 */ 4768d67c368SShengzhou Liu #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 4778d67c368SShengzhou Liu #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 4788d67c368SShengzhou Liu /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 4798d67c368SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 4808d67c368SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 4818d67c368SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 4828d67c368SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 4838d67c368SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 4848d67c368SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 4858d67c368SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 4868d67c368SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 4878d67c368SShengzhou Liu 4888d67c368SShengzhou Liu /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 4898d67c368SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 4908d67c368SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 4918d67c368SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 4928d67c368SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 4938d67c368SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 4948d67c368SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 4958d67c368SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 4968d67c368SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 4978d67c368SShengzhou Liu 4988d67c368SShengzhou Liu /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 4998d67c368SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000 5008d67c368SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 5018d67c368SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull 5028d67c368SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */ 5038d67c368SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 5048d67c368SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 5058d67c368SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 5068d67c368SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 5078d67c368SShengzhou Liu 5088d67c368SShengzhou Liu /* controller 4, Base address 203000 */ 5098d67c368SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000 5108d67c368SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 5118d67c368SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull 5128d67c368SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */ 5138d67c368SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 5148d67c368SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 5158d67c368SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 5168d67c368SShengzhou Liu 5178d67c368SShengzhou Liu #ifdef CONFIG_PCI 5188d67c368SShengzhou Liu #define CONFIG_PCI_INDIRECT_BRIDGE 5198d67c368SShengzhou Liu #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata LSZ ADD */ 5208d67c368SShengzhou Liu #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 5218d67c368SShengzhou Liu #endif 5228d67c368SShengzhou Liu 5238d67c368SShengzhou Liu /* Qman/Bman */ 5248d67c368SShengzhou Liu #ifndef CONFIG_NOBQFMAN 5258d67c368SShengzhou Liu #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 5268d67c368SShengzhou Liu #define CONFIG_SYS_BMAN_NUM_PORTALS 18 5278d67c368SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 5288d67c368SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 5298d67c368SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 5303fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 5313fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 5323fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 5333fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 5343fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 5353fa66db4SJeffrey Ladouceur CONFIG_SYS_BMAN_CENA_SIZE) 5363fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 5373fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 5388d67c368SShengzhou Liu #define CONFIG_SYS_QMAN_NUM_PORTALS 18 5398d67c368SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 5408d67c368SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 5418d67c368SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 5423fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 5433fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 5443fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 5453fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 5463fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 5473fa66db4SJeffrey Ladouceur CONFIG_SYS_QMAN_CENA_SIZE) 5483fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 5493fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 5508d67c368SShengzhou Liu 5518d67c368SShengzhou Liu #define CONFIG_SYS_DPAA_FMAN 5528d67c368SShengzhou Liu #define CONFIG_SYS_DPAA_PME 5538d67c368SShengzhou Liu #define CONFIG_SYS_PMAN 5548d67c368SShengzhou Liu #define CONFIG_SYS_DPAA_DCE 5558d67c368SShengzhou Liu #define CONFIG_SYS_DPAA_RMAN /* RMan */ 5568d67c368SShengzhou Liu #define CONFIG_SYS_INTERLAKEN 5578d67c368SShengzhou Liu 5588d67c368SShengzhou Liu /* Default address of microcode for the Linux Fman driver */ 5598d67c368SShengzhou Liu #if defined(CONFIG_SPIFLASH) 5608d67c368SShengzhou Liu /* 5618d67c368SShengzhou Liu * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 5628d67c368SShengzhou Liu * env, so we got 0x110000. 5638d67c368SShengzhou Liu */ 5648d67c368SShengzhou Liu #define CONFIG_SYS_QE_FW_IN_SPIFLASH 565ef531c73SShengzhou Liu #define CONFIG_SYS_CORTINA_FW_IN_SPIFLASH 566dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 5678d67c368SShengzhou Liu #define CONFIG_CORTINA_FW_ADDR 0x120000 5688d67c368SShengzhou Liu 5698d67c368SShengzhou Liu #elif defined(CONFIG_SDCARD) 5708d67c368SShengzhou Liu /* 5718d67c368SShengzhou Liu * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 5724d666683SShengzhou Liu * about 1MB (2048 blocks), Env is stored after the image, and the env size is 5734d666683SShengzhou Liu * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080. 5748d67c368SShengzhou Liu */ 5758d67c368SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 576ef531c73SShengzhou Liu #define CONFIG_SYS_CORTINA_FW_IN_MMC 5774d666683SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 5784d666683SShengzhou Liu #define CONFIG_CORTINA_FW_ADDR (512 * 0x8a0) 5798d67c368SShengzhou Liu 5808d67c368SShengzhou Liu #elif defined(CONFIG_NAND) 5818d67c368SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 582ef531c73SShengzhou Liu #define CONFIG_SYS_CORTINA_FW_IN_NAND 5834d666683SShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR (3 * CONFIG_SYS_NAND_BLOCK_SIZE) 5844d666683SShengzhou Liu #define CONFIG_CORTINA_FW_ADDR (4 * CONFIG_SYS_NAND_BLOCK_SIZE) 5858d67c368SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 5868d67c368SShengzhou Liu /* 5878d67c368SShengzhou Liu * Slave has no ucode locally, it can fetch this from remote. When implementing 5888d67c368SShengzhou Liu * in two corenet boards, slave's ucode could be stored in master's memory 5898d67c368SShengzhou Liu * space, the address can be mapped from slave TLB->slave LAW-> 5908d67c368SShengzhou Liu * slave SRIO or PCIE outbound window->master inbound window-> 5918d67c368SShengzhou Liu * master LAW->the ucode address in master's memory space. 5928d67c368SShengzhou Liu */ 5938d67c368SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 594ef531c73SShengzhou Liu #define CONFIG_SYS_CORTINA_FW_IN_REMOTE 595dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 5968d67c368SShengzhou Liu #define CONFIG_CORTINA_FW_ADDR 0xFFE10000 5978d67c368SShengzhou Liu #else 5988d67c368SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 599ef531c73SShengzhou Liu #define CONFIG_SYS_CORTINA_FW_IN_NOR 600dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 6018d67c368SShengzhou Liu #define CONFIG_CORTINA_FW_ADDR 0xEFE00000 6028d67c368SShengzhou Liu #endif 6038d67c368SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 6048d67c368SShengzhou Liu #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 6058d67c368SShengzhou Liu #endif /* CONFIG_NOBQFMAN */ 6068d67c368SShengzhou Liu 6078d67c368SShengzhou Liu #ifdef CONFIG_SYS_DPAA_FMAN 6088d67c368SShengzhou Liu #define CONFIG_FMAN_ENET 6098d67c368SShengzhou Liu #define CONFIG_PHYLIB_10G 610747aedafSShengzhou Liu #define CONFIG_PHY_AQUANTIA 6118d67c368SShengzhou Liu #define CONFIG_PHY_CORTINA 6128d67c368SShengzhou Liu #define CONFIG_PHY_REALTEK 6138d67c368SShengzhou Liu #define CONFIG_CORTINA_FW_LENGTH 0x40000 6148d67c368SShengzhou Liu #define RGMII_PHY1_ADDR 0x01 /* RealTek RTL8211E */ 6158d67c368SShengzhou Liu #define RGMII_PHY2_ADDR 0x02 6168d67c368SShengzhou Liu #define CORTINA_PHY_ADDR1 0x0c /* Cortina CS4315 */ 6178d67c368SShengzhou Liu #define CORTINA_PHY_ADDR2 0x0d 6188d67c368SShengzhou Liu #define FM1_10GEC3_PHY_ADDR 0x00 /* Aquantia AQ1202 10G Base-T */ 6198d67c368SShengzhou Liu #define FM1_10GEC4_PHY_ADDR 0x01 6208d67c368SShengzhou Liu #endif 6218d67c368SShengzhou Liu 6228d67c368SShengzhou Liu #ifdef CONFIG_FMAN_ENET 6238d67c368SShengzhou Liu #define CONFIG_MII /* MII PHY management */ 6248d67c368SShengzhou Liu #define CONFIG_ETHPRIME "FM1@DTSEC3" 6258d67c368SShengzhou Liu #endif 6268d67c368SShengzhou Liu 6278d67c368SShengzhou Liu /* 6288d67c368SShengzhou Liu * SATA 6298d67c368SShengzhou Liu */ 6308d67c368SShengzhou Liu #ifdef CONFIG_FSL_SATA_V2 6318d67c368SShengzhou Liu #define CONFIG_LIBATA 6328d67c368SShengzhou Liu #define CONFIG_FSL_SATA 6338d67c368SShengzhou Liu #define CONFIG_SYS_SATA_MAX_DEVICE 2 6348d67c368SShengzhou Liu #define CONFIG_SATA1 6358d67c368SShengzhou Liu #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 6368d67c368SShengzhou Liu #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 6378d67c368SShengzhou Liu #define CONFIG_SATA2 6388d67c368SShengzhou Liu #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 6398d67c368SShengzhou Liu #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 6408d67c368SShengzhou Liu #define CONFIG_LBA48 6418d67c368SShengzhou Liu #endif 6428d67c368SShengzhou Liu 6438d67c368SShengzhou Liu /* 6448d67c368SShengzhou Liu * USB 6458d67c368SShengzhou Liu */ 646*8850c5d5STom Rini #ifdef CONFIG_USB_EHCI_HCD 6478d67c368SShengzhou Liu #define CONFIG_USB_EHCI_FSL 6488d67c368SShengzhou Liu #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 6498d67c368SShengzhou Liu #define CONFIG_HAS_FSL_DR_USB 6508d67c368SShengzhou Liu #endif 6518d67c368SShengzhou Liu 6528d67c368SShengzhou Liu /* 6538d67c368SShengzhou Liu * SDHC 6548d67c368SShengzhou Liu */ 6558d67c368SShengzhou Liu #ifdef CONFIG_MMC 6568d67c368SShengzhou Liu #define CONFIG_FSL_ESDHC 6578d67c368SShengzhou Liu #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 6588d67c368SShengzhou Liu #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 6598d67c368SShengzhou Liu #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 6608d67c368SShengzhou Liu #endif 6618d67c368SShengzhou Liu 6628d67c368SShengzhou Liu /* 6634feac1c6SShengzhou Liu * Dynamic MTD Partition support with mtdparts 6644feac1c6SShengzhou Liu */ 665e856bdcfSMasahiro Yamada #ifdef CONFIG_MTD_NOR_FLASH 6664feac1c6SShengzhou Liu #define CONFIG_FLASH_CFI_MTD 6674feac1c6SShengzhou Liu #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \ 6684feac1c6SShengzhou Liu "spi0=spife110000.1" 6694feac1c6SShengzhou Liu #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \ 6704feac1c6SShengzhou Liu "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \ 6714feac1c6SShengzhou Liu "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.1:" \ 6724feac1c6SShengzhou Liu "1m(uboot),5m(kernel),128k(dtb),-(user)" 6734feac1c6SShengzhou Liu #endif 6744feac1c6SShengzhou Liu 6754feac1c6SShengzhou Liu /* 6768d67c368SShengzhou Liu * Environment 6778d67c368SShengzhou Liu */ 6788d67c368SShengzhou Liu 6798d67c368SShengzhou Liu /* 6808d67c368SShengzhou Liu * Miscellaneous configurable options 6818d67c368SShengzhou Liu */ 6828d67c368SShengzhou Liu #define CONFIG_SYS_LONGHELP /* undef to save memory */ 6838d67c368SShengzhou Liu #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 6848d67c368SShengzhou Liu #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 6858d67c368SShengzhou Liu #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 6868d67c368SShengzhou Liu 6878d67c368SShengzhou Liu /* 6888d67c368SShengzhou Liu * For booting Linux, the board info and command line data 6898d67c368SShengzhou Liu * have to be in the first 64 MB of memory, since this is 6908d67c368SShengzhou Liu * the maximum mapped by the Linux kernel during initialization. 6918d67c368SShengzhou Liu */ 6928d67c368SShengzhou Liu #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 6938d67c368SShengzhou Liu #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 6948d67c368SShengzhou Liu 6958d67c368SShengzhou Liu #ifdef CONFIG_CMD_KGDB 6968d67c368SShengzhou Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 6978d67c368SShengzhou Liu #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 6988d67c368SShengzhou Liu #endif 6998d67c368SShengzhou Liu 7008d67c368SShengzhou Liu /* 7018d67c368SShengzhou Liu * Environment Configuration 7028d67c368SShengzhou Liu */ 7038d67c368SShengzhou Liu #define CONFIG_ROOTPATH "/opt/nfsroot" 7048d67c368SShengzhou Liu #define CONFIG_BOOTFILE "uImage" 7058d67c368SShengzhou Liu #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */ 7068d67c368SShengzhou Liu 7078d67c368SShengzhou Liu /* default location for tftp and bootm */ 7088d67c368SShengzhou Liu #define CONFIG_LOADADDR 1000000 7098d67c368SShengzhou Liu #define __USB_PHY_TYPE utmi 7108d67c368SShengzhou Liu 7118d67c368SShengzhou Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 7128d67c368SShengzhou Liu "hwconfig=fsl_ddr:" \ 7138d67c368SShengzhou Liu "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \ 7148d67c368SShengzhou Liu "bank_intlv=auto;" \ 7158d67c368SShengzhou Liu "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 7168d67c368SShengzhou Liu "netdev=eth0\0" \ 7178d67c368SShengzhou Liu "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 7188d67c368SShengzhou Liu "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 7198d67c368SShengzhou Liu "tftpflash=tftpboot $loadaddr $uboot && " \ 7208d67c368SShengzhou Liu "protect off $ubootaddr +$filesize && " \ 7218d67c368SShengzhou Liu "erase $ubootaddr +$filesize && " \ 7228d67c368SShengzhou Liu "cp.b $loadaddr $ubootaddr $filesize && " \ 7238d67c368SShengzhou Liu "protect on $ubootaddr +$filesize && " \ 7248d67c368SShengzhou Liu "cmp.b $loadaddr $ubootaddr $filesize\0" \ 7258d67c368SShengzhou Liu "consoledev=ttyS0\0" \ 7268d67c368SShengzhou Liu "ramdiskaddr=2000000\0" \ 7278d67c368SShengzhou Liu "ramdiskfile=t2080rdb/ramdisk.uboot\0" \ 728b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 7298d67c368SShengzhou Liu "fdtfile=t2080rdb/t2080rdb.dtb\0" \ 7303246584dSKim Phillips "bdev=sda3\0" 7318d67c368SShengzhou Liu 7328d67c368SShengzhou Liu /* 7338d67c368SShengzhou Liu * For emulation this causes u-boot to jump to the start of the 7348d67c368SShengzhou Liu * proof point app code automatically 7358d67c368SShengzhou Liu */ 7368d67c368SShengzhou Liu #define CONFIG_PROOF_POINTS \ 7378d67c368SShengzhou Liu "setenv bootargs root=/dev/$bdev rw " \ 7388d67c368SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 7398d67c368SShengzhou Liu "cpu 1 release 0x29000000 - - -;" \ 7408d67c368SShengzhou Liu "cpu 2 release 0x29000000 - - -;" \ 7418d67c368SShengzhou Liu "cpu 3 release 0x29000000 - - -;" \ 7428d67c368SShengzhou Liu "cpu 4 release 0x29000000 - - -;" \ 7438d67c368SShengzhou Liu "cpu 5 release 0x29000000 - - -;" \ 7448d67c368SShengzhou Liu "cpu 6 release 0x29000000 - - -;" \ 7458d67c368SShengzhou Liu "cpu 7 release 0x29000000 - - -;" \ 7468d67c368SShengzhou Liu "go 0x29000000" 7478d67c368SShengzhou Liu 7488d67c368SShengzhou Liu #define CONFIG_HVBOOT \ 7498d67c368SShengzhou Liu "setenv bootargs config-addr=0x60000000; " \ 7508d67c368SShengzhou Liu "bootm 0x01000000 - 0x00f00000" 7518d67c368SShengzhou Liu 7528d67c368SShengzhou Liu #define CONFIG_ALU \ 7538d67c368SShengzhou Liu "setenv bootargs root=/dev/$bdev rw " \ 7548d67c368SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 7558d67c368SShengzhou Liu "cpu 1 release 0x01000000 - - -;" \ 7568d67c368SShengzhou Liu "cpu 2 release 0x01000000 - - -;" \ 7578d67c368SShengzhou Liu "cpu 3 release 0x01000000 - - -;" \ 7588d67c368SShengzhou Liu "cpu 4 release 0x01000000 - - -;" \ 7598d67c368SShengzhou Liu "cpu 5 release 0x01000000 - - -;" \ 7608d67c368SShengzhou Liu "cpu 6 release 0x01000000 - - -;" \ 7618d67c368SShengzhou Liu "cpu 7 release 0x01000000 - - -;" \ 7628d67c368SShengzhou Liu "go 0x01000000" 7638d67c368SShengzhou Liu 7648d67c368SShengzhou Liu #define CONFIG_LINUX \ 7658d67c368SShengzhou Liu "setenv bootargs root=/dev/ram rw " \ 7668d67c368SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 7678d67c368SShengzhou Liu "setenv ramdiskaddr 0x02000000;" \ 7688d67c368SShengzhou Liu "setenv fdtaddr 0x00c00000;" \ 7698d67c368SShengzhou Liu "setenv loadaddr 0x1000000;" \ 7708d67c368SShengzhou Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 7718d67c368SShengzhou Liu 7728d67c368SShengzhou Liu #define CONFIG_HDBOOT \ 7738d67c368SShengzhou Liu "setenv bootargs root=/dev/$bdev rw " \ 7748d67c368SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 7758d67c368SShengzhou Liu "tftp $loadaddr $bootfile;" \ 7768d67c368SShengzhou Liu "tftp $fdtaddr $fdtfile;" \ 7778d67c368SShengzhou Liu "bootm $loadaddr - $fdtaddr" 7788d67c368SShengzhou Liu 7798d67c368SShengzhou Liu #define CONFIG_NFSBOOTCOMMAND \ 7808d67c368SShengzhou Liu "setenv bootargs root=/dev/nfs rw " \ 7818d67c368SShengzhou Liu "nfsroot=$serverip:$rootpath " \ 7828d67c368SShengzhou Liu "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 7838d67c368SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 7848d67c368SShengzhou Liu "tftp $loadaddr $bootfile;" \ 7858d67c368SShengzhou Liu "tftp $fdtaddr $fdtfile;" \ 7868d67c368SShengzhou Liu "bootm $loadaddr - $fdtaddr" 7878d67c368SShengzhou Liu 7888d67c368SShengzhou Liu #define CONFIG_RAMBOOTCOMMAND \ 7898d67c368SShengzhou Liu "setenv bootargs root=/dev/ram rw " \ 7908d67c368SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 7918d67c368SShengzhou Liu "tftp $ramdiskaddr $ramdiskfile;" \ 7928d67c368SShengzhou Liu "tftp $loadaddr $bootfile;" \ 7938d67c368SShengzhou Liu "tftp $fdtaddr $fdtfile;" \ 7948d67c368SShengzhou Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 7958d67c368SShengzhou Liu 7968d67c368SShengzhou Liu #define CONFIG_BOOTCOMMAND CONFIG_LINUX 7978d67c368SShengzhou Liu 7988d67c368SShengzhou Liu #include <asm/fsl_secure_boot.h> 799ef6c55a2SAneesh Bansal 8008d67c368SShengzhou Liu #endif /* __T2080RDB_H */ 801