xref: /rk3399_rockchip-uboot/include/configs/T208xQDS.h (revision d6b9bd892338357ba8cca41cc971eccccf5dcf4d)
1 /*
2  * Copyright 2011-2013 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6 
7 /*
8  * T2080/T2081 QDS board configuration file
9  */
10 
11 #ifndef __T208xQDS_H
12 #define __T208xQDS_H
13 
14 #define CONFIG_DISPLAY_BOARDINFO
15 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
16 #define CONFIG_MMC
17 #define CONFIG_USB_EHCI
18 #if defined(CONFIG_PPC_T2080)
19 #define CONFIG_T2080QDS
20 #define CONFIG_FSL_SATA_V2
21 #define CONFIG_SYS_SRIO		/* Enable Serial RapidIO Support */
22 #define CONFIG_SRIO1		/* SRIO port 1 */
23 #define CONFIG_SRIO2		/* SRIO port 2 */
24 #elif defined(CONFIG_PPC_T2081)
25 #define CONFIG_T2081QDS
26 #endif
27 
28 /* High Level Configuration Options */
29 #define CONFIG_BOOKE
30 #define CONFIG_E500		/* BOOKE e500 family */
31 #define CONFIG_E500MC		/* BOOKE e500mc family */
32 #define CONFIG_SYS_BOOK3E_HV	/* Category E.HV supported */
33 #define CONFIG_MP		/* support multiple processors */
34 #define CONFIG_ENABLE_36BIT_PHYS
35 
36 #ifdef CONFIG_PHYS_64BIT
37 #define CONFIG_ADDR_MAP 1
38 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
39 #endif
40 
41 #define CONFIG_SYS_FSL_CPC	/* Corenet Platform Cache */
42 #define CONFIG_SYS_NUM_CPC	CONFIG_NUM_DDR_CONTROLLERS
43 #define CONFIG_FSL_IFC		/* Enable IFC Support */
44 #define CONFIG_FSL_CAAM		/* Enable SEC/CAAM */
45 #define CONFIG_FSL_LAW		/* Use common FSL init code */
46 #define CONFIG_ENV_OVERWRITE
47 
48 #ifdef CONFIG_RAMBOOT_PBL
49 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xqds/t208x_pbi.cfg
50 #if defined(CONFIG_PPC_T2080)
51 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_rcw.cfg
52 #elif defined(CONFIG_PPC_T2081)
53 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_rcw.cfg
54 #endif
55 
56 #define CONFIG_SPL_SERIAL_SUPPORT
57 #define CONFIG_SPL_FLUSH_IMAGE
58 #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
59 #define CONFIG_FSL_LAW			/* Use common FSL init code */
60 #define CONFIG_SYS_TEXT_BASE		0x00201000
61 #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
62 #define CONFIG_SPL_PAD_TO		0x40000
63 #define CONFIG_SPL_MAX_SIZE		0x28000
64 #define RESET_VECTOR_OFFSET		0x27FFC
65 #define BOOT_PAGE_OFFSET		0x27000
66 #ifdef CONFIG_SPL_BUILD
67 #define CONFIG_SPL_SKIP_RELOCATE
68 #define CONFIG_SPL_COMMON_INIT_DDR
69 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
70 #define CONFIG_SYS_NO_FLASH
71 #endif
72 
73 #ifdef CONFIG_NAND
74 #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
75 #define CONFIG_SYS_NAND_U_BOOT_DST	0x00200000
76 #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
77 #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
78 #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
79 #define CONFIG_SPL_NAND_BOOT
80 #endif
81 
82 #ifdef CONFIG_SPIFLASH
83 #define	CONFIG_RESET_VECTOR_ADDRESS		0x200FFC
84 #define CONFIG_SPL_SPI_SUPPORT
85 #define CONFIG_SPL_SPI_FLASH_SUPPORT
86 #define CONFIG_SPL_SPI_FLASH_MINIMAL
87 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
88 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x00200000)
89 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x00200000)
90 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(256 << 10)
91 #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
92 #ifndef CONFIG_SPL_BUILD
93 #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
94 #endif
95 #define CONFIG_SPL_SPI_BOOT
96 #endif
97 
98 #ifdef CONFIG_SDCARD
99 #define	CONFIG_RESET_VECTOR_ADDRESS		0x200FFC
100 #define CONFIG_SPL_MMC_MINIMAL
101 #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
102 #define CONFIG_SYS_MMC_U_BOOT_DST	(0x00200000)
103 #define CONFIG_SYS_MMC_U_BOOT_START	(0x00200000)
104 #define CONFIG_SYS_MMC_U_BOOT_OFFS	(260 << 10)
105 #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
106 #ifndef CONFIG_SPL_BUILD
107 #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
108 #endif
109 #define CONFIG_SPL_MMC_BOOT
110 #endif
111 
112 #endif /* CONFIG_RAMBOOT_PBL */
113 
114 #define CONFIG_SRIO_PCIE_BOOT_MASTER
115 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
116 /* Set 1M boot space */
117 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
118 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
119 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
120 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
121 #define CONFIG_SYS_NO_FLASH
122 #endif
123 
124 #ifndef CONFIG_SYS_TEXT_BASE
125 #define CONFIG_SYS_TEXT_BASE	0xeff40000
126 #endif
127 
128 #ifndef CONFIG_RESET_VECTOR_ADDRESS
129 #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
130 #endif
131 
132 /*
133  * These can be toggled for performance analysis, otherwise use default.
134  */
135 #define CONFIG_SYS_CACHE_STASHING
136 #define CONFIG_BTB		/* toggle branch predition */
137 #define CONFIG_DDR_ECC
138 #ifdef CONFIG_DDR_ECC
139 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
140 #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
141 #endif
142 
143 #ifndef CONFIG_SYS_NO_FLASH
144 #define CONFIG_FLASH_CFI_DRIVER
145 #define CONFIG_SYS_FLASH_CFI
146 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
147 #endif
148 
149 #if defined(CONFIG_SPIFLASH)
150 #define CONFIG_SYS_EXTRA_ENV_RELOC
151 #define CONFIG_ENV_IS_IN_SPI_FLASH
152 #define CONFIG_ENV_SPI_BUS	0
153 #define CONFIG_ENV_SPI_CS	0
154 #define CONFIG_ENV_SPI_MAX_HZ	10000000
155 #define CONFIG_ENV_SPI_MODE	0
156 #define CONFIG_ENV_SIZE		0x2000	   /* 8KB */
157 #define CONFIG_ENV_OFFSET	0x100000   /* 1MB */
158 #define CONFIG_ENV_SECT_SIZE	0x10000
159 #elif defined(CONFIG_SDCARD)
160 #define CONFIG_SYS_EXTRA_ENV_RELOC
161 #define CONFIG_ENV_IS_IN_MMC
162 #define CONFIG_SYS_MMC_ENV_DEV	0
163 #define CONFIG_ENV_SIZE		0x2000
164 #define CONFIG_ENV_OFFSET	(512 * 0x800)
165 #elif defined(CONFIG_NAND)
166 #define CONFIG_SYS_EXTRA_ENV_RELOC
167 #define CONFIG_ENV_IS_IN_NAND
168 #define CONFIG_ENV_SIZE		0x2000
169 #define CONFIG_ENV_OFFSET	(10 * CONFIG_SYS_NAND_BLOCK_SIZE)
170 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
171 #define CONFIG_ENV_IS_IN_REMOTE
172 #define CONFIG_ENV_ADDR		0xffe20000
173 #define CONFIG_ENV_SIZE		0x2000
174 #elif defined(CONFIG_ENV_IS_NOWHERE)
175 #define CONFIG_ENV_SIZE		0x2000
176 #else
177 #define CONFIG_ENV_IS_IN_FLASH
178 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
179 #define CONFIG_ENV_SIZE		0x2000
180 #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
181 #endif
182 
183 #ifndef __ASSEMBLY__
184 unsigned long get_board_sys_clk(void);
185 unsigned long get_board_ddr_clk(void);
186 #endif
187 
188 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk()
189 #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
190 
191 /*
192  * Config the L3 Cache as L3 SRAM
193  */
194 #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
195 #define CONFIG_SYS_L3_SIZE		(512 << 10)
196 #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
197 #ifdef CONFIG_RAMBOOT_PBL
198 #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
199 #endif
200 #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
201 #define CONFIG_SPL_RELOC_MALLOC_SIZE	(50 << 10)
202 #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
203 #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
204 
205 #define CONFIG_SYS_DCSRBAR	0xf0000000
206 #define CONFIG_SYS_DCSRBAR_PHYS	0xf00000000ull
207 
208 /* EEPROM */
209 #define CONFIG_ID_EEPROM
210 #define CONFIG_SYS_I2C_EEPROM_NXID
211 #define CONFIG_SYS_EEPROM_BUS_NUM	0
212 #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
213 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
214 
215 /*
216  * DDR Setup
217  */
218 #define CONFIG_VERY_BIG_RAM
219 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
220 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
221 #define CONFIG_DIMM_SLOTS_PER_CTLR	2
222 #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
223 #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
224 #define CONFIG_DDR_SPD
225 #define CONFIG_SYS_FSL_DDR3
226 #define CONFIG_FSL_DDR_INTERACTIVE
227 #define CONFIG_SYS_SPD_BUS_NUM	0
228 #define CONFIG_SYS_SDRAM_SIZE	2048	/* for fixed parameter use */
229 #define SPD_EEPROM_ADDRESS1	0x51
230 #define SPD_EEPROM_ADDRESS2	0x52
231 #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1
232 #define CTRL_INTLV_PREFERED	cacheline
233 
234 /*
235  * IFC Definitions
236  */
237 #define CONFIG_SYS_FLASH_BASE		0xe0000000
238 #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
239 #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
240 #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
241 				+ 0x8000000) | \
242 				CSPR_PORT_SIZE_16 | \
243 				CSPR_MSEL_NOR | \
244 				CSPR_V)
245 #define CONFIG_SYS_NOR1_CSPR_EXT	(0xf)
246 #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
247 				CSPR_PORT_SIZE_16 | \
248 				CSPR_MSEL_NOR | \
249 				CSPR_V)
250 #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
251 /* NOR Flash Timing Params */
252 #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
253 
254 #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
255 				FTIM0_NOR_TEADC(0x5) | \
256 				FTIM0_NOR_TEAHC(0x5))
257 #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
258 				FTIM1_NOR_TRAD_NOR(0x1A) |\
259 				FTIM1_NOR_TSEQRAD_NOR(0x13))
260 #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
261 				FTIM2_NOR_TCH(0x4) | \
262 				FTIM2_NOR_TWPH(0x0E) | \
263 				FTIM2_NOR_TWP(0x1c))
264 #define CONFIG_SYS_NOR_FTIM3	0x0
265 
266 #define CONFIG_SYS_FLASH_QUIET_TEST
267 #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
268 
269 #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
270 #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
271 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
272 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
273 
274 #define CONFIG_SYS_FLASH_EMPTY_INFO
275 #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS \
276 					+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
277 
278 #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
279 #define QIXIS_BASE			0xffdf0000
280 #define QIXIS_LBMAP_SWITCH		6
281 #define QIXIS_LBMAP_MASK		0x0f
282 #define QIXIS_LBMAP_SHIFT		0
283 #define QIXIS_LBMAP_DFLTBANK		0x00
284 #define QIXIS_LBMAP_ALTBANK		0x04
285 #define QIXIS_LBMAP_NAND		0x09
286 #define QIXIS_LBMAP_SD			0x00
287 #define QIXIS_RCW_SRC_NAND		0x104
288 #define QIXIS_RCW_SRC_SD		0x040
289 #define QIXIS_RST_CTL_RESET		0x83
290 #define QIXIS_RST_FORCE_MEM		0x1
291 #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
292 #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
293 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
294 #define QIXIS_BASE_PHYS		(0xf00000000ull | QIXIS_BASE)
295 
296 #define CONFIG_SYS_CSPR3_EXT	(0xf)
297 #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
298 				| CSPR_PORT_SIZE_8 \
299 				| CSPR_MSEL_GPCM \
300 				| CSPR_V)
301 #define CONFIG_SYS_AMASK3	IFC_AMASK(4*1024)
302 #define CONFIG_SYS_CSOR3	0x0
303 /* QIXIS Timing parameters for IFC CS3 */
304 #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
305 					FTIM0_GPCM_TEADC(0x0e) | \
306 					FTIM0_GPCM_TEAHC(0x0e))
307 #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
308 					FTIM1_GPCM_TRAD(0x3f))
309 #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
310 					FTIM2_GPCM_TCH(0x8) | \
311 					FTIM2_GPCM_TWP(0x1f))
312 #define CONFIG_SYS_CS3_FTIM3		0x0
313 
314 /* NAND Flash on IFC */
315 #define CONFIG_NAND_FSL_IFC
316 #define CONFIG_SYS_NAND_BASE		0xff800000
317 #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
318 
319 #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
320 #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
321 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
322 				| CSPR_MSEL_NAND	 /* MSEL = NAND */ \
323 				| CSPR_V)
324 #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
325 
326 #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
327 				| CSOR_NAND_ECC_DEC_EN	/* ECC on decode */ \
328 				| CSOR_NAND_ECC_MODE_4	/* 4-bit ECC */	    \
329 				| CSOR_NAND_RAL_3	/* RAL = 2Byes */   \
330 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */\
331 				| CSOR_NAND_SPRZ_64	/* Spare size = 64 */\
332 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
333 
334 #define CONFIG_SYS_NAND_ONFI_DETECTION
335 
336 /* ONFI NAND Flash mode0 Timing Params */
337 #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
338 					FTIM0_NAND_TWP(0x18)    | \
339 					FTIM0_NAND_TWCHT(0x07)  | \
340 					FTIM0_NAND_TWH(0x0a))
341 #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
342 					FTIM1_NAND_TWBE(0x39)   | \
343 					FTIM1_NAND_TRR(0x0e)    | \
344 					FTIM1_NAND_TRP(0x18))
345 #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f)  | \
346 					FTIM2_NAND_TREH(0x0a)   | \
347 					FTIM2_NAND_TWHRE(0x1e))
348 #define CONFIG_SYS_NAND_FTIM3		0x0
349 
350 #define CONFIG_SYS_NAND_DDR_LAW		11
351 #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
352 #define CONFIG_SYS_MAX_NAND_DEVICE	1
353 #define CONFIG_CMD_NAND
354 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
355 
356 #if defined(CONFIG_NAND)
357 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
358 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
359 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
360 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
361 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
362 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
363 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
364 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
365 #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR0_CSPR_EXT
366 #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR0_CSPR
367 #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
368 #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
369 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
370 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
371 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
372 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
373 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR1_CSPR_EXT
374 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR1_CSPR
375 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
376 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
377 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
378 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
379 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
380 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
381 #else
382 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
383 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
384 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
385 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
386 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
387 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
388 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
389 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
390 #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
391 #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
392 #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
393 #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
394 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
395 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
396 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
397 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
398 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
399 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
400 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
401 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
402 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
403 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
404 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
405 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
406 #endif
407 
408 #if defined(CONFIG_RAMBOOT_PBL)
409 #define CONFIG_SYS_RAMBOOT
410 #endif
411 
412 #ifdef CONFIG_SPL_BUILD
413 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
414 #else
415 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
416 #endif
417 
418 #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
419 #define CONFIG_MISC_INIT_R
420 #define CONFIG_HWCONFIG
421 
422 /* define to use L1 as initial stack */
423 #define CONFIG_L1_INIT_RAM
424 #define CONFIG_SYS_INIT_RAM_LOCK
425 #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000 /* Initial L1 address */
426 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
427 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe03c000
428 /* The assembler doesn't like typecast */
429 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
430 			((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
431 			CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
432 #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
433 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
434 						GENERATED_GBL_DATA_SIZE)
435 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
436 #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
437 #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
438 
439 /*
440  * Serial Port
441  */
442 #define CONFIG_CONS_INDEX		1
443 #define CONFIG_SYS_NS16550_SERIAL
444 #define CONFIG_SYS_NS16550_REG_SIZE	1
445 #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
446 #define CONFIG_SYS_BAUDRATE_TABLE	\
447 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
448 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
449 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
450 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
451 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
452 
453 /*
454  * I2C
455  */
456 #define CONFIG_SYS_I2C
457 #define CONFIG_SYS_I2C_FSL
458 #define CONFIG_SYS_FSL_I2C_SLAVE   0x7F
459 #define CONFIG_SYS_FSL_I2C2_SLAVE  0x7F
460 #define CONFIG_SYS_FSL_I2C3_SLAVE  0x7F
461 #define CONFIG_SYS_FSL_I2C4_SLAVE  0x7F
462 #define CONFIG_SYS_FSL_I2C_OFFSET  0x118000
463 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
464 #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
465 #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
466 #define CONFIG_SYS_FSL_I2C_SPEED   100000
467 #define CONFIG_SYS_FSL_I2C2_SPEED  100000
468 #define CONFIG_SYS_FSL_I2C3_SPEED  100000
469 #define CONFIG_SYS_FSL_I2C4_SPEED  100000
470 #define I2C_MUX_PCA_ADDR_PRI	0x77 /* I2C bus multiplexer,primary */
471 #define I2C_MUX_PCA_ADDR_SEC1	0x75 /* I2C bus multiplexer,secondary 1 */
472 #define I2C_MUX_PCA_ADDR_SEC2	0x76 /* I2C bus multiplexer,secondary 2 */
473 #define I2C_MUX_CH_DEFAULT	0x8
474 
475 #define I2C_MUX_CH_VOL_MONITOR 0xa
476 
477 /* Voltage monitor on channel 2*/
478 #define I2C_VOL_MONITOR_ADDR           0x40
479 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
480 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
481 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
482 
483 #define CONFIG_VID_FLS_ENV		"t208xqds_vdd_mv"
484 #ifndef CONFIG_SPL_BUILD
485 #define CONFIG_VID
486 #endif
487 #define CONFIG_VOL_MONITOR_IR36021_SET
488 #define CONFIG_VOL_MONITOR_IR36021_READ
489 /* The lowest and highest voltage allowed for T208xQDS */
490 #define VDD_MV_MIN			819
491 #define VDD_MV_MAX			1212
492 
493 /*
494  * RapidIO
495  */
496 #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
497 #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
498 #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000 /* 256M */
499 #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
500 #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
501 #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000 /* 256M */
502 /*
503  * for slave u-boot IMAGE instored in master memory space,
504  * PHYS must be aligned based on the SIZE
505  */
506 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
507 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
508 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
509 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
510 /*
511  * for slave UCODE and ENV instored in master memory space,
512  * PHYS must be aligned based on the SIZE
513  */
514 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
515 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
516 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000	/* 256K */
517 
518 /* slave core release by master*/
519 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
520 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
521 
522 /*
523  * SRIO_PCIE_BOOT - SLAVE
524  */
525 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
526 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
527 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
528 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
529 #endif
530 
531 /*
532  * eSPI - Enhanced SPI
533  */
534 #ifdef CONFIG_SPI_FLASH
535 #ifndef CONFIG_SPL_BUILD
536 #endif
537 
538 #define CONFIG_SPI_FLASH_BAR
539 #define CONFIG_SF_DEFAULT_SPEED	 10000000
540 #define CONFIG_SF_DEFAULT_MODE	  0
541 #endif
542 
543 /*
544  * General PCI
545  * Memory space is mapped 1-1, but I/O space must start from 0.
546  */
547 #define CONFIG_PCI		/* Enable PCI/PCIE */
548 #define CONFIG_PCIE1		/* PCIE controller 1 */
549 #define CONFIG_PCIE2		/* PCIE controller 2 */
550 #define CONFIG_PCIE3		/* PCIE controller 3 */
551 #define CONFIG_PCIE4		/* PCIE controller 4 */
552 #define CONFIG_FSL_PCIE_RESET
553 #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
554 #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
555 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
556 #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
557 #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
558 #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
559 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000      /* 512M */
560 #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
561 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
562 #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
563 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
564 
565 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
566 #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
567 #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
568 #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
569 #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000 /* 256M */
570 #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
571 #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
572 #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
573 #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
574 
575 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
576 #define CONFIG_SYS_PCIE3_MEM_VIRT	0xb0000000
577 #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
578 #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc30000000ull
579 #define CONFIG_SYS_PCIE3_MEM_SIZE	0x10000000	/* 256M */
580 #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
581 #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
582 #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
583 #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
584 
585 /* controller 4, Base address 203000 */
586 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
587 #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
588 #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc40000000ull
589 #define CONFIG_SYS_PCIE4_MEM_SIZE	0x10000000	/* 256M */
590 #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
591 #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
592 #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
593 
594 #ifdef CONFIG_PCI
595 #define CONFIG_PCI_INDIRECT_BRIDGE
596 #define CONFIG_FSL_PCIE_RESET	   /* need PCIe reset errata */
597 #define CONFIG_PCI_PNP		/* do pci plug-and-play */
598 #define CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
599 #define CONFIG_DOS_PARTITION
600 #endif
601 
602 /* Qman/Bman */
603 #ifndef CONFIG_NOBQFMAN
604 #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
605 #define CONFIG_SYS_BMAN_NUM_PORTALS	18
606 #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
607 #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
608 #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
609 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
610 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
611 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
612 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
613 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
614 					CONFIG_SYS_BMAN_CENA_SIZE)
615 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
616 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
617 #define CONFIG_SYS_QMAN_NUM_PORTALS	18
618 #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
619 #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
620 #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
621 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
622 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
623 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
624 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
625 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
626 					CONFIG_SYS_QMAN_CENA_SIZE)
627 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
628 #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
629 
630 #define CONFIG_SYS_DPAA_FMAN
631 #define CONFIG_SYS_DPAA_PME
632 #define CONFIG_SYS_PMAN
633 #define CONFIG_SYS_DPAA_DCE
634 #define CONFIG_SYS_DPAA_RMAN		/* RMan */
635 #define CONFIG_SYS_INTERLAKEN
636 
637 /* Default address of microcode for the Linux Fman driver */
638 #if defined(CONFIG_SPIFLASH)
639 /*
640  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
641  * env, so we got 0x110000.
642  */
643 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
644 #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
645 #elif defined(CONFIG_SDCARD)
646 /*
647  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
648  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
649  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
650  */
651 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
652 #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 0x820)
653 #elif defined(CONFIG_NAND)
654 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
655 #define CONFIG_SYS_FMAN_FW_ADDR	(11 * CONFIG_SYS_NAND_BLOCK_SIZE)
656 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
657 /*
658  * Slave has no ucode locally, it can fetch this from remote. When implementing
659  * in two corenet boards, slave's ucode could be stored in master's memory
660  * space, the address can be mapped from slave TLB->slave LAW->
661  * slave SRIO or PCIE outbound window->master inbound window->
662  * master LAW->the ucode address in master's memory space.
663  */
664 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
665 #define CONFIG_SYS_FMAN_FW_ADDR	0xFFE00000
666 #else
667 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
668 #define CONFIG_SYS_FMAN_FW_ADDR	0xEFF00000
669 #endif
670 #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
671 #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
672 #endif /* CONFIG_NOBQFMAN */
673 
674 #ifdef CONFIG_SYS_DPAA_FMAN
675 #define CONFIG_FMAN_ENET
676 #define CONFIG_PHYLIB_10G
677 #define CONFIG_PHY_VITESSE
678 #define CONFIG_PHY_REALTEK
679 #define CONFIG_PHY_TERANETICS
680 #define RGMII_PHY1_ADDR	0x1
681 #define RGMII_PHY2_ADDR	0x2
682 #define FM1_10GEC1_PHY_ADDR	  0x3
683 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
684 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
685 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
686 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
687 #endif
688 
689 #ifdef CONFIG_FMAN_ENET
690 #define CONFIG_MII		/* MII PHY management */
691 #define CONFIG_ETHPRIME		"FM1@DTSEC3"
692 #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
693 #endif
694 
695 /*
696  * SATA
697  */
698 #ifdef CONFIG_FSL_SATA_V2
699 #define CONFIG_LIBATA
700 #define CONFIG_FSL_SATA
701 #define CONFIG_SYS_SATA_MAX_DEVICE	2
702 #define CONFIG_SATA1
703 #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
704 #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
705 #define CONFIG_SATA2
706 #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
707 #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
708 #define CONFIG_LBA48
709 #define CONFIG_CMD_SATA
710 #define CONFIG_DOS_PARTITION
711 #endif
712 
713 /*
714  * USB
715  */
716 #ifdef CONFIG_USB_EHCI
717 #define CONFIG_USB_EHCI_FSL
718 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
719 #define CONFIG_HAS_FSL_DR_USB
720 #endif
721 
722 /*
723  * SDHC
724  */
725 #ifdef CONFIG_MMC
726 #define CONFIG_FSL_ESDHC
727 #define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
728 #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
729 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
730 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
731 #define CONFIG_GENERIC_MMC
732 #define CONFIG_DOS_PARTITION
733 #define CONFIG_FSL_ESDHC_ADAPTER_IDENT
734 #endif
735 
736 /*
737  * Dynamic MTD Partition support with mtdparts
738  */
739 #ifndef CONFIG_SYS_NO_FLASH
740 #define CONFIG_MTD_DEVICE
741 #define CONFIG_MTD_PARTITIONS
742 #define CONFIG_CMD_MTDPARTS
743 #define CONFIG_FLASH_CFI_MTD
744 #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
745 			"spi0=spife110000.0"
746 #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
747 			"128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
748 			"5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \
749 			"1m(uboot),5m(kernel),128k(dtb),-(user)"
750 #endif
751 
752 /*
753  * Environment
754  */
755 #define CONFIG_LOADS_ECHO	/* echo on for serial download */
756 #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
757 
758 /*
759  * Command line configuration.
760  */
761 #define CONFIG_CMD_ERRATA
762 #define CONFIG_CMD_IRQ
763 #define CONFIG_CMD_REGINFO
764 
765 #ifdef CONFIG_PCI
766 #define CONFIG_CMD_PCI
767 #endif
768 
769 /* Hash command with SHA acceleration supported in hardware */
770 #ifdef CONFIG_FSL_CAAM
771 #define CONFIG_CMD_HASH
772 #define CONFIG_SHA_HW_ACCEL
773 #endif
774 
775 /*
776  * Miscellaneous configurable options
777  */
778 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
779 #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
780 #define CONFIG_AUTO_COMPLETE		/* add autocompletion support */
781 #define CONFIG_SYS_LOAD_ADDR	0x2000000 /* default load address */
782 #ifdef CONFIG_CMD_KGDB
783 #define CONFIG_SYS_CBSIZE	1024	  /* Console I/O Buffer Size */
784 #else
785 #define CONFIG_SYS_CBSIZE	256	  /* Console I/O Buffer Size */
786 #endif
787 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
788 #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
789 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
790 
791 /*
792  * For booting Linux, the board info and command line data
793  * have to be in the first 64 MB of memory, since this is
794  * the maximum mapped by the Linux kernel during initialization.
795  */
796 #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
797 #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
798 
799 #ifdef CONFIG_CMD_KGDB
800 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
801 #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
802 #endif
803 
804 /*
805  * Environment Configuration
806  */
807 #define CONFIG_ROOTPATH	 "/opt/nfsroot"
808 #define CONFIG_BOOTFILE	 "uImage"
809 #define CONFIG_UBOOTPATH "u-boot.bin"	/* U-Boot image on TFTP server */
810 
811 /* default location for tftp and bootm */
812 #define CONFIG_LOADADDR		1000000
813 #define CONFIG_BAUDRATE		115200
814 #define __USB_PHY_TYPE		utmi
815 
816 #define	CONFIG_EXTRA_ENV_SETTINGS				\
817 	"hwconfig=fsl_ddr:"					\
818 	"ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","	\
819 	"bank_intlv=auto;"					\
820 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
821 	"netdev=eth0\0"						\
822 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
823 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
824 	"tftpflash=tftpboot $loadaddr $uboot && "		\
825 	"protect off $ubootaddr +$filesize && "			\
826 	"erase $ubootaddr +$filesize && "			\
827 	"cp.b $loadaddr $ubootaddr $filesize && "		\
828 	"protect on $ubootaddr +$filesize && "			\
829 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
830 	"consoledev=ttyS0\0"					\
831 	"ramdiskaddr=2000000\0"					\
832 	"ramdiskfile=t2080qds/ramdisk.uboot\0"			\
833 	"fdtaddr=1e00000\0"					\
834 	"fdtfile=t2080qds/t2080qds.dtb\0"			\
835 	"bdev=sda3\0"
836 
837 /*
838  * For emulation this causes u-boot to jump to the start of the
839  * proof point app code automatically
840  */
841 #define CONFIG_PROOF_POINTS				\
842 	"setenv bootargs root=/dev/$bdev rw "		\
843 	"console=$consoledev,$baudrate $othbootargs;"	\
844 	"cpu 1 release 0x29000000 - - -;"		\
845 	"cpu 2 release 0x29000000 - - -;"		\
846 	"cpu 3 release 0x29000000 - - -;"		\
847 	"cpu 4 release 0x29000000 - - -;"		\
848 	"cpu 5 release 0x29000000 - - -;"		\
849 	"cpu 6 release 0x29000000 - - -;"		\
850 	"cpu 7 release 0x29000000 - - -;"		\
851 	"go 0x29000000"
852 
853 #define CONFIG_HVBOOT				\
854 	"setenv bootargs config-addr=0x60000000; "	\
855 	"bootm 0x01000000 - 0x00f00000"
856 
857 #define CONFIG_ALU				\
858 	"setenv bootargs root=/dev/$bdev rw "		\
859 	"console=$consoledev,$baudrate $othbootargs;"	\
860 	"cpu 1 release 0x01000000 - - -;"		\
861 	"cpu 2 release 0x01000000 - - -;"		\
862 	"cpu 3 release 0x01000000 - - -;"		\
863 	"cpu 4 release 0x01000000 - - -;"		\
864 	"cpu 5 release 0x01000000 - - -;"		\
865 	"cpu 6 release 0x01000000 - - -;"		\
866 	"cpu 7 release 0x01000000 - - -;"		\
867 	"go 0x01000000"
868 
869 #define CONFIG_LINUX				\
870 	"setenv bootargs root=/dev/ram rw "		\
871 	"console=$consoledev,$baudrate $othbootargs;"	\
872 	"setenv ramdiskaddr 0x02000000;"		\
873 	"setenv fdtaddr 0x00c00000;"			\
874 	"setenv loadaddr 0x1000000;"			\
875 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
876 
877 #define CONFIG_HDBOOT					\
878 	"setenv bootargs root=/dev/$bdev rw "		\
879 	"console=$consoledev,$baudrate $othbootargs;"	\
880 	"tftp $loadaddr $bootfile;"			\
881 	"tftp $fdtaddr $fdtfile;"			\
882 	"bootm $loadaddr - $fdtaddr"
883 
884 #define CONFIG_NFSBOOTCOMMAND			\
885 	"setenv bootargs root=/dev/nfs rw "	\
886 	"nfsroot=$serverip:$rootpath "		\
887 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
888 	"console=$consoledev,$baudrate $othbootargs;"	\
889 	"tftp $loadaddr $bootfile;"		\
890 	"tftp $fdtaddr $fdtfile;"		\
891 	"bootm $loadaddr - $fdtaddr"
892 
893 #define CONFIG_RAMBOOTCOMMAND				\
894 	"setenv bootargs root=/dev/ram rw "		\
895 	"console=$consoledev,$baudrate $othbootargs;"	\
896 	"tftp $ramdiskaddr $ramdiskfile;"		\
897 	"tftp $loadaddr $bootfile;"			\
898 	"tftp $fdtaddr $fdtfile;"			\
899 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
900 
901 #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
902 
903 #include <asm/fsl_secure_boot.h>
904 
905 #endif	/* __T208xQDS_H */
906