1254887a5SShengzhou Liu /* 2254887a5SShengzhou Liu * Copyright 2011-2013 Freescale Semiconductor, Inc. 3254887a5SShengzhou Liu * 4254887a5SShengzhou Liu * SPDX-License-Identifier: GPL-2.0+ 5254887a5SShengzhou Liu */ 6254887a5SShengzhou Liu 7254887a5SShengzhou Liu /* 8254887a5SShengzhou Liu * T2080/T2081 QDS board configuration file 9254887a5SShengzhou Liu */ 10254887a5SShengzhou Liu 11254887a5SShengzhou Liu #ifndef __T208xQDS_H 12254887a5SShengzhou Liu #define __T208xQDS_H 13254887a5SShengzhou Liu 14*fb536878SShengzhou Liu #define CONFIG_SYS_GENERIC_BOARD 15*fb536878SShengzhou Liu #define CONFIG_DISPLAY_BOARDINFO 16254887a5SShengzhou Liu #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */ 17254887a5SShengzhou Liu #define CONFIG_MMC 18254887a5SShengzhou Liu #define CONFIG_SPI_FLASH 19254887a5SShengzhou Liu #define CONFIG_USB_EHCI 20254887a5SShengzhou Liu #if defined(CONFIG_PPC_T2080) 21254887a5SShengzhou Liu #define CONFIG_T2080QDS 22254887a5SShengzhou Liu #define CONFIG_FSL_SATA_V2 23254887a5SShengzhou Liu #define CONFIG_SYS_SRIO /* Enable Serial RapidIO Support */ 24254887a5SShengzhou Liu #define CONFIG_SRIO1 /* SRIO port 1 */ 25254887a5SShengzhou Liu #define CONFIG_SRIO2 /* SRIO port 2 */ 26254887a5SShengzhou Liu #elif defined(CONFIG_PPC_T2081) 27254887a5SShengzhou Liu #define CONFIG_T2081QDS 28254887a5SShengzhou Liu #endif 29254887a5SShengzhou Liu 30254887a5SShengzhou Liu /* High Level Configuration Options */ 31254887a5SShengzhou Liu #define CONFIG_PHYS_64BIT 32254887a5SShengzhou Liu #define CONFIG_BOOKE 33254887a5SShengzhou Liu #define CONFIG_E500 /* BOOKE e500 family */ 34254887a5SShengzhou Liu #define CONFIG_E500MC /* BOOKE e500mc family */ 35254887a5SShengzhou Liu #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 36254887a5SShengzhou Liu #define CONFIG_MP /* support multiple processors */ 37254887a5SShengzhou Liu #define CONFIG_ENABLE_36BIT_PHYS 38254887a5SShengzhou Liu 39254887a5SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 40254887a5SShengzhou Liu #define CONFIG_ADDR_MAP 1 41254887a5SShengzhou Liu #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 42254887a5SShengzhou Liu #endif 43254887a5SShengzhou Liu 44254887a5SShengzhou Liu #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 45254887a5SShengzhou Liu #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 46254887a5SShengzhou Liu #define CONFIG_FSL_IFC /* Enable IFC Support */ 47254887a5SShengzhou Liu #define CONFIG_FSL_LAW /* Use common FSL init code */ 48254887a5SShengzhou Liu #define CONFIG_ENV_OVERWRITE 49254887a5SShengzhou Liu 50254887a5SShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL 51e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xqds/t208x_pbi.cfg 52254887a5SShengzhou Liu #if defined(CONFIG_PPC_T2080) 53e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_rcw.cfg 54254887a5SShengzhou Liu #elif defined(CONFIG_PPC_T2081) 55e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_rcw.cfg 56254887a5SShengzhou Liu #endif 57b19e288fSShengzhou Liu 58b19e288fSShengzhou Liu #define CONFIG_SPL 59b19e288fSShengzhou Liu #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 60b19e288fSShengzhou Liu #define CONFIG_SPL_ENV_SUPPORT 61b19e288fSShengzhou Liu #define CONFIG_SPL_SERIAL_SUPPORT 62b19e288fSShengzhou Liu #define CONFIG_SPL_FLUSH_IMAGE 63b19e288fSShengzhou Liu #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 64b19e288fSShengzhou Liu #define CONFIG_SPL_LIBGENERIC_SUPPORT 65b19e288fSShengzhou Liu #define CONFIG_SPL_LIBCOMMON_SUPPORT 66b19e288fSShengzhou Liu #define CONFIG_SPL_I2C_SUPPORT 67b19e288fSShengzhou Liu #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 68b19e288fSShengzhou Liu #define CONFIG_FSL_LAW /* Use common FSL init code */ 69b19e288fSShengzhou Liu #define CONFIG_SYS_TEXT_BASE 0x00201000 70b19e288fSShengzhou Liu #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 71b19e288fSShengzhou Liu #define CONFIG_SPL_PAD_TO 0x40000 72b19e288fSShengzhou Liu #define CONFIG_SPL_MAX_SIZE 0x28000 73b19e288fSShengzhou Liu #define RESET_VECTOR_OFFSET 0x27FFC 74b19e288fSShengzhou Liu #define BOOT_PAGE_OFFSET 0x27000 75b19e288fSShengzhou Liu #ifdef CONFIG_SPL_BUILD 76b19e288fSShengzhou Liu #define CONFIG_SPL_SKIP_RELOCATE 77b19e288fSShengzhou Liu #define CONFIG_SPL_COMMON_INIT_DDR 78b19e288fSShengzhou Liu #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 79b19e288fSShengzhou Liu #define CONFIG_SYS_NO_FLASH 80254887a5SShengzhou Liu #endif 81254887a5SShengzhou Liu 82b19e288fSShengzhou Liu #ifdef CONFIG_NAND 83b19e288fSShengzhou Liu #define CONFIG_SPL_NAND_SUPPORT 84b19e288fSShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) 85b19e288fSShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000 86b19e288fSShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 87b19e288fSShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) 88b19e288fSShengzhou Liu #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 89b19e288fSShengzhou Liu #define CONFIG_SPL_NAND_BOOT 90b19e288fSShengzhou Liu #endif 91b19e288fSShengzhou Liu 92b19e288fSShengzhou Liu #ifdef CONFIG_SPIFLASH 93b19e288fSShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC 94b19e288fSShengzhou Liu #define CONFIG_SPL_SPI_SUPPORT 95b19e288fSShengzhou Liu #define CONFIG_SPL_SPI_FLASH_SUPPORT 96b19e288fSShengzhou Liu #define CONFIG_SPL_SPI_FLASH_MINIMAL 97b19e288fSShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) 98b19e288fSShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000) 99b19e288fSShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000) 100b19e288fSShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) 101b19e288fSShengzhou Liu #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 102b19e288fSShengzhou Liu #ifndef CONFIG_SPL_BUILD 103b19e288fSShengzhou Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC 104b19e288fSShengzhou Liu #endif 105b19e288fSShengzhou Liu #define CONFIG_SPL_SPI_BOOT 106b19e288fSShengzhou Liu #endif 107b19e288fSShengzhou Liu 108b19e288fSShengzhou Liu #ifdef CONFIG_SDCARD 109b19e288fSShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC 110b19e288fSShengzhou Liu #define CONFIG_SPL_MMC_SUPPORT 111b19e288fSShengzhou Liu #define CONFIG_SPL_MMC_MINIMAL 112b19e288fSShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) 113b19e288fSShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000) 114b19e288fSShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_START (0x00200000) 115b19e288fSShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) 116b19e288fSShengzhou Liu #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 117b19e288fSShengzhou Liu #ifndef CONFIG_SPL_BUILD 118b19e288fSShengzhou Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC 119b19e288fSShengzhou Liu #endif 120b19e288fSShengzhou Liu #define CONFIG_SPL_MMC_BOOT 121b19e288fSShengzhou Liu #endif 122b19e288fSShengzhou Liu 123b19e288fSShengzhou Liu #endif /* CONFIG_RAMBOOT_PBL */ 124b19e288fSShengzhou Liu 125254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_MASTER 126254887a5SShengzhou Liu #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 127254887a5SShengzhou Liu /* Set 1M boot space */ 128254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 129254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 130254887a5SShengzhou Liu (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 131254887a5SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 132254887a5SShengzhou Liu #define CONFIG_SYS_NO_FLASH 133254887a5SShengzhou Liu #endif 134254887a5SShengzhou Liu 135254887a5SShengzhou Liu #ifndef CONFIG_SYS_TEXT_BASE 136254887a5SShengzhou Liu #define CONFIG_SYS_TEXT_BASE 0xeff40000 137254887a5SShengzhou Liu #endif 138254887a5SShengzhou Liu 139254887a5SShengzhou Liu #ifndef CONFIG_RESET_VECTOR_ADDRESS 140254887a5SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 141254887a5SShengzhou Liu #endif 142254887a5SShengzhou Liu 143254887a5SShengzhou Liu /* 144254887a5SShengzhou Liu * These can be toggled for performance analysis, otherwise use default. 145254887a5SShengzhou Liu */ 146254887a5SShengzhou Liu #define CONFIG_SYS_CACHE_STASHING 147254887a5SShengzhou Liu #define CONFIG_BTB /* toggle branch predition */ 148254887a5SShengzhou Liu #define CONFIG_DDR_ECC 149254887a5SShengzhou Liu #ifdef CONFIG_DDR_ECC 150254887a5SShengzhou Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 151254887a5SShengzhou Liu #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 152254887a5SShengzhou Liu #endif 153254887a5SShengzhou Liu 154b19e288fSShengzhou Liu #ifndef CONFIG_SYS_NO_FLASH 155254887a5SShengzhou Liu #define CONFIG_FLASH_CFI_DRIVER 156254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_CFI 157254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 158254887a5SShengzhou Liu #endif 159254887a5SShengzhou Liu 160254887a5SShengzhou Liu #if defined(CONFIG_SPIFLASH) 161254887a5SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC 162254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_SPI_FLASH 163254887a5SShengzhou Liu #define CONFIG_ENV_SPI_BUS 0 164254887a5SShengzhou Liu #define CONFIG_ENV_SPI_CS 0 165254887a5SShengzhou Liu #define CONFIG_ENV_SPI_MAX_HZ 10000000 166254887a5SShengzhou Liu #define CONFIG_ENV_SPI_MODE 0 167254887a5SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 168254887a5SShengzhou Liu #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 169254887a5SShengzhou Liu #define CONFIG_ENV_SECT_SIZE 0x10000 170254887a5SShengzhou Liu #elif defined(CONFIG_SDCARD) 171254887a5SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC 172254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_MMC 173254887a5SShengzhou Liu #define CONFIG_SYS_MMC_ENV_DEV 0 174254887a5SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 175b19e288fSShengzhou Liu #define CONFIG_ENV_OFFSET (512 * 0x800) 176254887a5SShengzhou Liu #elif defined(CONFIG_NAND) 177254887a5SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC 178254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_NAND 179b19e288fSShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 180b19e288fSShengzhou Liu #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) 181254887a5SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 182254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_REMOTE 183254887a5SShengzhou Liu #define CONFIG_ENV_ADDR 0xffe20000 184254887a5SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 185254887a5SShengzhou Liu #elif defined(CONFIG_ENV_IS_NOWHERE) 186254887a5SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 187254887a5SShengzhou Liu #else 188254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_FLASH 189254887a5SShengzhou Liu #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 190254887a5SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 191254887a5SShengzhou Liu #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 192254887a5SShengzhou Liu #endif 193254887a5SShengzhou Liu 194254887a5SShengzhou Liu #ifndef __ASSEMBLY__ 195254887a5SShengzhou Liu unsigned long get_board_sys_clk(void); 196254887a5SShengzhou Liu unsigned long get_board_ddr_clk(void); 197254887a5SShengzhou Liu #endif 198254887a5SShengzhou Liu 199254887a5SShengzhou Liu #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 200254887a5SShengzhou Liu #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 201254887a5SShengzhou Liu 202254887a5SShengzhou Liu /* 203254887a5SShengzhou Liu * Config the L3 Cache as L3 SRAM 204254887a5SShengzhou Liu */ 205b19e288fSShengzhou Liu #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 206b19e288fSShengzhou Liu #define CONFIG_SYS_L3_SIZE (512 << 10) 207b19e288fSShengzhou Liu #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024) 208b19e288fSShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL 209b19e288fSShengzhou Liu #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) 210b19e288fSShengzhou Liu #endif 211b19e288fSShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) 212b19e288fSShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10) 213b19e288fSShengzhou Liu #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) 214b19e288fSShengzhou Liu #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) 215254887a5SShengzhou Liu 216254887a5SShengzhou Liu #define CONFIG_SYS_DCSRBAR 0xf0000000 217254887a5SShengzhou Liu #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 218254887a5SShengzhou Liu 219254887a5SShengzhou Liu /* EEPROM */ 220254887a5SShengzhou Liu #define CONFIG_ID_EEPROM 221254887a5SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_NXID 222254887a5SShengzhou Liu #define CONFIG_SYS_EEPROM_BUS_NUM 0 223254887a5SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 224254887a5SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 225254887a5SShengzhou Liu 226254887a5SShengzhou Liu /* 227254887a5SShengzhou Liu * DDR Setup 228254887a5SShengzhou Liu */ 229254887a5SShengzhou Liu #define CONFIG_VERY_BIG_RAM 230254887a5SShengzhou Liu #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 231254887a5SShengzhou Liu #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 23240483e1eSShengzhou Liu #define CONFIG_DIMM_SLOTS_PER_CTLR 2 23340483e1eSShengzhou Liu #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 23440483e1eSShengzhou Liu #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE 235254887a5SShengzhou Liu #define CONFIG_DDR_SPD 236254887a5SShengzhou Liu #define CONFIG_SYS_FSL_DDR3 237254887a5SShengzhou Liu #undef CONFIG_FSL_DDR_INTERACTIVE 238254887a5SShengzhou Liu #define CONFIG_SYS_SPD_BUS_NUM 0 239254887a5SShengzhou Liu #define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */ 240254887a5SShengzhou Liu #define SPD_EEPROM_ADDRESS1 0x51 241254887a5SShengzhou Liu #define SPD_EEPROM_ADDRESS2 0x52 242254887a5SShengzhou Liu #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 243254887a5SShengzhou Liu #define CTRL_INTLV_PREFERED cacheline 244254887a5SShengzhou Liu 245254887a5SShengzhou Liu /* 246254887a5SShengzhou Liu * IFC Definitions 247254887a5SShengzhou Liu */ 248254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_BASE 0xe0000000 249254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 250254887a5SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR_EXT (0xf) 251254887a5SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 252254887a5SShengzhou Liu + 0x8000000) | \ 253254887a5SShengzhou Liu CSPR_PORT_SIZE_16 | \ 254254887a5SShengzhou Liu CSPR_MSEL_NOR | \ 255254887a5SShengzhou Liu CSPR_V) 256254887a5SShengzhou Liu #define CONFIG_SYS_NOR1_CSPR_EXT (0xf) 257254887a5SShengzhou Liu #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 258254887a5SShengzhou Liu CSPR_PORT_SIZE_16 | \ 259254887a5SShengzhou Liu CSPR_MSEL_NOR | \ 260254887a5SShengzhou Liu CSPR_V) 261254887a5SShengzhou Liu #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 262254887a5SShengzhou Liu /* NOR Flash Timing Params */ 263254887a5SShengzhou Liu #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 264254887a5SShengzhou Liu 265254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 266254887a5SShengzhou Liu FTIM0_NOR_TEADC(0x5) | \ 267254887a5SShengzhou Liu FTIM0_NOR_TEAHC(0x5)) 268254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 269254887a5SShengzhou Liu FTIM1_NOR_TRAD_NOR(0x1A) |\ 270254887a5SShengzhou Liu FTIM1_NOR_TSEQRAD_NOR(0x13)) 271254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 272254887a5SShengzhou Liu FTIM2_NOR_TCH(0x4) | \ 273254887a5SShengzhou Liu FTIM2_NOR_TWPH(0x0E) | \ 274254887a5SShengzhou Liu FTIM2_NOR_TWP(0x1c)) 275254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM3 0x0 276254887a5SShengzhou Liu 277254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_QUIET_TEST 278254887a5SShengzhou Liu #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 279254887a5SShengzhou Liu 280254887a5SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 281254887a5SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 282254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 283254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 284254887a5SShengzhou Liu 285254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_EMPTY_INFO 286254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \ 287254887a5SShengzhou Liu + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 288254887a5SShengzhou Liu 289254887a5SShengzhou Liu #define CONFIG_FSL_QIXIS /* use common QIXIS code */ 290254887a5SShengzhou Liu #define QIXIS_BASE 0xffdf0000 291254887a5SShengzhou Liu #define QIXIS_LBMAP_SWITCH 6 292254887a5SShengzhou Liu #define QIXIS_LBMAP_MASK 0x0f 293254887a5SShengzhou Liu #define QIXIS_LBMAP_SHIFT 0 294254887a5SShengzhou Liu #define QIXIS_LBMAP_DFLTBANK 0x00 295254887a5SShengzhou Liu #define QIXIS_LBMAP_ALTBANK 0x04 296254887a5SShengzhou Liu #define QIXIS_RST_CTL_RESET 0x83 297254887a5SShengzhou Liu #define QIXIS_RST_FORCE_MEM 0x1 298254887a5SShengzhou Liu #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 299254887a5SShengzhou Liu #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 300254887a5SShengzhou Liu #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 301254887a5SShengzhou Liu #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE) 302254887a5SShengzhou Liu 303254887a5SShengzhou Liu #define CONFIG_SYS_CSPR3_EXT (0xf) 304254887a5SShengzhou Liu #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \ 305254887a5SShengzhou Liu | CSPR_PORT_SIZE_8 \ 306254887a5SShengzhou Liu | CSPR_MSEL_GPCM \ 307254887a5SShengzhou Liu | CSPR_V) 308254887a5SShengzhou Liu #define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024) 309254887a5SShengzhou Liu #define CONFIG_SYS_CSOR3 0x0 310254887a5SShengzhou Liu /* QIXIS Timing parameters for IFC CS3 */ 311254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 312254887a5SShengzhou Liu FTIM0_GPCM_TEADC(0x0e) | \ 313254887a5SShengzhou Liu FTIM0_GPCM_TEAHC(0x0e)) 314254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ 315254887a5SShengzhou Liu FTIM1_GPCM_TRAD(0x3f)) 316254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 3176b7679c8SShengzhou Liu FTIM2_GPCM_TCH(0x8) | \ 318254887a5SShengzhou Liu FTIM2_GPCM_TWP(0x1f)) 319254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM3 0x0 320254887a5SShengzhou Liu 321254887a5SShengzhou Liu /* NAND Flash on IFC */ 322254887a5SShengzhou Liu #define CONFIG_NAND_FSL_IFC 323254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BASE 0xff800000 324254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 325254887a5SShengzhou Liu 326254887a5SShengzhou Liu #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 327254887a5SShengzhou Liu #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 328254887a5SShengzhou Liu | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 329254887a5SShengzhou Liu | CSPR_MSEL_NAND /* MSEL = NAND */ \ 330254887a5SShengzhou Liu | CSPR_V) 331254887a5SShengzhou Liu #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 332254887a5SShengzhou Liu 333254887a5SShengzhou Liu #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 334254887a5SShengzhou Liu | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 335254887a5SShengzhou Liu | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 336254887a5SShengzhou Liu | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \ 337254887a5SShengzhou Liu | CSOR_NAND_PGS_2K /* Page Size = 2K */\ 338254887a5SShengzhou Liu | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\ 339254887a5SShengzhou Liu | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 340254887a5SShengzhou Liu 341254887a5SShengzhou Liu #define CONFIG_SYS_NAND_ONFI_DETECTION 342254887a5SShengzhou Liu 343254887a5SShengzhou Liu /* ONFI NAND Flash mode0 Timing Params */ 344254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 345254887a5SShengzhou Liu FTIM0_NAND_TWP(0x18) | \ 346254887a5SShengzhou Liu FTIM0_NAND_TWCHT(0x07) | \ 347254887a5SShengzhou Liu FTIM0_NAND_TWH(0x0a)) 348254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 349254887a5SShengzhou Liu FTIM1_NAND_TWBE(0x39) | \ 350254887a5SShengzhou Liu FTIM1_NAND_TRR(0x0e) | \ 351254887a5SShengzhou Liu FTIM1_NAND_TRP(0x18)) 352254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 353254887a5SShengzhou Liu FTIM2_NAND_TREH(0x0a) | \ 354254887a5SShengzhou Liu FTIM2_NAND_TWHRE(0x1e)) 355254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM3 0x0 356254887a5SShengzhou Liu 357254887a5SShengzhou Liu #define CONFIG_SYS_NAND_DDR_LAW 11 358254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 359254887a5SShengzhou Liu #define CONFIG_SYS_MAX_NAND_DEVICE 1 360254887a5SShengzhou Liu #define CONFIG_MTD_NAND_VERIFY_WRITE 361254887a5SShengzhou Liu #define CONFIG_CMD_NAND 362254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 363254887a5SShengzhou Liu 364254887a5SShengzhou Liu #if defined(CONFIG_NAND) 365254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 366254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 367254887a5SShengzhou Liu #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 368254887a5SShengzhou Liu #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 369254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 370254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 371254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 372254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 37322cbf964SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 37422cbf964SShengzhou Liu #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR 37522cbf964SShengzhou Liu #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 37622cbf964SShengzhou Liu #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 37722cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 37822cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 37922cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 38022cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 38122cbf964SShengzhou Liu #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT 38222cbf964SShengzhou Liu #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR 383254887a5SShengzhou Liu #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 384254887a5SShengzhou Liu #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 385254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 386254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 387254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 388254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 389254887a5SShengzhou Liu #else 390254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 391254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 392254887a5SShengzhou Liu #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 393254887a5SShengzhou Liu #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 394254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 395254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 396254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 397254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 39822cbf964SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT 39922cbf964SShengzhou Liu #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR 40022cbf964SShengzhou Liu #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 40122cbf964SShengzhou Liu #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 40222cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 40322cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 40422cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 40522cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 406254887a5SShengzhou Liu #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 407254887a5SShengzhou Liu #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 408254887a5SShengzhou Liu #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 409254887a5SShengzhou Liu #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 410254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 411254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 412254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 413254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 414254887a5SShengzhou Liu #endif 415254887a5SShengzhou Liu 416254887a5SShengzhou Liu #if defined(CONFIG_RAMBOOT_PBL) 417254887a5SShengzhou Liu #define CONFIG_SYS_RAMBOOT 418254887a5SShengzhou Liu #endif 419254887a5SShengzhou Liu 420b19e288fSShengzhou Liu #ifdef CONFIG_SPL_BUILD 421b19e288fSShengzhou Liu #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 422b19e288fSShengzhou Liu #else 423b19e288fSShengzhou Liu #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 424b19e288fSShengzhou Liu #endif 425b19e288fSShengzhou Liu 426254887a5SShengzhou Liu #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 427254887a5SShengzhou Liu #define CONFIG_MISC_INIT_R 428254887a5SShengzhou Liu #define CONFIG_HWCONFIG 429254887a5SShengzhou Liu 430254887a5SShengzhou Liu /* define to use L1 as initial stack */ 431254887a5SShengzhou Liu #define CONFIG_L1_INIT_RAM 432254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_LOCK 433254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 434254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 435254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe0ec000 436254887a5SShengzhou Liu /* The assembler doesn't like typecast */ 437254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 438254887a5SShengzhou Liu ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 439254887a5SShengzhou Liu CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 440254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 441254887a5SShengzhou Liu #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 442254887a5SShengzhou Liu GENERATED_GBL_DATA_SIZE) 443254887a5SShengzhou Liu #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 4449307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 445254887a5SShengzhou Liu #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) 446254887a5SShengzhou Liu 447254887a5SShengzhou Liu /* 448254887a5SShengzhou Liu * Serial Port 449254887a5SShengzhou Liu */ 450254887a5SShengzhou Liu #define CONFIG_CONS_INDEX 1 451254887a5SShengzhou Liu #define CONFIG_SYS_NS16550 452254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_SERIAL 453254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_REG_SIZE 1 454254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 455254887a5SShengzhou Liu #define CONFIG_SYS_BAUDRATE_TABLE \ 456254887a5SShengzhou Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 457254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 458254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 459254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 460254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 461254887a5SShengzhou Liu 462254887a5SShengzhou Liu /* Use the HUSH parser */ 463254887a5SShengzhou Liu #define CONFIG_SYS_HUSH_PARSER 464254887a5SShengzhou Liu #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 465254887a5SShengzhou Liu 466254887a5SShengzhou Liu /* pass open firmware flat tree */ 467254887a5SShengzhou Liu #define CONFIG_OF_LIBFDT 468254887a5SShengzhou Liu #define CONFIG_OF_BOARD_SETUP 469254887a5SShengzhou Liu #define CONFIG_OF_STDOUT_VIA_ALIAS 470254887a5SShengzhou Liu 471254887a5SShengzhou Liu /* new uImage format support */ 472254887a5SShengzhou Liu #define CONFIG_FIT 473254887a5SShengzhou Liu #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 474254887a5SShengzhou Liu 475254887a5SShengzhou Liu /* 476254887a5SShengzhou Liu * I2C 477254887a5SShengzhou Liu */ 478254887a5SShengzhou Liu #define CONFIG_SYS_I2C 479254887a5SShengzhou Liu #define CONFIG_SYS_I2C_FSL 480254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 481254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 482254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F 483254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F 484254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 485254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 486254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000 487254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100 488254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SPEED 100000 489254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED 100000 490254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SPEED 100000 491254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SPEED 100000 492254887a5SShengzhou Liu #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */ 493254887a5SShengzhou Liu #define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */ 494254887a5SShengzhou Liu #define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */ 495254887a5SShengzhou Liu #define I2C_MUX_CH_DEFAULT 0x8 496254887a5SShengzhou Liu 497254887a5SShengzhou Liu 498254887a5SShengzhou Liu /* 499254887a5SShengzhou Liu * RapidIO 500254887a5SShengzhou Liu */ 501254887a5SShengzhou Liu #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 502254887a5SShengzhou Liu #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 503254887a5SShengzhou Liu #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 504254887a5SShengzhou Liu #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 505254887a5SShengzhou Liu #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 506254887a5SShengzhou Liu #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 507254887a5SShengzhou Liu /* 508254887a5SShengzhou Liu * for slave u-boot IMAGE instored in master memory space, 509254887a5SShengzhou Liu * PHYS must be aligned based on the SIZE 510254887a5SShengzhou Liu */ 511e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull 512e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull 513e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ 514e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull 515254887a5SShengzhou Liu /* 516254887a5SShengzhou Liu * for slave UCODE and ENV instored in master memory space, 517254887a5SShengzhou Liu * PHYS must be aligned based on the SIZE 518254887a5SShengzhou Liu */ 519e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull 520254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 521254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 522254887a5SShengzhou Liu 523254887a5SShengzhou Liu /* slave core release by master*/ 524254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 525254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 526254887a5SShengzhou Liu 527254887a5SShengzhou Liu /* 528254887a5SShengzhou Liu * SRIO_PCIE_BOOT - SLAVE 529254887a5SShengzhou Liu */ 530254887a5SShengzhou Liu #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 531254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 532254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 533254887a5SShengzhou Liu (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 534254887a5SShengzhou Liu #endif 535254887a5SShengzhou Liu 536254887a5SShengzhou Liu /* 537254887a5SShengzhou Liu * eSPI - Enhanced SPI 538254887a5SShengzhou Liu */ 539254887a5SShengzhou Liu #ifdef CONFIG_SPI_FLASH 540254887a5SShengzhou Liu #define CONFIG_FSL_ESPI 541254887a5SShengzhou Liu #define CONFIG_SPI_FLASH_STMICRO 54209c2046fSShengzhou Liu #ifndef CONFIG_SPL_BUILD 543b19e288fSShengzhou Liu #define CONFIG_SPI_FLASH_SST 544254887a5SShengzhou Liu #define CONFIG_SPI_FLASH_EON 545254887a5SShengzhou Liu #endif 546254887a5SShengzhou Liu 547254887a5SShengzhou Liu #define CONFIG_CMD_SF 548b19e288fSShengzhou Liu #define CONFIG_SPI_FLASH_BAR 549254887a5SShengzhou Liu #define CONFIG_SF_DEFAULT_SPEED 10000000 550254887a5SShengzhou Liu #define CONFIG_SF_DEFAULT_MODE 0 551254887a5SShengzhou Liu #endif 552254887a5SShengzhou Liu 553254887a5SShengzhou Liu /* 554254887a5SShengzhou Liu * General PCI 555254887a5SShengzhou Liu * Memory space is mapped 1-1, but I/O space must start from 0. 556254887a5SShengzhou Liu */ 557254887a5SShengzhou Liu #define CONFIG_PCI /* Enable PCI/PCIE */ 558254887a5SShengzhou Liu #define CONFIG_PCIE1 /* PCIE controler 1 */ 559254887a5SShengzhou Liu #define CONFIG_PCIE2 /* PCIE controler 2 */ 560254887a5SShengzhou Liu #define CONFIG_PCIE3 /* PCIE controler 3 */ 561254887a5SShengzhou Liu #define CONFIG_PCIE4 /* PCIE controler 4 */ 562254887a5SShengzhou Liu #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 563254887a5SShengzhou Liu #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 564254887a5SShengzhou Liu /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 565254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 566254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 567254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 568254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 569254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 570254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 571254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 572254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 573254887a5SShengzhou Liu 574254887a5SShengzhou Liu /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 575254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 576254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 577254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 578254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 579254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 580254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 581254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 582254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 583254887a5SShengzhou Liu 584254887a5SShengzhou Liu /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 585254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000 586254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 587254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull 588254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */ 589254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 590254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 591254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 592254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 593254887a5SShengzhou Liu 594254887a5SShengzhou Liu /* controller 4, Base address 203000 */ 595254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000 596254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 597254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull 598254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */ 599254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 600254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 601254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 602254887a5SShengzhou Liu 603254887a5SShengzhou Liu #ifdef CONFIG_PCI 604254887a5SShengzhou Liu #define CONFIG_PCI_INDIRECT_BRIDGE 605254887a5SShengzhou Liu #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ 606254887a5SShengzhou Liu #define CONFIG_NET_MULTI 607254887a5SShengzhou Liu #define CONFIG_E1000 608254887a5SShengzhou Liu #define CONFIG_PCI_PNP /* do pci plug-and-play */ 609254887a5SShengzhou Liu #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 610254887a5SShengzhou Liu #define CONFIG_DOS_PARTITION 611254887a5SShengzhou Liu #endif 612254887a5SShengzhou Liu 613254887a5SShengzhou Liu /* Qman/Bman */ 614254887a5SShengzhou Liu #ifndef CONFIG_NOBQFMAN 615254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 616254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_NUM_PORTALS 18 617254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 618254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 619254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 620254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_NUM_PORTALS 18 621254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 622254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 623254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 624254887a5SShengzhou Liu 625254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_FMAN 626254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_PME 627254887a5SShengzhou Liu #define CONFIG_SYS_PMAN 628254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_DCE 629254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_RMAN /* RMan */ 630254887a5SShengzhou Liu #define CONFIG_SYS_INTERLAKEN 631254887a5SShengzhou Liu 632254887a5SShengzhou Liu /* Default address of microcode for the Linux Fman driver */ 633254887a5SShengzhou Liu #if defined(CONFIG_SPIFLASH) 634254887a5SShengzhou Liu /* 635254887a5SShengzhou Liu * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 636254887a5SShengzhou Liu * env, so we got 0x110000. 637254887a5SShengzhou Liu */ 638254887a5SShengzhou Liu #define CONFIG_SYS_QE_FW_IN_SPIFLASH 639dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 640254887a5SShengzhou Liu #elif defined(CONFIG_SDCARD) 641254887a5SShengzhou Liu /* 642254887a5SShengzhou Liu * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 643b19e288fSShengzhou Liu * about 1MB (2048 blocks), Env is stored after the image, and the env size is 644b19e288fSShengzhou Liu * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080. 645254887a5SShengzhou Liu */ 646254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 647b19e288fSShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 648254887a5SShengzhou Liu #elif defined(CONFIG_NAND) 649254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 650b19e288fSShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE) 651254887a5SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 652254887a5SShengzhou Liu /* 653254887a5SShengzhou Liu * Slave has no ucode locally, it can fetch this from remote. When implementing 654254887a5SShengzhou Liu * in two corenet boards, slave's ucode could be stored in master's memory 655254887a5SShengzhou Liu * space, the address can be mapped from slave TLB->slave LAW-> 656254887a5SShengzhou Liu * slave SRIO or PCIE outbound window->master inbound window-> 657254887a5SShengzhou Liu * master LAW->the ucode address in master's memory space. 658254887a5SShengzhou Liu */ 659254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 660dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 661254887a5SShengzhou Liu #else 662254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 663dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 664254887a5SShengzhou Liu #endif 665254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 666254887a5SShengzhou Liu #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 667254887a5SShengzhou Liu #endif /* CONFIG_NOBQFMAN */ 668254887a5SShengzhou Liu 669254887a5SShengzhou Liu #ifdef CONFIG_SYS_DPAA_FMAN 670254887a5SShengzhou Liu #define CONFIG_FMAN_ENET 671254887a5SShengzhou Liu #define CONFIG_PHYLIB_10G 672254887a5SShengzhou Liu #define CONFIG_PHY_VITESSE 673254887a5SShengzhou Liu #define CONFIG_PHY_REALTEK 674254887a5SShengzhou Liu #define CONFIG_PHY_TERANETICS 675254887a5SShengzhou Liu #define RGMII_PHY1_ADDR 0x1 676254887a5SShengzhou Liu #define RGMII_PHY2_ADDR 0x2 677254887a5SShengzhou Liu #define FM1_10GEC1_PHY_ADDR 0x3 678254887a5SShengzhou Liu #define SGMII_CARD_PORT1_PHY_ADDR 0x1C 679254887a5SShengzhou Liu #define SGMII_CARD_PORT2_PHY_ADDR 0x1D 680254887a5SShengzhou Liu #define SGMII_CARD_PORT3_PHY_ADDR 0x1E 681254887a5SShengzhou Liu #define SGMII_CARD_PORT4_PHY_ADDR 0x1F 682254887a5SShengzhou Liu #endif 683254887a5SShengzhou Liu 684254887a5SShengzhou Liu #ifdef CONFIG_FMAN_ENET 685254887a5SShengzhou Liu #define CONFIG_MII /* MII PHY management */ 686254887a5SShengzhou Liu #define CONFIG_ETHPRIME "FM1@DTSEC3" 687254887a5SShengzhou Liu #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 688254887a5SShengzhou Liu #endif 689254887a5SShengzhou Liu 690254887a5SShengzhou Liu /* 691254887a5SShengzhou Liu * SATA 692254887a5SShengzhou Liu */ 693254887a5SShengzhou Liu #ifdef CONFIG_FSL_SATA_V2 694254887a5SShengzhou Liu #define CONFIG_LIBATA 695254887a5SShengzhou Liu #define CONFIG_FSL_SATA 696254887a5SShengzhou Liu #define CONFIG_SYS_SATA_MAX_DEVICE 2 697254887a5SShengzhou Liu #define CONFIG_SATA1 698254887a5SShengzhou Liu #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 699254887a5SShengzhou Liu #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 700254887a5SShengzhou Liu #define CONFIG_SATA2 701254887a5SShengzhou Liu #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 702254887a5SShengzhou Liu #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 703254887a5SShengzhou Liu #define CONFIG_LBA48 704254887a5SShengzhou Liu #define CONFIG_CMD_SATA 705254887a5SShengzhou Liu #define CONFIG_DOS_PARTITION 706254887a5SShengzhou Liu #define CONFIG_CMD_EXT2 707254887a5SShengzhou Liu #endif 708254887a5SShengzhou Liu 709254887a5SShengzhou Liu /* 710254887a5SShengzhou Liu * USB 711254887a5SShengzhou Liu */ 712254887a5SShengzhou Liu #ifdef CONFIG_USB_EHCI 713254887a5SShengzhou Liu #define CONFIG_CMD_USB 714254887a5SShengzhou Liu #define CONFIG_USB_STORAGE 715254887a5SShengzhou Liu #define CONFIG_USB_EHCI_FSL 716254887a5SShengzhou Liu #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 717254887a5SShengzhou Liu #define CONFIG_CMD_EXT2 718254887a5SShengzhou Liu #define CONFIG_HAS_FSL_DR_USB 719254887a5SShengzhou Liu #endif 720254887a5SShengzhou Liu 721254887a5SShengzhou Liu /* 722254887a5SShengzhou Liu * SDHC 723254887a5SShengzhou Liu */ 724254887a5SShengzhou Liu #ifdef CONFIG_MMC 725254887a5SShengzhou Liu #define CONFIG_CMD_MMC 726254887a5SShengzhou Liu #define CONFIG_FSL_ESDHC 727254887a5SShengzhou Liu #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 728254887a5SShengzhou Liu #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 729254887a5SShengzhou Liu #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 730254887a5SShengzhou Liu #define CONFIG_GENERIC_MMC 731254887a5SShengzhou Liu #define CONFIG_CMD_EXT2 732254887a5SShengzhou Liu #define CONFIG_CMD_FAT 733254887a5SShengzhou Liu #define CONFIG_DOS_PARTITION 734254887a5SShengzhou Liu #endif 735254887a5SShengzhou Liu 7369941cf78SShengzhou Liu 7379941cf78SShengzhou Liu /* 7389941cf78SShengzhou Liu * Dynamic MTD Partition support with mtdparts 7399941cf78SShengzhou Liu */ 7409941cf78SShengzhou Liu #ifndef CONFIG_SYS_NO_FLASH 7419941cf78SShengzhou Liu #define CONFIG_MTD_DEVICE 7429941cf78SShengzhou Liu #define CONFIG_MTD_PARTITIONS 7439941cf78SShengzhou Liu #define CONFIG_CMD_MTDPARTS 7449941cf78SShengzhou Liu #define CONFIG_FLASH_CFI_MTD 7459941cf78SShengzhou Liu #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \ 7469941cf78SShengzhou Liu "spi0=spife110000.0" 7479941cf78SShengzhou Liu #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \ 7489941cf78SShengzhou Liu "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \ 7499941cf78SShengzhou Liu "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \ 7509941cf78SShengzhou Liu "1m(uboot),5m(kernel),128k(dtb),-(user)" 7519941cf78SShengzhou Liu #endif 7529941cf78SShengzhou Liu 753254887a5SShengzhou Liu /* 754254887a5SShengzhou Liu * Environment 755254887a5SShengzhou Liu */ 756254887a5SShengzhou Liu #define CONFIG_LOADS_ECHO /* echo on for serial download */ 757254887a5SShengzhou Liu #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 758254887a5SShengzhou Liu 759254887a5SShengzhou Liu /* 760254887a5SShengzhou Liu * Command line configuration. 761254887a5SShengzhou Liu */ 762254887a5SShengzhou Liu #include <config_cmd_default.h> 763254887a5SShengzhou Liu 764254887a5SShengzhou Liu #define CONFIG_CMD_DHCP 765254887a5SShengzhou Liu #define CONFIG_CMD_ELF 766254887a5SShengzhou Liu #define CONFIG_CMD_ERRATA 767254887a5SShengzhou Liu #define CONFIG_CMD_GREPENV 768254887a5SShengzhou Liu #define CONFIG_CMD_IRQ 769254887a5SShengzhou Liu #define CONFIG_CMD_I2C 770254887a5SShengzhou Liu #define CONFIG_CMD_MII 771254887a5SShengzhou Liu #define CONFIG_CMD_PING 772254887a5SShengzhou Liu #define CONFIG_CMD_SETEXPR 773254887a5SShengzhou Liu #define CONFIG_CMD_REGINFO 774254887a5SShengzhou Liu #define CONFIG_CMD_BDI 775254887a5SShengzhou Liu 776254887a5SShengzhou Liu #ifdef CONFIG_PCI 777254887a5SShengzhou Liu #define CONFIG_CMD_PCI 778254887a5SShengzhou Liu #define CONFIG_CMD_NET 779254887a5SShengzhou Liu #endif 780254887a5SShengzhou Liu 781254887a5SShengzhou Liu /* 782254887a5SShengzhou Liu * Miscellaneous configurable options 783254887a5SShengzhou Liu */ 784254887a5SShengzhou Liu #define CONFIG_SYS_LONGHELP /* undef to save memory */ 785254887a5SShengzhou Liu #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 786254887a5SShengzhou Liu #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 787254887a5SShengzhou Liu #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 788254887a5SShengzhou Liu #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 789254887a5SShengzhou Liu #ifdef CONFIG_CMD_KGDB 790254887a5SShengzhou Liu #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 791254887a5SShengzhou Liu #else 792254887a5SShengzhou Liu #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 793254887a5SShengzhou Liu #endif 794254887a5SShengzhou Liu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 795254887a5SShengzhou Liu #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 796254887a5SShengzhou Liu #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ 797254887a5SShengzhou Liu 798254887a5SShengzhou Liu /* 799254887a5SShengzhou Liu * For booting Linux, the board info and command line data 800254887a5SShengzhou Liu * have to be in the first 64 MB of memory, since this is 801254887a5SShengzhou Liu * the maximum mapped by the Linux kernel during initialization. 802254887a5SShengzhou Liu */ 803254887a5SShengzhou Liu #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 804254887a5SShengzhou Liu #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 805254887a5SShengzhou Liu 806254887a5SShengzhou Liu #ifdef CONFIG_CMD_KGDB 807254887a5SShengzhou Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 808254887a5SShengzhou Liu #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 809254887a5SShengzhou Liu #endif 810254887a5SShengzhou Liu 811254887a5SShengzhou Liu /* 812254887a5SShengzhou Liu * Environment Configuration 813254887a5SShengzhou Liu */ 814254887a5SShengzhou Liu #define CONFIG_ROOTPATH "/opt/nfsroot" 815254887a5SShengzhou Liu #define CONFIG_BOOTFILE "uImage" 816254887a5SShengzhou Liu #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */ 817254887a5SShengzhou Liu 818254887a5SShengzhou Liu /* default location for tftp and bootm */ 819254887a5SShengzhou Liu #define CONFIG_LOADADDR 1000000 820254887a5SShengzhou Liu #define CONFIG_BAUDRATE 115200 821254887a5SShengzhou Liu #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 822254887a5SShengzhou Liu #define __USB_PHY_TYPE utmi 823254887a5SShengzhou Liu 824254887a5SShengzhou Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 825254887a5SShengzhou Liu "hwconfig=fsl_ddr:" \ 826254887a5SShengzhou Liu "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \ 827254887a5SShengzhou Liu "bank_intlv=auto;" \ 828254887a5SShengzhou Liu "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 829254887a5SShengzhou Liu "netdev=eth0\0" \ 830254887a5SShengzhou Liu "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 831254887a5SShengzhou Liu "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 832254887a5SShengzhou Liu "tftpflash=tftpboot $loadaddr $uboot && " \ 833254887a5SShengzhou Liu "protect off $ubootaddr +$filesize && " \ 834254887a5SShengzhou Liu "erase $ubootaddr +$filesize && " \ 835254887a5SShengzhou Liu "cp.b $loadaddr $ubootaddr $filesize && " \ 836254887a5SShengzhou Liu "protect on $ubootaddr +$filesize && " \ 837254887a5SShengzhou Liu "cmp.b $loadaddr $ubootaddr $filesize\0" \ 838254887a5SShengzhou Liu "consoledev=ttyS0\0" \ 839254887a5SShengzhou Liu "ramdiskaddr=2000000\0" \ 840254887a5SShengzhou Liu "ramdiskfile=t2080qds/ramdisk.uboot\0" \ 841254887a5SShengzhou Liu "fdtaddr=c00000\0" \ 842254887a5SShengzhou Liu "fdtfile=t2080qds/t2080qds.dtb\0" \ 8433246584dSKim Phillips "bdev=sda3\0" 844254887a5SShengzhou Liu 845254887a5SShengzhou Liu /* 846254887a5SShengzhou Liu * For emulation this causes u-boot to jump to the start of the 847254887a5SShengzhou Liu * proof point app code automatically 848254887a5SShengzhou Liu */ 849254887a5SShengzhou Liu #define CONFIG_PROOF_POINTS \ 850254887a5SShengzhou Liu "setenv bootargs root=/dev/$bdev rw " \ 851254887a5SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 852254887a5SShengzhou Liu "cpu 1 release 0x29000000 - - -;" \ 853254887a5SShengzhou Liu "cpu 2 release 0x29000000 - - -;" \ 854254887a5SShengzhou Liu "cpu 3 release 0x29000000 - - -;" \ 855254887a5SShengzhou Liu "cpu 4 release 0x29000000 - - -;" \ 856254887a5SShengzhou Liu "cpu 5 release 0x29000000 - - -;" \ 857254887a5SShengzhou Liu "cpu 6 release 0x29000000 - - -;" \ 858254887a5SShengzhou Liu "cpu 7 release 0x29000000 - - -;" \ 859254887a5SShengzhou Liu "go 0x29000000" 860254887a5SShengzhou Liu 861254887a5SShengzhou Liu #define CONFIG_HVBOOT \ 862254887a5SShengzhou Liu "setenv bootargs config-addr=0x60000000; " \ 863254887a5SShengzhou Liu "bootm 0x01000000 - 0x00f00000" 864254887a5SShengzhou Liu 865254887a5SShengzhou Liu #define CONFIG_ALU \ 866254887a5SShengzhou Liu "setenv bootargs root=/dev/$bdev rw " \ 867254887a5SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 868254887a5SShengzhou Liu "cpu 1 release 0x01000000 - - -;" \ 869254887a5SShengzhou Liu "cpu 2 release 0x01000000 - - -;" \ 870254887a5SShengzhou Liu "cpu 3 release 0x01000000 - - -;" \ 871254887a5SShengzhou Liu "cpu 4 release 0x01000000 - - -;" \ 872254887a5SShengzhou Liu "cpu 5 release 0x01000000 - - -;" \ 873254887a5SShengzhou Liu "cpu 6 release 0x01000000 - - -;" \ 874254887a5SShengzhou Liu "cpu 7 release 0x01000000 - - -;" \ 875254887a5SShengzhou Liu "go 0x01000000" 876254887a5SShengzhou Liu 877254887a5SShengzhou Liu #define CONFIG_LINUX \ 878254887a5SShengzhou Liu "setenv bootargs root=/dev/ram rw " \ 879254887a5SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 880254887a5SShengzhou Liu "setenv ramdiskaddr 0x02000000;" \ 881254887a5SShengzhou Liu "setenv fdtaddr 0x00c00000;" \ 882254887a5SShengzhou Liu "setenv loadaddr 0x1000000;" \ 883254887a5SShengzhou Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 884254887a5SShengzhou Liu 885254887a5SShengzhou Liu #define CONFIG_HDBOOT \ 886254887a5SShengzhou Liu "setenv bootargs root=/dev/$bdev rw " \ 887254887a5SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 888254887a5SShengzhou Liu "tftp $loadaddr $bootfile;" \ 889254887a5SShengzhou Liu "tftp $fdtaddr $fdtfile;" \ 890254887a5SShengzhou Liu "bootm $loadaddr - $fdtaddr" 891254887a5SShengzhou Liu 892254887a5SShengzhou Liu #define CONFIG_NFSBOOTCOMMAND \ 893254887a5SShengzhou Liu "setenv bootargs root=/dev/nfs rw " \ 894254887a5SShengzhou Liu "nfsroot=$serverip:$rootpath " \ 895254887a5SShengzhou Liu "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 896254887a5SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 897254887a5SShengzhou Liu "tftp $loadaddr $bootfile;" \ 898254887a5SShengzhou Liu "tftp $fdtaddr $fdtfile;" \ 899254887a5SShengzhou Liu "bootm $loadaddr - $fdtaddr" 900254887a5SShengzhou Liu 901254887a5SShengzhou Liu #define CONFIG_RAMBOOTCOMMAND \ 902254887a5SShengzhou Liu "setenv bootargs root=/dev/ram rw " \ 903254887a5SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 904254887a5SShengzhou Liu "tftp $ramdiskaddr $ramdiskfile;" \ 905254887a5SShengzhou Liu "tftp $loadaddr $bootfile;" \ 906254887a5SShengzhou Liu "tftp $fdtaddr $fdtfile;" \ 907254887a5SShengzhou Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 908254887a5SShengzhou Liu 909254887a5SShengzhou Liu #define CONFIG_BOOTCOMMAND CONFIG_LINUX 910254887a5SShengzhou Liu 911254887a5SShengzhou Liu #ifdef CONFIG_SECURE_BOOT 912254887a5SShengzhou Liu #include <asm/fsl_secure_boot.h> 913254887a5SShengzhou Liu #undef CONFIG_CMD_USB 914254887a5SShengzhou Liu #endif 915254887a5SShengzhou Liu 916254887a5SShengzhou Liu #endif /* __T208xQDS_H */ 917