xref: /rk3399_rockchip-uboot/include/configs/T208xQDS.h (revision e856bdcfb49291d30b19603fc101bea096c48196)
1254887a5SShengzhou Liu /*
2254887a5SShengzhou Liu  * Copyright 2011-2013 Freescale Semiconductor, Inc.
3254887a5SShengzhou Liu  *
4254887a5SShengzhou Liu  * SPDX-License-Identifier:     GPL-2.0+
5254887a5SShengzhou Liu  */
6254887a5SShengzhou Liu 
7254887a5SShengzhou Liu /*
8254887a5SShengzhou Liu  * T2080/T2081 QDS board configuration file
9254887a5SShengzhou Liu  */
10254887a5SShengzhou Liu 
11254887a5SShengzhou Liu #ifndef __T208xQDS_H
12254887a5SShengzhou Liu #define __T208xQDS_H
13254887a5SShengzhou Liu 
14254887a5SShengzhou Liu #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
15254887a5SShengzhou Liu #define CONFIG_USB_EHCI
160f3d80e9SYork Sun #if defined(CONFIG_ARCH_T2080)
17254887a5SShengzhou Liu #define CONFIG_FSL_SATA_V2
18254887a5SShengzhou Liu #define CONFIG_SYS_SRIO		/* Enable Serial RapidIO Support */
19254887a5SShengzhou Liu #define CONFIG_SRIO1		/* SRIO port 1 */
20254887a5SShengzhou Liu #define CONFIG_SRIO2		/* SRIO port 2 */
210f3d80e9SYork Sun #elif defined(CONFIG_ARCH_T2081)
22254887a5SShengzhou Liu #endif
23254887a5SShengzhou Liu 
24254887a5SShengzhou Liu /* High Level Configuration Options */
25254887a5SShengzhou Liu #define CONFIG_SYS_BOOK3E_HV	/* Category E.HV supported */
26254887a5SShengzhou Liu #define CONFIG_MP		/* support multiple processors */
27254887a5SShengzhou Liu #define CONFIG_ENABLE_36BIT_PHYS
28254887a5SShengzhou Liu 
29254887a5SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
30254887a5SShengzhou Liu #define CONFIG_ADDR_MAP 1
31254887a5SShengzhou Liu #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
32254887a5SShengzhou Liu #endif
33254887a5SShengzhou Liu 
34254887a5SShengzhou Liu #define CONFIG_SYS_FSL_CPC	/* Corenet Platform Cache */
3551370d56SYork Sun #define CONFIG_SYS_NUM_CPC	CONFIG_SYS_NUM_DDR_CTLRS
36737537efSRuchika Gupta #define CONFIG_FSL_CAAM		/* Enable SEC/CAAM */
37254887a5SShengzhou Liu #define CONFIG_ENV_OVERWRITE
38254887a5SShengzhou Liu 
39254887a5SShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL
40e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xqds/t208x_pbi.cfg
41b19e288fSShengzhou Liu 
42b19e288fSShengzhou Liu #define CONFIG_SPL_FLUSH_IMAGE
43b19e288fSShengzhou Liu #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
44b19e288fSShengzhou Liu #define CONFIG_SYS_TEXT_BASE		0x00201000
45b19e288fSShengzhou Liu #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
46b19e288fSShengzhou Liu #define CONFIG_SPL_PAD_TO		0x40000
47b19e288fSShengzhou Liu #define CONFIG_SPL_MAX_SIZE		0x28000
48b19e288fSShengzhou Liu #define RESET_VECTOR_OFFSET		0x27FFC
49b19e288fSShengzhou Liu #define BOOT_PAGE_OFFSET		0x27000
50b19e288fSShengzhou Liu #ifdef CONFIG_SPL_BUILD
51b19e288fSShengzhou Liu #define CONFIG_SPL_SKIP_RELOCATE
52b19e288fSShengzhou Liu #define CONFIG_SPL_COMMON_INIT_DDR
53b19e288fSShengzhou Liu #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
54254887a5SShengzhou Liu #endif
55254887a5SShengzhou Liu 
56b19e288fSShengzhou Liu #ifdef CONFIG_NAND
57b19e288fSShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
58b19e288fSShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_DST	0x00200000
59b19e288fSShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
60b19e288fSShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
61b19e288fSShengzhou Liu #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
620f3d80e9SYork Sun #if defined(CONFIG_ARCH_T2080)
63ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_nand_rcw.cfg
640f3d80e9SYork Sun #elif defined(CONFIG_ARCH_T2081)
65ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_nand_rcw.cfg
66ec90ac73SZhao Qiang #endif
67b19e288fSShengzhou Liu #define CONFIG_SPL_NAND_BOOT
68b19e288fSShengzhou Liu #endif
69b19e288fSShengzhou Liu 
70b19e288fSShengzhou Liu #ifdef CONFIG_SPIFLASH
71b19e288fSShengzhou Liu #define	CONFIG_RESET_VECTOR_ADDRESS		0x200FFC
72b19e288fSShengzhou Liu #define CONFIG_SPL_SPI_FLASH_MINIMAL
73b19e288fSShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
74b19e288fSShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x00200000)
75b19e288fSShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x00200000)
76b19e288fSShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(256 << 10)
77b19e288fSShengzhou Liu #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
78b19e288fSShengzhou Liu #ifndef CONFIG_SPL_BUILD
79b19e288fSShengzhou Liu #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
80b19e288fSShengzhou Liu #endif
810f3d80e9SYork Sun #if defined(CONFIG_ARCH_T2080)
82ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_spi_rcw.cfg
830f3d80e9SYork Sun #elif defined(CONFIG_ARCH_T2081)
84ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_spi_rcw.cfg
85ec90ac73SZhao Qiang #endif
86b19e288fSShengzhou Liu #define CONFIG_SPL_SPI_BOOT
87b19e288fSShengzhou Liu #endif
88b19e288fSShengzhou Liu 
89b19e288fSShengzhou Liu #ifdef CONFIG_SDCARD
90b19e288fSShengzhou Liu #define	CONFIG_RESET_VECTOR_ADDRESS		0x200FFC
91b19e288fSShengzhou Liu #define CONFIG_SPL_MMC_MINIMAL
92b19e288fSShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
93b19e288fSShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_DST	(0x00200000)
94b19e288fSShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_START	(0x00200000)
95b19e288fSShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_OFFS	(260 << 10)
96b19e288fSShengzhou Liu #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
97b19e288fSShengzhou Liu #ifndef CONFIG_SPL_BUILD
98b19e288fSShengzhou Liu #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
99b19e288fSShengzhou Liu #endif
1000f3d80e9SYork Sun #if defined(CONFIG_ARCH_T2080)
101ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_sd_rcw.cfg
1020f3d80e9SYork Sun #elif defined(CONFIG_ARCH_T2081)
103ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_sd_rcw.cfg
104ec90ac73SZhao Qiang #endif
105b19e288fSShengzhou Liu #define CONFIG_SPL_MMC_BOOT
106b19e288fSShengzhou Liu #endif
107b19e288fSShengzhou Liu 
108b19e288fSShengzhou Liu #endif /* CONFIG_RAMBOOT_PBL */
109b19e288fSShengzhou Liu 
110254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_MASTER
111254887a5SShengzhou Liu #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
112254887a5SShengzhou Liu /* Set 1M boot space */
113254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
114254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
115254887a5SShengzhou Liu 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
116254887a5SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
117254887a5SShengzhou Liu #endif
118254887a5SShengzhou Liu 
119254887a5SShengzhou Liu #ifndef CONFIG_SYS_TEXT_BASE
120254887a5SShengzhou Liu #define CONFIG_SYS_TEXT_BASE	0xeff40000
121254887a5SShengzhou Liu #endif
122254887a5SShengzhou Liu 
123254887a5SShengzhou Liu #ifndef CONFIG_RESET_VECTOR_ADDRESS
124254887a5SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
125254887a5SShengzhou Liu #endif
126254887a5SShengzhou Liu 
127254887a5SShengzhou Liu /*
128254887a5SShengzhou Liu  * These can be toggled for performance analysis, otherwise use default.
129254887a5SShengzhou Liu  */
130254887a5SShengzhou Liu #define CONFIG_SYS_CACHE_STASHING
131254887a5SShengzhou Liu #define CONFIG_BTB		/* toggle branch predition */
132254887a5SShengzhou Liu #define CONFIG_DDR_ECC
133254887a5SShengzhou Liu #ifdef CONFIG_DDR_ECC
134254887a5SShengzhou Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
135254887a5SShengzhou Liu #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
136254887a5SShengzhou Liu #endif
137254887a5SShengzhou Liu 
138*e856bdcfSMasahiro Yamada #ifdef CONFIG_MTD_NOR_FLASH
139254887a5SShengzhou Liu #define CONFIG_FLASH_CFI_DRIVER
140254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_CFI
141254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
142254887a5SShengzhou Liu #endif
143254887a5SShengzhou Liu 
144254887a5SShengzhou Liu #if defined(CONFIG_SPIFLASH)
145254887a5SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC
146254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_SPI_FLASH
147254887a5SShengzhou Liu #define CONFIG_ENV_SPI_BUS	0
148254887a5SShengzhou Liu #define CONFIG_ENV_SPI_CS	0
149254887a5SShengzhou Liu #define CONFIG_ENV_SPI_MAX_HZ	10000000
150254887a5SShengzhou Liu #define CONFIG_ENV_SPI_MODE	0
151254887a5SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000	   /* 8KB */
152254887a5SShengzhou Liu #define CONFIG_ENV_OFFSET	0x100000   /* 1MB */
153254887a5SShengzhou Liu #define CONFIG_ENV_SECT_SIZE	0x10000
154254887a5SShengzhou Liu #elif defined(CONFIG_SDCARD)
155254887a5SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC
156254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_MMC
157254887a5SShengzhou Liu #define CONFIG_SYS_MMC_ENV_DEV	0
158254887a5SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
159b19e288fSShengzhou Liu #define CONFIG_ENV_OFFSET	(512 * 0x800)
160254887a5SShengzhou Liu #elif defined(CONFIG_NAND)
161254887a5SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC
162254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_NAND
163b19e288fSShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
164b19e288fSShengzhou Liu #define CONFIG_ENV_OFFSET	(10 * CONFIG_SYS_NAND_BLOCK_SIZE)
165254887a5SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
166254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_REMOTE
167254887a5SShengzhou Liu #define CONFIG_ENV_ADDR		0xffe20000
168254887a5SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
169254887a5SShengzhou Liu #elif defined(CONFIG_ENV_IS_NOWHERE)
170254887a5SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
171254887a5SShengzhou Liu #else
172254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_FLASH
173254887a5SShengzhou Liu #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
174254887a5SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
175254887a5SShengzhou Liu #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
176254887a5SShengzhou Liu #endif
177254887a5SShengzhou Liu 
178254887a5SShengzhou Liu #ifndef __ASSEMBLY__
179254887a5SShengzhou Liu unsigned long get_board_sys_clk(void);
180254887a5SShengzhou Liu unsigned long get_board_ddr_clk(void);
181254887a5SShengzhou Liu #endif
182254887a5SShengzhou Liu 
183254887a5SShengzhou Liu #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk()
184254887a5SShengzhou Liu #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
185254887a5SShengzhou Liu 
186254887a5SShengzhou Liu /*
187254887a5SShengzhou Liu  * Config the L3 Cache as L3 SRAM
188254887a5SShengzhou Liu  */
189b19e288fSShengzhou Liu #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
190b19e288fSShengzhou Liu #define CONFIG_SYS_L3_SIZE		(512 << 10)
191b19e288fSShengzhou Liu #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
192b19e288fSShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL
193b19e288fSShengzhou Liu #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
194b19e288fSShengzhou Liu #endif
195b19e288fSShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
196b19e288fSShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_SIZE	(50 << 10)
197b19e288fSShengzhou Liu #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
198b19e288fSShengzhou Liu #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
199254887a5SShengzhou Liu 
200254887a5SShengzhou Liu #define CONFIG_SYS_DCSRBAR	0xf0000000
201254887a5SShengzhou Liu #define CONFIG_SYS_DCSRBAR_PHYS	0xf00000000ull
202254887a5SShengzhou Liu 
203254887a5SShengzhou Liu /* EEPROM */
204254887a5SShengzhou Liu #define CONFIG_ID_EEPROM
205254887a5SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_NXID
206254887a5SShengzhou Liu #define CONFIG_SYS_EEPROM_BUS_NUM	0
207254887a5SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
208254887a5SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
209254887a5SShengzhou Liu 
210254887a5SShengzhou Liu /*
211254887a5SShengzhou Liu  * DDR Setup
212254887a5SShengzhou Liu  */
213254887a5SShengzhou Liu #define CONFIG_VERY_BIG_RAM
214254887a5SShengzhou Liu #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
215254887a5SShengzhou Liu #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
21640483e1eSShengzhou Liu #define CONFIG_DIMM_SLOTS_PER_CTLR	2
21740483e1eSShengzhou Liu #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
21840483e1eSShengzhou Liu #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
219254887a5SShengzhou Liu #define CONFIG_DDR_SPD
220ed9e4e42SYork Sun #define CONFIG_FSL_DDR_INTERACTIVE
221254887a5SShengzhou Liu #define CONFIG_SYS_SPD_BUS_NUM	0
222254887a5SShengzhou Liu #define CONFIG_SYS_SDRAM_SIZE	2048	/* for fixed parameter use */
223254887a5SShengzhou Liu #define SPD_EEPROM_ADDRESS1	0x51
224254887a5SShengzhou Liu #define SPD_EEPROM_ADDRESS2	0x52
225254887a5SShengzhou Liu #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1
226254887a5SShengzhou Liu #define CTRL_INTLV_PREFERED	cacheline
227254887a5SShengzhou Liu 
228254887a5SShengzhou Liu /*
229254887a5SShengzhou Liu  * IFC Definitions
230254887a5SShengzhou Liu  */
231254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_BASE		0xe0000000
232254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
233254887a5SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
234254887a5SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
235254887a5SShengzhou Liu 				+ 0x8000000) | \
236254887a5SShengzhou Liu 				CSPR_PORT_SIZE_16 | \
237254887a5SShengzhou Liu 				CSPR_MSEL_NOR | \
238254887a5SShengzhou Liu 				CSPR_V)
239254887a5SShengzhou Liu #define CONFIG_SYS_NOR1_CSPR_EXT	(0xf)
240254887a5SShengzhou Liu #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
241254887a5SShengzhou Liu 				CSPR_PORT_SIZE_16 | \
242254887a5SShengzhou Liu 				CSPR_MSEL_NOR | \
243254887a5SShengzhou Liu 				CSPR_V)
244254887a5SShengzhou Liu #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
245254887a5SShengzhou Liu /* NOR Flash Timing Params */
246254887a5SShengzhou Liu #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
247254887a5SShengzhou Liu 
248254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
249254887a5SShengzhou Liu 				FTIM0_NOR_TEADC(0x5) | \
250254887a5SShengzhou Liu 				FTIM0_NOR_TEAHC(0x5))
251254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
252254887a5SShengzhou Liu 				FTIM1_NOR_TRAD_NOR(0x1A) |\
253254887a5SShengzhou Liu 				FTIM1_NOR_TSEQRAD_NOR(0x13))
254254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
255254887a5SShengzhou Liu 				FTIM2_NOR_TCH(0x4) | \
256254887a5SShengzhou Liu 				FTIM2_NOR_TWPH(0x0E) | \
257254887a5SShengzhou Liu 				FTIM2_NOR_TWP(0x1c))
258254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM3	0x0
259254887a5SShengzhou Liu 
260254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_QUIET_TEST
261254887a5SShengzhou Liu #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
262254887a5SShengzhou Liu 
263254887a5SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
264254887a5SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
265254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
266254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
267254887a5SShengzhou Liu 
268254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_EMPTY_INFO
269254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS \
270254887a5SShengzhou Liu 					+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
271254887a5SShengzhou Liu 
272254887a5SShengzhou Liu #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
273254887a5SShengzhou Liu #define QIXIS_BASE			0xffdf0000
274254887a5SShengzhou Liu #define QIXIS_LBMAP_SWITCH		6
275254887a5SShengzhou Liu #define QIXIS_LBMAP_MASK		0x0f
276254887a5SShengzhou Liu #define QIXIS_LBMAP_SHIFT		0
277254887a5SShengzhou Liu #define QIXIS_LBMAP_DFLTBANK		0x00
278254887a5SShengzhou Liu #define QIXIS_LBMAP_ALTBANK		0x04
27946caebc1SYork Sun #define QIXIS_LBMAP_NAND		0x09
28046caebc1SYork Sun #define QIXIS_LBMAP_SD			0x00
28146caebc1SYork Sun #define QIXIS_RCW_SRC_NAND		0x104
28246caebc1SYork Sun #define QIXIS_RCW_SRC_SD		0x040
283254887a5SShengzhou Liu #define QIXIS_RST_CTL_RESET		0x83
284254887a5SShengzhou Liu #define QIXIS_RST_FORCE_MEM		0x1
285254887a5SShengzhou Liu #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
286254887a5SShengzhou Liu #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
287254887a5SShengzhou Liu #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
288254887a5SShengzhou Liu #define QIXIS_BASE_PHYS		(0xf00000000ull | QIXIS_BASE)
289254887a5SShengzhou Liu 
290254887a5SShengzhou Liu #define CONFIG_SYS_CSPR3_EXT	(0xf)
291254887a5SShengzhou Liu #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
292254887a5SShengzhou Liu 				| CSPR_PORT_SIZE_8 \
293254887a5SShengzhou Liu 				| CSPR_MSEL_GPCM \
294254887a5SShengzhou Liu 				| CSPR_V)
295254887a5SShengzhou Liu #define CONFIG_SYS_AMASK3	IFC_AMASK(4*1024)
296254887a5SShengzhou Liu #define CONFIG_SYS_CSOR3	0x0
297254887a5SShengzhou Liu /* QIXIS Timing parameters for IFC CS3 */
298254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
299254887a5SShengzhou Liu 					FTIM0_GPCM_TEADC(0x0e) | \
300254887a5SShengzhou Liu 					FTIM0_GPCM_TEAHC(0x0e))
301254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
302254887a5SShengzhou Liu 					FTIM1_GPCM_TRAD(0x3f))
303254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
3046b7679c8SShengzhou Liu 					FTIM2_GPCM_TCH(0x8) | \
305254887a5SShengzhou Liu 					FTIM2_GPCM_TWP(0x1f))
306254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM3		0x0
307254887a5SShengzhou Liu 
308254887a5SShengzhou Liu /* NAND Flash on IFC */
309254887a5SShengzhou Liu #define CONFIG_NAND_FSL_IFC
310254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BASE		0xff800000
311254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
312254887a5SShengzhou Liu 
313254887a5SShengzhou Liu #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
314254887a5SShengzhou Liu #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
315254887a5SShengzhou Liu 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
316254887a5SShengzhou Liu 				| CSPR_MSEL_NAND	 /* MSEL = NAND */ \
317254887a5SShengzhou Liu 				| CSPR_V)
318254887a5SShengzhou Liu #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
319254887a5SShengzhou Liu 
320254887a5SShengzhou Liu #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
321254887a5SShengzhou Liu 				| CSOR_NAND_ECC_DEC_EN	/* ECC on decode */ \
322254887a5SShengzhou Liu 				| CSOR_NAND_ECC_MODE_4	/* 4-bit ECC */	    \
323254887a5SShengzhou Liu 				| CSOR_NAND_RAL_3	/* RAL = 2Byes */   \
324254887a5SShengzhou Liu 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */\
325254887a5SShengzhou Liu 				| CSOR_NAND_SPRZ_64	/* Spare size = 64 */\
326254887a5SShengzhou Liu 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
327254887a5SShengzhou Liu 
328254887a5SShengzhou Liu #define CONFIG_SYS_NAND_ONFI_DETECTION
329254887a5SShengzhou Liu 
330254887a5SShengzhou Liu /* ONFI NAND Flash mode0 Timing Params */
331254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
332254887a5SShengzhou Liu 					FTIM0_NAND_TWP(0x18)    | \
333254887a5SShengzhou Liu 					FTIM0_NAND_TWCHT(0x07)  | \
334254887a5SShengzhou Liu 					FTIM0_NAND_TWH(0x0a))
335254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
336254887a5SShengzhou Liu 					FTIM1_NAND_TWBE(0x39)   | \
337254887a5SShengzhou Liu 					FTIM1_NAND_TRR(0x0e)    | \
338254887a5SShengzhou Liu 					FTIM1_NAND_TRP(0x18))
339254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f)  | \
340254887a5SShengzhou Liu 					FTIM2_NAND_TREH(0x0a)   | \
341254887a5SShengzhou Liu 					FTIM2_NAND_TWHRE(0x1e))
342254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM3		0x0
343254887a5SShengzhou Liu 
344254887a5SShengzhou Liu #define CONFIG_SYS_NAND_DDR_LAW		11
345254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
346254887a5SShengzhou Liu #define CONFIG_SYS_MAX_NAND_DEVICE	1
347254887a5SShengzhou Liu #define CONFIG_CMD_NAND
348254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
349254887a5SShengzhou Liu 
350254887a5SShengzhou Liu #if defined(CONFIG_NAND)
351254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
352254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
353254887a5SShengzhou Liu #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
354254887a5SShengzhou Liu #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
355254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
356254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
357254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
358254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
35922cbf964SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR0_CSPR_EXT
36022cbf964SShengzhou Liu #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR0_CSPR
36122cbf964SShengzhou Liu #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
36222cbf964SShengzhou Liu #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
36322cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
36422cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
36522cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
36622cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
36722cbf964SShengzhou Liu #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR1_CSPR_EXT
36822cbf964SShengzhou Liu #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR1_CSPR
369254887a5SShengzhou Liu #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
370254887a5SShengzhou Liu #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
371254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
372254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
373254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
374254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
375254887a5SShengzhou Liu #else
376254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
377254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
378254887a5SShengzhou Liu #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
379254887a5SShengzhou Liu #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
380254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
381254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
382254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
383254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
38422cbf964SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
38522cbf964SShengzhou Liu #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
38622cbf964SShengzhou Liu #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
38722cbf964SShengzhou Liu #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
38822cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
38922cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
39022cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
39122cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
392254887a5SShengzhou Liu #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
393254887a5SShengzhou Liu #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
394254887a5SShengzhou Liu #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
395254887a5SShengzhou Liu #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
396254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
397254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
398254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
399254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
400254887a5SShengzhou Liu #endif
401254887a5SShengzhou Liu 
402254887a5SShengzhou Liu #if defined(CONFIG_RAMBOOT_PBL)
403254887a5SShengzhou Liu #define CONFIG_SYS_RAMBOOT
404254887a5SShengzhou Liu #endif
405254887a5SShengzhou Liu 
406b19e288fSShengzhou Liu #ifdef CONFIG_SPL_BUILD
407b19e288fSShengzhou Liu #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
408b19e288fSShengzhou Liu #else
409b19e288fSShengzhou Liu #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
410b19e288fSShengzhou Liu #endif
411b19e288fSShengzhou Liu 
412254887a5SShengzhou Liu #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
413254887a5SShengzhou Liu #define CONFIG_MISC_INIT_R
414254887a5SShengzhou Liu #define CONFIG_HWCONFIG
415254887a5SShengzhou Liu 
416254887a5SShengzhou Liu /* define to use L1 as initial stack */
417254887a5SShengzhou Liu #define CONFIG_L1_INIT_RAM
418254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_LOCK
419254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000 /* Initial L1 address */
420254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
421b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe03c000
422254887a5SShengzhou Liu /* The assembler doesn't like typecast */
423254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
424254887a5SShengzhou Liu 			((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
425254887a5SShengzhou Liu 			CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
426254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
427254887a5SShengzhou Liu #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
428254887a5SShengzhou Liu 						GENERATED_GBL_DATA_SIZE)
429254887a5SShengzhou Liu #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
4309307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
431254887a5SShengzhou Liu #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
432254887a5SShengzhou Liu 
433254887a5SShengzhou Liu /*
434254887a5SShengzhou Liu  * Serial Port
435254887a5SShengzhou Liu  */
436254887a5SShengzhou Liu #define CONFIG_CONS_INDEX		1
437254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_SERIAL
438254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_REG_SIZE	1
439254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
440254887a5SShengzhou Liu #define CONFIG_SYS_BAUDRATE_TABLE	\
441254887a5SShengzhou Liu 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
442254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
443254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
444254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
445254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
446254887a5SShengzhou Liu 
447254887a5SShengzhou Liu /*
448254887a5SShengzhou Liu  * I2C
449254887a5SShengzhou Liu  */
450254887a5SShengzhou Liu #define CONFIG_SYS_I2C
451254887a5SShengzhou Liu #define CONFIG_SYS_I2C_FSL
452254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SLAVE   0x7F
453254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SLAVE  0x7F
454254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SLAVE  0x7F
455254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SLAVE  0x7F
456254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C_OFFSET  0x118000
457254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
458254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
459254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
460254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SPEED   100000
461254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED  100000
462254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SPEED  100000
463254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SPEED  100000
464254887a5SShengzhou Liu #define I2C_MUX_PCA_ADDR_PRI	0x77 /* I2C bus multiplexer,primary */
465254887a5SShengzhou Liu #define I2C_MUX_PCA_ADDR_SEC1	0x75 /* I2C bus multiplexer,secondary 1 */
466254887a5SShengzhou Liu #define I2C_MUX_PCA_ADDR_SEC2	0x76 /* I2C bus multiplexer,secondary 2 */
467254887a5SShengzhou Liu #define I2C_MUX_CH_DEFAULT	0x8
468254887a5SShengzhou Liu 
4693ad2737eSYing Zhang #define I2C_MUX_CH_VOL_MONITOR 0xa
4703ad2737eSYing Zhang 
4713ad2737eSYing Zhang /* Voltage monitor on channel 2*/
4723ad2737eSYing Zhang #define I2C_VOL_MONITOR_ADDR           0x40
4733ad2737eSYing Zhang #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
4743ad2737eSYing Zhang #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
4753ad2737eSYing Zhang #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
4763ad2737eSYing Zhang 
4773ad2737eSYing Zhang #define CONFIG_VID_FLS_ENV		"t208xqds_vdd_mv"
4783ad2737eSYing Zhang #ifndef CONFIG_SPL_BUILD
4793ad2737eSYing Zhang #define CONFIG_VID
4803ad2737eSYing Zhang #endif
4813ad2737eSYing Zhang #define CONFIG_VOL_MONITOR_IR36021_SET
4823ad2737eSYing Zhang #define CONFIG_VOL_MONITOR_IR36021_READ
4833ad2737eSYing Zhang /* The lowest and highest voltage allowed for T208xQDS */
4843ad2737eSYing Zhang #define VDD_MV_MIN			819
4853ad2737eSYing Zhang #define VDD_MV_MAX			1212
486254887a5SShengzhou Liu 
487254887a5SShengzhou Liu /*
488254887a5SShengzhou Liu  * RapidIO
489254887a5SShengzhou Liu  */
490254887a5SShengzhou Liu #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
491254887a5SShengzhou Liu #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
492254887a5SShengzhou Liu #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000 /* 256M */
493254887a5SShengzhou Liu #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
494254887a5SShengzhou Liu #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
495254887a5SShengzhou Liu #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000 /* 256M */
496254887a5SShengzhou Liu /*
497254887a5SShengzhou Liu  * for slave u-boot IMAGE instored in master memory space,
498254887a5SShengzhou Liu  * PHYS must be aligned based on the SIZE
499254887a5SShengzhou Liu  */
500e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
501e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
502e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
503e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
504254887a5SShengzhou Liu /*
505254887a5SShengzhou Liu  * for slave UCODE and ENV instored in master memory space,
506254887a5SShengzhou Liu  * PHYS must be aligned based on the SIZE
507254887a5SShengzhou Liu  */
508e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
509254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
510254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000	/* 256K */
511254887a5SShengzhou Liu 
512254887a5SShengzhou Liu /* slave core release by master*/
513254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
514254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
515254887a5SShengzhou Liu 
516254887a5SShengzhou Liu /*
517254887a5SShengzhou Liu  * SRIO_PCIE_BOOT - SLAVE
518254887a5SShengzhou Liu  */
519254887a5SShengzhou Liu #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
520254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
521254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
522254887a5SShengzhou Liu 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
523254887a5SShengzhou Liu #endif
524254887a5SShengzhou Liu 
525254887a5SShengzhou Liu /*
526254887a5SShengzhou Liu  * eSPI - Enhanced SPI
527254887a5SShengzhou Liu  */
528254887a5SShengzhou Liu #ifdef CONFIG_SPI_FLASH
52909c2046fSShengzhou Liu #ifndef CONFIG_SPL_BUILD
530254887a5SShengzhou Liu #endif
531254887a5SShengzhou Liu 
532b19e288fSShengzhou Liu #define CONFIG_SPI_FLASH_BAR
533254887a5SShengzhou Liu #define CONFIG_SF_DEFAULT_SPEED	 10000000
534254887a5SShengzhou Liu #define CONFIG_SF_DEFAULT_MODE	  0
535254887a5SShengzhou Liu #endif
536254887a5SShengzhou Liu 
537254887a5SShengzhou Liu /*
538254887a5SShengzhou Liu  * General PCI
539254887a5SShengzhou Liu  * Memory space is mapped 1-1, but I/O space must start from 0.
540254887a5SShengzhou Liu  */
541b38eaec5SRobert P. J. Day #define CONFIG_PCIE1		/* PCIE controller 1 */
542b38eaec5SRobert P. J. Day #define CONFIG_PCIE2		/* PCIE controller 2 */
543b38eaec5SRobert P. J. Day #define CONFIG_PCIE3		/* PCIE controller 3 */
544b38eaec5SRobert P. J. Day #define CONFIG_PCIE4		/* PCIE controller 4 */
5455066e628SZhao Qiang #define CONFIG_FSL_PCIE_RESET
546254887a5SShengzhou Liu #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
547254887a5SShengzhou Liu #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
548254887a5SShengzhou Liu /* controller 1, direct to uli, tgtid 3, Base address 20000 */
549254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
550254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
551254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
552254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000      /* 512M */
553254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
554254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
555254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
556254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
557254887a5SShengzhou Liu 
558254887a5SShengzhou Liu /* controller 2, Slot 2, tgtid 2, Base address 201000 */
559254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
560254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
561254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
562254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000 /* 256M */
563254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
564254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
565254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
566254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
567254887a5SShengzhou Liu 
568254887a5SShengzhou Liu /* controller 3, Slot 1, tgtid 1, Base address 202000 */
569254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_VIRT	0xb0000000
570254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
571254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc30000000ull
572254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_SIZE	0x10000000	/* 256M */
573254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
574254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
575254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
576254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
577254887a5SShengzhou Liu 
578254887a5SShengzhou Liu /* controller 4, Base address 203000 */
579254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
580254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
581254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc40000000ull
582254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_SIZE	0x10000000	/* 256M */
583254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
584254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
585254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
586254887a5SShengzhou Liu 
587254887a5SShengzhou Liu #ifdef CONFIG_PCI
588254887a5SShengzhou Liu #define CONFIG_PCI_INDIRECT_BRIDGE
589254887a5SShengzhou Liu #define CONFIG_FSL_PCIE_RESET	   /* need PCIe reset errata */
590254887a5SShengzhou Liu #define CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
591254887a5SShengzhou Liu #endif
592254887a5SShengzhou Liu 
593254887a5SShengzhou Liu /* Qman/Bman */
594254887a5SShengzhou Liu #ifndef CONFIG_NOBQFMAN
595254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
596254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_NUM_PORTALS	18
597254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
598254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
599254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
6003fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
6013fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
6023fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
6033fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
6043fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
6053fa66db4SJeffrey Ladouceur 					CONFIG_SYS_BMAN_CENA_SIZE)
6063fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
6073fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
608254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_NUM_PORTALS	18
609254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
610254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
611254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
6123fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
6133fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
6143fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
6153fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
6163fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
6173fa66db4SJeffrey Ladouceur 					CONFIG_SYS_QMAN_CENA_SIZE)
6183fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
6193fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
620254887a5SShengzhou Liu 
621254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_FMAN
622254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_PME
623254887a5SShengzhou Liu #define CONFIG_SYS_PMAN
624254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_DCE
625254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_RMAN		/* RMan */
626254887a5SShengzhou Liu #define CONFIG_SYS_INTERLAKEN
627254887a5SShengzhou Liu 
628254887a5SShengzhou Liu /* Default address of microcode for the Linux Fman driver */
629254887a5SShengzhou Liu #if defined(CONFIG_SPIFLASH)
630254887a5SShengzhou Liu /*
631254887a5SShengzhou Liu  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
632254887a5SShengzhou Liu  * env, so we got 0x110000.
633254887a5SShengzhou Liu  */
634254887a5SShengzhou Liu #define CONFIG_SYS_QE_FW_IN_SPIFLASH
635dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
636254887a5SShengzhou Liu #elif defined(CONFIG_SDCARD)
637254887a5SShengzhou Liu /*
638254887a5SShengzhou Liu  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
639b19e288fSShengzhou Liu  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
640b19e288fSShengzhou Liu  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
641254887a5SShengzhou Liu  */
642254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
643b19e288fSShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 0x820)
644254887a5SShengzhou Liu #elif defined(CONFIG_NAND)
645254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
646b19e288fSShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR	(11 * CONFIG_SYS_NAND_BLOCK_SIZE)
647254887a5SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
648254887a5SShengzhou Liu /*
649254887a5SShengzhou Liu  * Slave has no ucode locally, it can fetch this from remote. When implementing
650254887a5SShengzhou Liu  * in two corenet boards, slave's ucode could be stored in master's memory
651254887a5SShengzhou Liu  * space, the address can be mapped from slave TLB->slave LAW->
652254887a5SShengzhou Liu  * slave SRIO or PCIE outbound window->master inbound window->
653254887a5SShengzhou Liu  * master LAW->the ucode address in master's memory space.
654254887a5SShengzhou Liu  */
655254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
656dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0xFFE00000
657254887a5SShengzhou Liu #else
658254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
659dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0xEFF00000
660254887a5SShengzhou Liu #endif
661254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
662254887a5SShengzhou Liu #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
663254887a5SShengzhou Liu #endif /* CONFIG_NOBQFMAN */
664254887a5SShengzhou Liu 
665254887a5SShengzhou Liu #ifdef CONFIG_SYS_DPAA_FMAN
666254887a5SShengzhou Liu #define CONFIG_FMAN_ENET
667254887a5SShengzhou Liu #define CONFIG_PHYLIB_10G
668254887a5SShengzhou Liu #define CONFIG_PHY_VITESSE
669254887a5SShengzhou Liu #define CONFIG_PHY_REALTEK
670254887a5SShengzhou Liu #define CONFIG_PHY_TERANETICS
671254887a5SShengzhou Liu #define RGMII_PHY1_ADDR	0x1
672254887a5SShengzhou Liu #define RGMII_PHY2_ADDR	0x2
673254887a5SShengzhou Liu #define FM1_10GEC1_PHY_ADDR	  0x3
674254887a5SShengzhou Liu #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
675254887a5SShengzhou Liu #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
676254887a5SShengzhou Liu #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
677254887a5SShengzhou Liu #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
678254887a5SShengzhou Liu #endif
679254887a5SShengzhou Liu 
680254887a5SShengzhou Liu #ifdef CONFIG_FMAN_ENET
681254887a5SShengzhou Liu #define CONFIG_MII		/* MII PHY management */
682254887a5SShengzhou Liu #define CONFIG_ETHPRIME		"FM1@DTSEC3"
683254887a5SShengzhou Liu #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
684254887a5SShengzhou Liu #endif
685254887a5SShengzhou Liu 
686254887a5SShengzhou Liu /*
687254887a5SShengzhou Liu  * SATA
688254887a5SShengzhou Liu  */
689254887a5SShengzhou Liu #ifdef CONFIG_FSL_SATA_V2
690254887a5SShengzhou Liu #define CONFIG_LIBATA
691254887a5SShengzhou Liu #define CONFIG_FSL_SATA
692254887a5SShengzhou Liu #define CONFIG_SYS_SATA_MAX_DEVICE	2
693254887a5SShengzhou Liu #define CONFIG_SATA1
694254887a5SShengzhou Liu #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
695254887a5SShengzhou Liu #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
696254887a5SShengzhou Liu #define CONFIG_SATA2
697254887a5SShengzhou Liu #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
698254887a5SShengzhou Liu #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
699254887a5SShengzhou Liu #define CONFIG_LBA48
700254887a5SShengzhou Liu #define CONFIG_CMD_SATA
701254887a5SShengzhou Liu #endif
702254887a5SShengzhou Liu 
703254887a5SShengzhou Liu /*
704254887a5SShengzhou Liu  * USB
705254887a5SShengzhou Liu  */
706254887a5SShengzhou Liu #ifdef CONFIG_USB_EHCI
707254887a5SShengzhou Liu #define CONFIG_USB_EHCI_FSL
708254887a5SShengzhou Liu #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
709254887a5SShengzhou Liu #define CONFIG_HAS_FSL_DR_USB
710254887a5SShengzhou Liu #endif
711254887a5SShengzhou Liu 
712254887a5SShengzhou Liu /*
713254887a5SShengzhou Liu  * SDHC
714254887a5SShengzhou Liu  */
715254887a5SShengzhou Liu #ifdef CONFIG_MMC
716254887a5SShengzhou Liu #define CONFIG_FSL_ESDHC
717cf23b4daSYangbo Lu #define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
718254887a5SShengzhou Liu #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
719254887a5SShengzhou Liu #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
720254887a5SShengzhou Liu #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
721b46cf1b1SYangbo Lu #define CONFIG_FSL_ESDHC_ADAPTER_IDENT
722254887a5SShengzhou Liu #endif
723254887a5SShengzhou Liu 
7249941cf78SShengzhou Liu /*
7259941cf78SShengzhou Liu  * Dynamic MTD Partition support with mtdparts
7269941cf78SShengzhou Liu  */
727*e856bdcfSMasahiro Yamada #ifdef CONFIG_MTD_NOR_FLASH
7289941cf78SShengzhou Liu #define CONFIG_MTD_DEVICE
7299941cf78SShengzhou Liu #define CONFIG_MTD_PARTITIONS
7309941cf78SShengzhou Liu #define CONFIG_CMD_MTDPARTS
7319941cf78SShengzhou Liu #define CONFIG_FLASH_CFI_MTD
7329941cf78SShengzhou Liu #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
7339941cf78SShengzhou Liu 			"spi0=spife110000.0"
7349941cf78SShengzhou Liu #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
7359941cf78SShengzhou Liu 			"128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
7369941cf78SShengzhou Liu 			"5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \
7379941cf78SShengzhou Liu 			"1m(uboot),5m(kernel),128k(dtb),-(user)"
7389941cf78SShengzhou Liu #endif
7399941cf78SShengzhou Liu 
740254887a5SShengzhou Liu /*
741254887a5SShengzhou Liu  * Environment
742254887a5SShengzhou Liu  */
743254887a5SShengzhou Liu #define CONFIG_LOADS_ECHO	/* echo on for serial download */
744254887a5SShengzhou Liu #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
745254887a5SShengzhou Liu 
746254887a5SShengzhou Liu /*
747254887a5SShengzhou Liu  * Command line configuration.
748254887a5SShengzhou Liu  */
749254887a5SShengzhou Liu #define CONFIG_CMD_ERRATA
750254887a5SShengzhou Liu #define CONFIG_CMD_IRQ
751254887a5SShengzhou Liu #define CONFIG_CMD_REGINFO
752254887a5SShengzhou Liu 
753254887a5SShengzhou Liu #ifdef CONFIG_PCI
754254887a5SShengzhou Liu #define CONFIG_CMD_PCI
755254887a5SShengzhou Liu #endif
756254887a5SShengzhou Liu 
757737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
758737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM
759737537efSRuchika Gupta #define CONFIG_CMD_HASH
760737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL
761737537efSRuchika Gupta #endif
762737537efSRuchika Gupta 
763254887a5SShengzhou Liu /*
764254887a5SShengzhou Liu  * Miscellaneous configurable options
765254887a5SShengzhou Liu  */
766254887a5SShengzhou Liu #define CONFIG_SYS_LONGHELP		/* undef to save memory */
767254887a5SShengzhou Liu #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
768254887a5SShengzhou Liu #define CONFIG_AUTO_COMPLETE		/* add autocompletion support */
769254887a5SShengzhou Liu #define CONFIG_SYS_LOAD_ADDR	0x2000000 /* default load address */
770254887a5SShengzhou Liu #ifdef CONFIG_CMD_KGDB
771254887a5SShengzhou Liu #define CONFIG_SYS_CBSIZE	1024	  /* Console I/O Buffer Size */
772254887a5SShengzhou Liu #else
773254887a5SShengzhou Liu #define CONFIG_SYS_CBSIZE	256	  /* Console I/O Buffer Size */
774254887a5SShengzhou Liu #endif
775254887a5SShengzhou Liu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
776254887a5SShengzhou Liu #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
777254887a5SShengzhou Liu #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
778254887a5SShengzhou Liu 
779254887a5SShengzhou Liu /*
780254887a5SShengzhou Liu  * For booting Linux, the board info and command line data
781254887a5SShengzhou Liu  * have to be in the first 64 MB of memory, since this is
782254887a5SShengzhou Liu  * the maximum mapped by the Linux kernel during initialization.
783254887a5SShengzhou Liu  */
784254887a5SShengzhou Liu #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
785254887a5SShengzhou Liu #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
786254887a5SShengzhou Liu 
787254887a5SShengzhou Liu #ifdef CONFIG_CMD_KGDB
788254887a5SShengzhou Liu #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
789254887a5SShengzhou Liu #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
790254887a5SShengzhou Liu #endif
791254887a5SShengzhou Liu 
792254887a5SShengzhou Liu /*
793254887a5SShengzhou Liu  * Environment Configuration
794254887a5SShengzhou Liu  */
795254887a5SShengzhou Liu #define CONFIG_ROOTPATH	 "/opt/nfsroot"
796254887a5SShengzhou Liu #define CONFIG_BOOTFILE	 "uImage"
797254887a5SShengzhou Liu #define CONFIG_UBOOTPATH "u-boot.bin"	/* U-Boot image on TFTP server */
798254887a5SShengzhou Liu 
799254887a5SShengzhou Liu /* default location for tftp and bootm */
800254887a5SShengzhou Liu #define CONFIG_LOADADDR		1000000
801254887a5SShengzhou Liu #define CONFIG_BAUDRATE		115200
802254887a5SShengzhou Liu #define __USB_PHY_TYPE		utmi
803254887a5SShengzhou Liu 
804254887a5SShengzhou Liu #define	CONFIG_EXTRA_ENV_SETTINGS				\
805254887a5SShengzhou Liu 	"hwconfig=fsl_ddr:"					\
806254887a5SShengzhou Liu 	"ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","	\
807254887a5SShengzhou Liu 	"bank_intlv=auto;"					\
808254887a5SShengzhou Liu 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
809254887a5SShengzhou Liu 	"netdev=eth0\0"						\
810254887a5SShengzhou Liu 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
811254887a5SShengzhou Liu 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
812254887a5SShengzhou Liu 	"tftpflash=tftpboot $loadaddr $uboot && "		\
813254887a5SShengzhou Liu 	"protect off $ubootaddr +$filesize && "			\
814254887a5SShengzhou Liu 	"erase $ubootaddr +$filesize && "			\
815254887a5SShengzhou Liu 	"cp.b $loadaddr $ubootaddr $filesize && "		\
816254887a5SShengzhou Liu 	"protect on $ubootaddr +$filesize && "			\
817254887a5SShengzhou Liu 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
818254887a5SShengzhou Liu 	"consoledev=ttyS0\0"					\
819254887a5SShengzhou Liu 	"ramdiskaddr=2000000\0"					\
820254887a5SShengzhou Liu 	"ramdiskfile=t2080qds/ramdisk.uboot\0"			\
821b24a4f62SScott Wood 	"fdtaddr=1e00000\0"					\
822254887a5SShengzhou Liu 	"fdtfile=t2080qds/t2080qds.dtb\0"			\
8233246584dSKim Phillips 	"bdev=sda3\0"
824254887a5SShengzhou Liu 
825254887a5SShengzhou Liu /*
826254887a5SShengzhou Liu  * For emulation this causes u-boot to jump to the start of the
827254887a5SShengzhou Liu  * proof point app code automatically
828254887a5SShengzhou Liu  */
829254887a5SShengzhou Liu #define CONFIG_PROOF_POINTS				\
830254887a5SShengzhou Liu 	"setenv bootargs root=/dev/$bdev rw "		\
831254887a5SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
832254887a5SShengzhou Liu 	"cpu 1 release 0x29000000 - - -;"		\
833254887a5SShengzhou Liu 	"cpu 2 release 0x29000000 - - -;"		\
834254887a5SShengzhou Liu 	"cpu 3 release 0x29000000 - - -;"		\
835254887a5SShengzhou Liu 	"cpu 4 release 0x29000000 - - -;"		\
836254887a5SShengzhou Liu 	"cpu 5 release 0x29000000 - - -;"		\
837254887a5SShengzhou Liu 	"cpu 6 release 0x29000000 - - -;"		\
838254887a5SShengzhou Liu 	"cpu 7 release 0x29000000 - - -;"		\
839254887a5SShengzhou Liu 	"go 0x29000000"
840254887a5SShengzhou Liu 
841254887a5SShengzhou Liu #define CONFIG_HVBOOT				\
842254887a5SShengzhou Liu 	"setenv bootargs config-addr=0x60000000; "	\
843254887a5SShengzhou Liu 	"bootm 0x01000000 - 0x00f00000"
844254887a5SShengzhou Liu 
845254887a5SShengzhou Liu #define CONFIG_ALU				\
846254887a5SShengzhou Liu 	"setenv bootargs root=/dev/$bdev rw "		\
847254887a5SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
848254887a5SShengzhou Liu 	"cpu 1 release 0x01000000 - - -;"		\
849254887a5SShengzhou Liu 	"cpu 2 release 0x01000000 - - -;"		\
850254887a5SShengzhou Liu 	"cpu 3 release 0x01000000 - - -;"		\
851254887a5SShengzhou Liu 	"cpu 4 release 0x01000000 - - -;"		\
852254887a5SShengzhou Liu 	"cpu 5 release 0x01000000 - - -;"		\
853254887a5SShengzhou Liu 	"cpu 6 release 0x01000000 - - -;"		\
854254887a5SShengzhou Liu 	"cpu 7 release 0x01000000 - - -;"		\
855254887a5SShengzhou Liu 	"go 0x01000000"
856254887a5SShengzhou Liu 
857254887a5SShengzhou Liu #define CONFIG_LINUX				\
858254887a5SShengzhou Liu 	"setenv bootargs root=/dev/ram rw "		\
859254887a5SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
860254887a5SShengzhou Liu 	"setenv ramdiskaddr 0x02000000;"		\
861254887a5SShengzhou Liu 	"setenv fdtaddr 0x00c00000;"			\
862254887a5SShengzhou Liu 	"setenv loadaddr 0x1000000;"			\
863254887a5SShengzhou Liu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
864254887a5SShengzhou Liu 
865254887a5SShengzhou Liu #define CONFIG_HDBOOT					\
866254887a5SShengzhou Liu 	"setenv bootargs root=/dev/$bdev rw "		\
867254887a5SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
868254887a5SShengzhou Liu 	"tftp $loadaddr $bootfile;"			\
869254887a5SShengzhou Liu 	"tftp $fdtaddr $fdtfile;"			\
870254887a5SShengzhou Liu 	"bootm $loadaddr - $fdtaddr"
871254887a5SShengzhou Liu 
872254887a5SShengzhou Liu #define CONFIG_NFSBOOTCOMMAND			\
873254887a5SShengzhou Liu 	"setenv bootargs root=/dev/nfs rw "	\
874254887a5SShengzhou Liu 	"nfsroot=$serverip:$rootpath "		\
875254887a5SShengzhou Liu 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
876254887a5SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
877254887a5SShengzhou Liu 	"tftp $loadaddr $bootfile;"		\
878254887a5SShengzhou Liu 	"tftp $fdtaddr $fdtfile;"		\
879254887a5SShengzhou Liu 	"bootm $loadaddr - $fdtaddr"
880254887a5SShengzhou Liu 
881254887a5SShengzhou Liu #define CONFIG_RAMBOOTCOMMAND				\
882254887a5SShengzhou Liu 	"setenv bootargs root=/dev/ram rw "		\
883254887a5SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
884254887a5SShengzhou Liu 	"tftp $ramdiskaddr $ramdiskfile;"		\
885254887a5SShengzhou Liu 	"tftp $loadaddr $bootfile;"			\
886254887a5SShengzhou Liu 	"tftp $fdtaddr $fdtfile;"			\
887254887a5SShengzhou Liu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
888254887a5SShengzhou Liu 
889254887a5SShengzhou Liu #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
890254887a5SShengzhou Liu 
891254887a5SShengzhou Liu #include <asm/fsl_secure_boot.h>
892ef6c55a2SAneesh Bansal 
893254887a5SShengzhou Liu #endif	/* __T208xQDS_H */
894