xref: /rk3399_rockchip-uboot/include/configs/T208xQDS.h (revision b3142e2cf82ab207a88868264d709a40e83f065e)
1254887a5SShengzhou Liu /*
2254887a5SShengzhou Liu  * Copyright 2011-2013 Freescale Semiconductor, Inc.
3254887a5SShengzhou Liu  *
4254887a5SShengzhou Liu  * SPDX-License-Identifier:     GPL-2.0+
5254887a5SShengzhou Liu  */
6254887a5SShengzhou Liu 
7254887a5SShengzhou Liu /*
8254887a5SShengzhou Liu  * T2080/T2081 QDS board configuration file
9254887a5SShengzhou Liu  */
10254887a5SShengzhou Liu 
11254887a5SShengzhou Liu #ifndef __T208xQDS_H
12254887a5SShengzhou Liu #define __T208xQDS_H
13254887a5SShengzhou Liu 
14fb536878SShengzhou Liu #define CONFIG_SYS_GENERIC_BOARD
15fb536878SShengzhou Liu #define CONFIG_DISPLAY_BOARDINFO
16254887a5SShengzhou Liu #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
17254887a5SShengzhou Liu #define CONFIG_MMC
18254887a5SShengzhou Liu #define CONFIG_USB_EHCI
19254887a5SShengzhou Liu #if defined(CONFIG_PPC_T2080)
20254887a5SShengzhou Liu #define CONFIG_T2080QDS
21254887a5SShengzhou Liu #define CONFIG_FSL_SATA_V2
22254887a5SShengzhou Liu #define CONFIG_SYS_SRIO		/* Enable Serial RapidIO Support */
23254887a5SShengzhou Liu #define CONFIG_SRIO1		/* SRIO port 1 */
24254887a5SShengzhou Liu #define CONFIG_SRIO2		/* SRIO port 2 */
25254887a5SShengzhou Liu #elif defined(CONFIG_PPC_T2081)
26254887a5SShengzhou Liu #define CONFIG_T2081QDS
27254887a5SShengzhou Liu #endif
28254887a5SShengzhou Liu 
29254887a5SShengzhou Liu /* High Level Configuration Options */
30254887a5SShengzhou Liu #define CONFIG_PHYS_64BIT
31254887a5SShengzhou Liu #define CONFIG_BOOKE
32254887a5SShengzhou Liu #define CONFIG_E500		/* BOOKE e500 family */
33254887a5SShengzhou Liu #define CONFIG_E500MC		/* BOOKE e500mc family */
34254887a5SShengzhou Liu #define CONFIG_SYS_BOOK3E_HV	/* Category E.HV supported */
35254887a5SShengzhou Liu #define CONFIG_MP		/* support multiple processors */
36254887a5SShengzhou Liu #define CONFIG_ENABLE_36BIT_PHYS
37254887a5SShengzhou Liu 
38254887a5SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
39254887a5SShengzhou Liu #define CONFIG_ADDR_MAP 1
40254887a5SShengzhou Liu #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
41254887a5SShengzhou Liu #endif
42254887a5SShengzhou Liu 
43254887a5SShengzhou Liu #define CONFIG_SYS_FSL_CPC	/* Corenet Platform Cache */
44254887a5SShengzhou Liu #define CONFIG_SYS_NUM_CPC	CONFIG_NUM_DDR_CONTROLLERS
45254887a5SShengzhou Liu #define CONFIG_FSL_IFC		/* Enable IFC Support */
46737537efSRuchika Gupta #define CONFIG_FSL_CAAM		/* Enable SEC/CAAM */
47254887a5SShengzhou Liu #define CONFIG_FSL_LAW		/* Use common FSL init code */
48254887a5SShengzhou Liu #define CONFIG_ENV_OVERWRITE
49254887a5SShengzhou Liu 
50254887a5SShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL
51e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xqds/t208x_pbi.cfg
52254887a5SShengzhou Liu #if defined(CONFIG_PPC_T2080)
53e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_rcw.cfg
54254887a5SShengzhou Liu #elif defined(CONFIG_PPC_T2081)
55e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_rcw.cfg
56254887a5SShengzhou Liu #endif
57b19e288fSShengzhou Liu 
58b19e288fSShengzhou Liu #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
59b19e288fSShengzhou Liu #define CONFIG_SPL_ENV_SUPPORT
60b19e288fSShengzhou Liu #define CONFIG_SPL_SERIAL_SUPPORT
61b19e288fSShengzhou Liu #define CONFIG_SPL_FLUSH_IMAGE
62b19e288fSShengzhou Liu #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
63b19e288fSShengzhou Liu #define CONFIG_SPL_LIBGENERIC_SUPPORT
64b19e288fSShengzhou Liu #define CONFIG_SPL_LIBCOMMON_SUPPORT
65b19e288fSShengzhou Liu #define CONFIG_SPL_I2C_SUPPORT
66b19e288fSShengzhou Liu #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
67b19e288fSShengzhou Liu #define CONFIG_FSL_LAW			/* Use common FSL init code */
68b19e288fSShengzhou Liu #define CONFIG_SYS_TEXT_BASE		0x00201000
69b19e288fSShengzhou Liu #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
70b19e288fSShengzhou Liu #define CONFIG_SPL_PAD_TO		0x40000
71b19e288fSShengzhou Liu #define CONFIG_SPL_MAX_SIZE		0x28000
72b19e288fSShengzhou Liu #define RESET_VECTOR_OFFSET		0x27FFC
73b19e288fSShengzhou Liu #define BOOT_PAGE_OFFSET		0x27000
74b19e288fSShengzhou Liu #ifdef CONFIG_SPL_BUILD
75b19e288fSShengzhou Liu #define CONFIG_SPL_SKIP_RELOCATE
76b19e288fSShengzhou Liu #define CONFIG_SPL_COMMON_INIT_DDR
77b19e288fSShengzhou Liu #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
78b19e288fSShengzhou Liu #define CONFIG_SYS_NO_FLASH
79254887a5SShengzhou Liu #endif
80254887a5SShengzhou Liu 
81b19e288fSShengzhou Liu #ifdef CONFIG_NAND
82b19e288fSShengzhou Liu #define CONFIG_SPL_NAND_SUPPORT
83b19e288fSShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
84b19e288fSShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_DST	0x00200000
85b19e288fSShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
86b19e288fSShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
87b19e288fSShengzhou Liu #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
88b19e288fSShengzhou Liu #define CONFIG_SPL_NAND_BOOT
89b19e288fSShengzhou Liu #endif
90b19e288fSShengzhou Liu 
91b19e288fSShengzhou Liu #ifdef CONFIG_SPIFLASH
92b19e288fSShengzhou Liu #define	CONFIG_RESET_VECTOR_ADDRESS		0x200FFC
93b19e288fSShengzhou Liu #define CONFIG_SPL_SPI_SUPPORT
94b19e288fSShengzhou Liu #define CONFIG_SPL_SPI_FLASH_SUPPORT
95b19e288fSShengzhou Liu #define CONFIG_SPL_SPI_FLASH_MINIMAL
96b19e288fSShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
97b19e288fSShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x00200000)
98b19e288fSShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x00200000)
99b19e288fSShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(256 << 10)
100b19e288fSShengzhou Liu #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
101b19e288fSShengzhou Liu #ifndef CONFIG_SPL_BUILD
102b19e288fSShengzhou Liu #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
103b19e288fSShengzhou Liu #endif
104b19e288fSShengzhou Liu #define CONFIG_SPL_SPI_BOOT
105b19e288fSShengzhou Liu #endif
106b19e288fSShengzhou Liu 
107b19e288fSShengzhou Liu #ifdef CONFIG_SDCARD
108b19e288fSShengzhou Liu #define	CONFIG_RESET_VECTOR_ADDRESS		0x200FFC
109b19e288fSShengzhou Liu #define CONFIG_SPL_MMC_SUPPORT
110b19e288fSShengzhou Liu #define CONFIG_SPL_MMC_MINIMAL
111b19e288fSShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
112b19e288fSShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_DST	(0x00200000)
113b19e288fSShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_START	(0x00200000)
114b19e288fSShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_OFFS	(260 << 10)
115b19e288fSShengzhou Liu #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
116b19e288fSShengzhou Liu #ifndef CONFIG_SPL_BUILD
117b19e288fSShengzhou Liu #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
118b19e288fSShengzhou Liu #endif
119b19e288fSShengzhou Liu #define CONFIG_SPL_MMC_BOOT
120b19e288fSShengzhou Liu #endif
121b19e288fSShengzhou Liu 
122b19e288fSShengzhou Liu #endif /* CONFIG_RAMBOOT_PBL */
123b19e288fSShengzhou Liu 
124254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_MASTER
125254887a5SShengzhou Liu #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
126254887a5SShengzhou Liu /* Set 1M boot space */
127254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
128254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
129254887a5SShengzhou Liu 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
130254887a5SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
131254887a5SShengzhou Liu #define CONFIG_SYS_NO_FLASH
132254887a5SShengzhou Liu #endif
133254887a5SShengzhou Liu 
134254887a5SShengzhou Liu #ifndef CONFIG_SYS_TEXT_BASE
135254887a5SShengzhou Liu #define CONFIG_SYS_TEXT_BASE	0xeff40000
136254887a5SShengzhou Liu #endif
137254887a5SShengzhou Liu 
138254887a5SShengzhou Liu #ifndef CONFIG_RESET_VECTOR_ADDRESS
139254887a5SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
140254887a5SShengzhou Liu #endif
141254887a5SShengzhou Liu 
142254887a5SShengzhou Liu /*
143254887a5SShengzhou Liu  * These can be toggled for performance analysis, otherwise use default.
144254887a5SShengzhou Liu  */
145254887a5SShengzhou Liu #define CONFIG_SYS_CACHE_STASHING
146254887a5SShengzhou Liu #define CONFIG_BTB		/* toggle branch predition */
147254887a5SShengzhou Liu #define CONFIG_DDR_ECC
148254887a5SShengzhou Liu #ifdef CONFIG_DDR_ECC
149254887a5SShengzhou Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
150254887a5SShengzhou Liu #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
151254887a5SShengzhou Liu #endif
152254887a5SShengzhou Liu 
153b19e288fSShengzhou Liu #ifndef CONFIG_SYS_NO_FLASH
154254887a5SShengzhou Liu #define CONFIG_FLASH_CFI_DRIVER
155254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_CFI
156254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
157254887a5SShengzhou Liu #endif
158254887a5SShengzhou Liu 
159254887a5SShengzhou Liu #if defined(CONFIG_SPIFLASH)
160254887a5SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC
161254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_SPI_FLASH
162254887a5SShengzhou Liu #define CONFIG_ENV_SPI_BUS	0
163254887a5SShengzhou Liu #define CONFIG_ENV_SPI_CS	0
164254887a5SShengzhou Liu #define CONFIG_ENV_SPI_MAX_HZ	10000000
165254887a5SShengzhou Liu #define CONFIG_ENV_SPI_MODE	0
166254887a5SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000	   /* 8KB */
167254887a5SShengzhou Liu #define CONFIG_ENV_OFFSET	0x100000   /* 1MB */
168254887a5SShengzhou Liu #define CONFIG_ENV_SECT_SIZE	0x10000
169254887a5SShengzhou Liu #elif defined(CONFIG_SDCARD)
170254887a5SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC
171254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_MMC
172254887a5SShengzhou Liu #define CONFIG_SYS_MMC_ENV_DEV	0
173254887a5SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
174b19e288fSShengzhou Liu #define CONFIG_ENV_OFFSET	(512 * 0x800)
175254887a5SShengzhou Liu #elif defined(CONFIG_NAND)
176254887a5SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC
177254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_NAND
178b19e288fSShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
179b19e288fSShengzhou Liu #define CONFIG_ENV_OFFSET	(10 * CONFIG_SYS_NAND_BLOCK_SIZE)
180254887a5SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
181254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_REMOTE
182254887a5SShengzhou Liu #define CONFIG_ENV_ADDR		0xffe20000
183254887a5SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
184254887a5SShengzhou Liu #elif defined(CONFIG_ENV_IS_NOWHERE)
185254887a5SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
186254887a5SShengzhou Liu #else
187254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_FLASH
188254887a5SShengzhou Liu #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
189254887a5SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
190254887a5SShengzhou Liu #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
191254887a5SShengzhou Liu #endif
192254887a5SShengzhou Liu 
193254887a5SShengzhou Liu #ifndef __ASSEMBLY__
194254887a5SShengzhou Liu unsigned long get_board_sys_clk(void);
195254887a5SShengzhou Liu unsigned long get_board_ddr_clk(void);
196254887a5SShengzhou Liu #endif
197254887a5SShengzhou Liu 
198254887a5SShengzhou Liu #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk()
199254887a5SShengzhou Liu #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
200254887a5SShengzhou Liu 
201254887a5SShengzhou Liu /*
202254887a5SShengzhou Liu  * Config the L3 Cache as L3 SRAM
203254887a5SShengzhou Liu  */
204b19e288fSShengzhou Liu #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
205b19e288fSShengzhou Liu #define CONFIG_SYS_L3_SIZE		(512 << 10)
206b19e288fSShengzhou Liu #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
207b19e288fSShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL
208b19e288fSShengzhou Liu #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
209b19e288fSShengzhou Liu #endif
210b19e288fSShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
211b19e288fSShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_SIZE	(50 << 10)
212b19e288fSShengzhou Liu #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
213b19e288fSShengzhou Liu #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
214254887a5SShengzhou Liu 
215254887a5SShengzhou Liu #define CONFIG_SYS_DCSRBAR	0xf0000000
216254887a5SShengzhou Liu #define CONFIG_SYS_DCSRBAR_PHYS	0xf00000000ull
217254887a5SShengzhou Liu 
218254887a5SShengzhou Liu /* EEPROM */
219254887a5SShengzhou Liu #define CONFIG_ID_EEPROM
220254887a5SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_NXID
221254887a5SShengzhou Liu #define CONFIG_SYS_EEPROM_BUS_NUM	0
222254887a5SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
223254887a5SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
224254887a5SShengzhou Liu 
225254887a5SShengzhou Liu /*
226254887a5SShengzhou Liu  * DDR Setup
227254887a5SShengzhou Liu  */
228254887a5SShengzhou Liu #define CONFIG_VERY_BIG_RAM
229254887a5SShengzhou Liu #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
230254887a5SShengzhou Liu #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
23140483e1eSShengzhou Liu #define CONFIG_DIMM_SLOTS_PER_CTLR	2
23240483e1eSShengzhou Liu #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
23340483e1eSShengzhou Liu #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
234254887a5SShengzhou Liu #define CONFIG_DDR_SPD
235254887a5SShengzhou Liu #define CONFIG_SYS_FSL_DDR3
236ed9e4e42SYork Sun #define CONFIG_FSL_DDR_INTERACTIVE
237254887a5SShengzhou Liu #define CONFIG_SYS_SPD_BUS_NUM	0
238254887a5SShengzhou Liu #define CONFIG_SYS_SDRAM_SIZE	2048	/* for fixed parameter use */
239254887a5SShengzhou Liu #define SPD_EEPROM_ADDRESS1	0x51
240254887a5SShengzhou Liu #define SPD_EEPROM_ADDRESS2	0x52
241254887a5SShengzhou Liu #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1
242254887a5SShengzhou Liu #define CTRL_INTLV_PREFERED	cacheline
243254887a5SShengzhou Liu 
244254887a5SShengzhou Liu /*
245254887a5SShengzhou Liu  * IFC Definitions
246254887a5SShengzhou Liu  */
247254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_BASE		0xe0000000
248254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
249254887a5SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
250254887a5SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
251254887a5SShengzhou Liu 				+ 0x8000000) | \
252254887a5SShengzhou Liu 				CSPR_PORT_SIZE_16 | \
253254887a5SShengzhou Liu 				CSPR_MSEL_NOR | \
254254887a5SShengzhou Liu 				CSPR_V)
255254887a5SShengzhou Liu #define CONFIG_SYS_NOR1_CSPR_EXT	(0xf)
256254887a5SShengzhou Liu #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
257254887a5SShengzhou Liu 				CSPR_PORT_SIZE_16 | \
258254887a5SShengzhou Liu 				CSPR_MSEL_NOR | \
259254887a5SShengzhou Liu 				CSPR_V)
260254887a5SShengzhou Liu #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
261254887a5SShengzhou Liu /* NOR Flash Timing Params */
262254887a5SShengzhou Liu #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
263254887a5SShengzhou Liu 
264254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
265254887a5SShengzhou Liu 				FTIM0_NOR_TEADC(0x5) | \
266254887a5SShengzhou Liu 				FTIM0_NOR_TEAHC(0x5))
267254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
268254887a5SShengzhou Liu 				FTIM1_NOR_TRAD_NOR(0x1A) |\
269254887a5SShengzhou Liu 				FTIM1_NOR_TSEQRAD_NOR(0x13))
270254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
271254887a5SShengzhou Liu 				FTIM2_NOR_TCH(0x4) | \
272254887a5SShengzhou Liu 				FTIM2_NOR_TWPH(0x0E) | \
273254887a5SShengzhou Liu 				FTIM2_NOR_TWP(0x1c))
274254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM3	0x0
275254887a5SShengzhou Liu 
276254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_QUIET_TEST
277254887a5SShengzhou Liu #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
278254887a5SShengzhou Liu 
279254887a5SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
280254887a5SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
281254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
282254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
283254887a5SShengzhou Liu 
284254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_EMPTY_INFO
285254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS \
286254887a5SShengzhou Liu 					+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
287254887a5SShengzhou Liu 
288254887a5SShengzhou Liu #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
289254887a5SShengzhou Liu #define QIXIS_BASE			0xffdf0000
290254887a5SShengzhou Liu #define QIXIS_LBMAP_SWITCH		6
291254887a5SShengzhou Liu #define QIXIS_LBMAP_MASK		0x0f
292254887a5SShengzhou Liu #define QIXIS_LBMAP_SHIFT		0
293254887a5SShengzhou Liu #define QIXIS_LBMAP_DFLTBANK		0x00
294254887a5SShengzhou Liu #define QIXIS_LBMAP_ALTBANK		0x04
295254887a5SShengzhou Liu #define QIXIS_RST_CTL_RESET		0x83
296254887a5SShengzhou Liu #define QIXIS_RST_FORCE_MEM		0x1
297254887a5SShengzhou Liu #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
298254887a5SShengzhou Liu #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
299254887a5SShengzhou Liu #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
300254887a5SShengzhou Liu #define QIXIS_BASE_PHYS		(0xf00000000ull | QIXIS_BASE)
301254887a5SShengzhou Liu 
302254887a5SShengzhou Liu #define CONFIG_SYS_CSPR3_EXT	(0xf)
303254887a5SShengzhou Liu #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
304254887a5SShengzhou Liu 				| CSPR_PORT_SIZE_8 \
305254887a5SShengzhou Liu 				| CSPR_MSEL_GPCM \
306254887a5SShengzhou Liu 				| CSPR_V)
307254887a5SShengzhou Liu #define CONFIG_SYS_AMASK3	IFC_AMASK(4*1024)
308254887a5SShengzhou Liu #define CONFIG_SYS_CSOR3	0x0
309254887a5SShengzhou Liu /* QIXIS Timing parameters for IFC CS3 */
310254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
311254887a5SShengzhou Liu 					FTIM0_GPCM_TEADC(0x0e) | \
312254887a5SShengzhou Liu 					FTIM0_GPCM_TEAHC(0x0e))
313254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
314254887a5SShengzhou Liu 					FTIM1_GPCM_TRAD(0x3f))
315254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
3166b7679c8SShengzhou Liu 					FTIM2_GPCM_TCH(0x8) | \
317254887a5SShengzhou Liu 					FTIM2_GPCM_TWP(0x1f))
318254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM3		0x0
319254887a5SShengzhou Liu 
320254887a5SShengzhou Liu /* NAND Flash on IFC */
321254887a5SShengzhou Liu #define CONFIG_NAND_FSL_IFC
322254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BASE		0xff800000
323254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
324254887a5SShengzhou Liu 
325254887a5SShengzhou Liu #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
326254887a5SShengzhou Liu #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
327254887a5SShengzhou Liu 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
328254887a5SShengzhou Liu 				| CSPR_MSEL_NAND	 /* MSEL = NAND */ \
329254887a5SShengzhou Liu 				| CSPR_V)
330254887a5SShengzhou Liu #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
331254887a5SShengzhou Liu 
332254887a5SShengzhou Liu #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
333254887a5SShengzhou Liu 				| CSOR_NAND_ECC_DEC_EN	/* ECC on decode */ \
334254887a5SShengzhou Liu 				| CSOR_NAND_ECC_MODE_4	/* 4-bit ECC */	    \
335254887a5SShengzhou Liu 				| CSOR_NAND_RAL_3	/* RAL = 2Byes */   \
336254887a5SShengzhou Liu 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */\
337254887a5SShengzhou Liu 				| CSOR_NAND_SPRZ_64	/* Spare size = 64 */\
338254887a5SShengzhou Liu 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
339254887a5SShengzhou Liu 
340254887a5SShengzhou Liu #define CONFIG_SYS_NAND_ONFI_DETECTION
341254887a5SShengzhou Liu 
342254887a5SShengzhou Liu /* ONFI NAND Flash mode0 Timing Params */
343254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
344254887a5SShengzhou Liu 					FTIM0_NAND_TWP(0x18)    | \
345254887a5SShengzhou Liu 					FTIM0_NAND_TWCHT(0x07)  | \
346254887a5SShengzhou Liu 					FTIM0_NAND_TWH(0x0a))
347254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
348254887a5SShengzhou Liu 					FTIM1_NAND_TWBE(0x39)   | \
349254887a5SShengzhou Liu 					FTIM1_NAND_TRR(0x0e)    | \
350254887a5SShengzhou Liu 					FTIM1_NAND_TRP(0x18))
351254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f)  | \
352254887a5SShengzhou Liu 					FTIM2_NAND_TREH(0x0a)   | \
353254887a5SShengzhou Liu 					FTIM2_NAND_TWHRE(0x1e))
354254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM3		0x0
355254887a5SShengzhou Liu 
356254887a5SShengzhou Liu #define CONFIG_SYS_NAND_DDR_LAW		11
357254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
358254887a5SShengzhou Liu #define CONFIG_SYS_MAX_NAND_DEVICE	1
359254887a5SShengzhou Liu #define CONFIG_CMD_NAND
360254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
361254887a5SShengzhou Liu 
362254887a5SShengzhou Liu #if defined(CONFIG_NAND)
363254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
364254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
365254887a5SShengzhou Liu #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
366254887a5SShengzhou Liu #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
367254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
368254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
369254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
370254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
37122cbf964SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR0_CSPR_EXT
37222cbf964SShengzhou Liu #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR0_CSPR
37322cbf964SShengzhou Liu #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
37422cbf964SShengzhou Liu #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
37522cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
37622cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
37722cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
37822cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
37922cbf964SShengzhou Liu #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR1_CSPR_EXT
38022cbf964SShengzhou Liu #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR1_CSPR
381254887a5SShengzhou Liu #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
382254887a5SShengzhou Liu #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
383254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
384254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
385254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
386254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
387254887a5SShengzhou Liu #else
388254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
389254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
390254887a5SShengzhou Liu #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
391254887a5SShengzhou Liu #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
392254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
393254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
394254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
395254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
39622cbf964SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
39722cbf964SShengzhou Liu #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
39822cbf964SShengzhou Liu #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
39922cbf964SShengzhou Liu #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
40022cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
40122cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
40222cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
40322cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
404254887a5SShengzhou Liu #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
405254887a5SShengzhou Liu #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
406254887a5SShengzhou Liu #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
407254887a5SShengzhou Liu #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
408254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
409254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
410254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
411254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
412254887a5SShengzhou Liu #endif
413254887a5SShengzhou Liu 
414254887a5SShengzhou Liu #if defined(CONFIG_RAMBOOT_PBL)
415254887a5SShengzhou Liu #define CONFIG_SYS_RAMBOOT
416254887a5SShengzhou Liu #endif
417254887a5SShengzhou Liu 
418b19e288fSShengzhou Liu #ifdef CONFIG_SPL_BUILD
419b19e288fSShengzhou Liu #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
420b19e288fSShengzhou Liu #else
421b19e288fSShengzhou Liu #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
422b19e288fSShengzhou Liu #endif
423b19e288fSShengzhou Liu 
424254887a5SShengzhou Liu #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
425254887a5SShengzhou Liu #define CONFIG_MISC_INIT_R
426254887a5SShengzhou Liu #define CONFIG_HWCONFIG
427254887a5SShengzhou Liu 
428254887a5SShengzhou Liu /* define to use L1 as initial stack */
429254887a5SShengzhou Liu #define CONFIG_L1_INIT_RAM
430254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_LOCK
431254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000 /* Initial L1 address */
432254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
433*b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe03c000
434254887a5SShengzhou Liu /* The assembler doesn't like typecast */
435254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
436254887a5SShengzhou Liu 			((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
437254887a5SShengzhou Liu 			CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
438254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
439254887a5SShengzhou Liu #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
440254887a5SShengzhou Liu 						GENERATED_GBL_DATA_SIZE)
441254887a5SShengzhou Liu #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
4429307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
443254887a5SShengzhou Liu #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
444254887a5SShengzhou Liu 
445254887a5SShengzhou Liu /*
446254887a5SShengzhou Liu  * Serial Port
447254887a5SShengzhou Liu  */
448254887a5SShengzhou Liu #define CONFIG_CONS_INDEX		1
449254887a5SShengzhou Liu #define CONFIG_SYS_NS16550
450254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_SERIAL
451254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_REG_SIZE	1
452254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
453254887a5SShengzhou Liu #define CONFIG_SYS_BAUDRATE_TABLE	\
454254887a5SShengzhou Liu 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
455254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
456254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
457254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
458254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
459254887a5SShengzhou Liu 
460254887a5SShengzhou Liu /* Use the HUSH parser */
461254887a5SShengzhou Liu #define CONFIG_SYS_HUSH_PARSER
462254887a5SShengzhou Liu #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
463254887a5SShengzhou Liu 
464254887a5SShengzhou Liu /* pass open firmware flat tree */
465254887a5SShengzhou Liu #define CONFIG_OF_LIBFDT
466254887a5SShengzhou Liu #define CONFIG_OF_BOARD_SETUP
467254887a5SShengzhou Liu #define CONFIG_OF_STDOUT_VIA_ALIAS
468254887a5SShengzhou Liu 
469254887a5SShengzhou Liu /* new uImage format support */
470254887a5SShengzhou Liu #define CONFIG_FIT
471254887a5SShengzhou Liu #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
472254887a5SShengzhou Liu 
473254887a5SShengzhou Liu /*
474254887a5SShengzhou Liu  * I2C
475254887a5SShengzhou Liu  */
476254887a5SShengzhou Liu #define CONFIG_SYS_I2C
477254887a5SShengzhou Liu #define CONFIG_SYS_I2C_FSL
478254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SLAVE   0x7F
479254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SLAVE  0x7F
480254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SLAVE  0x7F
481254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SLAVE  0x7F
482254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C_OFFSET  0x118000
483254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
484254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
485254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
486254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SPEED   100000
487254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED  100000
488254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SPEED  100000
489254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SPEED  100000
490254887a5SShengzhou Liu #define I2C_MUX_PCA_ADDR_PRI	0x77 /* I2C bus multiplexer,primary */
491254887a5SShengzhou Liu #define I2C_MUX_PCA_ADDR_SEC1	0x75 /* I2C bus multiplexer,secondary 1 */
492254887a5SShengzhou Liu #define I2C_MUX_PCA_ADDR_SEC2	0x76 /* I2C bus multiplexer,secondary 2 */
493254887a5SShengzhou Liu #define I2C_MUX_CH_DEFAULT	0x8
494254887a5SShengzhou Liu 
4953ad2737eSYing Zhang #define I2C_MUX_CH_VOL_MONITOR 0xa
4963ad2737eSYing Zhang 
4973ad2737eSYing Zhang /* Voltage monitor on channel 2*/
4983ad2737eSYing Zhang #define I2C_VOL_MONITOR_ADDR           0x40
4993ad2737eSYing Zhang #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
5003ad2737eSYing Zhang #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
5013ad2737eSYing Zhang #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
5023ad2737eSYing Zhang 
5033ad2737eSYing Zhang #define CONFIG_VID_FLS_ENV		"t208xqds_vdd_mv"
5043ad2737eSYing Zhang #ifndef CONFIG_SPL_BUILD
5053ad2737eSYing Zhang #define CONFIG_VID
5063ad2737eSYing Zhang #endif
5073ad2737eSYing Zhang #define CONFIG_VOL_MONITOR_IR36021_SET
5083ad2737eSYing Zhang #define CONFIG_VOL_MONITOR_IR36021_READ
5093ad2737eSYing Zhang /* The lowest and highest voltage allowed for T208xQDS */
5103ad2737eSYing Zhang #define VDD_MV_MIN			819
5113ad2737eSYing Zhang #define VDD_MV_MAX			1212
512254887a5SShengzhou Liu 
513254887a5SShengzhou Liu /*
514254887a5SShengzhou Liu  * RapidIO
515254887a5SShengzhou Liu  */
516254887a5SShengzhou Liu #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
517254887a5SShengzhou Liu #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
518254887a5SShengzhou Liu #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000 /* 256M */
519254887a5SShengzhou Liu #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
520254887a5SShengzhou Liu #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
521254887a5SShengzhou Liu #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000 /* 256M */
522254887a5SShengzhou Liu /*
523254887a5SShengzhou Liu  * for slave u-boot IMAGE instored in master memory space,
524254887a5SShengzhou Liu  * PHYS must be aligned based on the SIZE
525254887a5SShengzhou Liu  */
526e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
527e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
528e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
529e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
530254887a5SShengzhou Liu /*
531254887a5SShengzhou Liu  * for slave UCODE and ENV instored in master memory space,
532254887a5SShengzhou Liu  * PHYS must be aligned based on the SIZE
533254887a5SShengzhou Liu  */
534e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
535254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
536254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000	/* 256K */
537254887a5SShengzhou Liu 
538254887a5SShengzhou Liu /* slave core release by master*/
539254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
540254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
541254887a5SShengzhou Liu 
542254887a5SShengzhou Liu /*
543254887a5SShengzhou Liu  * SRIO_PCIE_BOOT - SLAVE
544254887a5SShengzhou Liu  */
545254887a5SShengzhou Liu #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
546254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
547254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
548254887a5SShengzhou Liu 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
549254887a5SShengzhou Liu #endif
550254887a5SShengzhou Liu 
551254887a5SShengzhou Liu /*
552254887a5SShengzhou Liu  * eSPI - Enhanced SPI
553254887a5SShengzhou Liu  */
554254887a5SShengzhou Liu #ifdef CONFIG_SPI_FLASH
555254887a5SShengzhou Liu #define CONFIG_FSL_ESPI
556254887a5SShengzhou Liu #define CONFIG_SPI_FLASH_STMICRO
55709c2046fSShengzhou Liu #ifndef CONFIG_SPL_BUILD
558b19e288fSShengzhou Liu #define CONFIG_SPI_FLASH_SST
559254887a5SShengzhou Liu #define CONFIG_SPI_FLASH_EON
560254887a5SShengzhou Liu #endif
561254887a5SShengzhou Liu 
562254887a5SShengzhou Liu #define CONFIG_CMD_SF
563b19e288fSShengzhou Liu #define CONFIG_SPI_FLASH_BAR
564254887a5SShengzhou Liu #define CONFIG_SF_DEFAULT_SPEED	 10000000
565254887a5SShengzhou Liu #define CONFIG_SF_DEFAULT_MODE	  0
566254887a5SShengzhou Liu #endif
567254887a5SShengzhou Liu 
568254887a5SShengzhou Liu /*
569254887a5SShengzhou Liu  * General PCI
570254887a5SShengzhou Liu  * Memory space is mapped 1-1, but I/O space must start from 0.
571254887a5SShengzhou Liu  */
572254887a5SShengzhou Liu #define CONFIG_PCI		/* Enable PCI/PCIE */
573254887a5SShengzhou Liu #define CONFIG_PCIE1		/* PCIE controler 1 */
574254887a5SShengzhou Liu #define CONFIG_PCIE2		/* PCIE controler 2 */
575254887a5SShengzhou Liu #define CONFIG_PCIE3		/* PCIE controler 3 */
576254887a5SShengzhou Liu #define CONFIG_PCIE4		/* PCIE controler 4 */
5775066e628SZhao Qiang #define CONFIG_FSL_PCIE_RESET
578254887a5SShengzhou Liu #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
579254887a5SShengzhou Liu #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
580254887a5SShengzhou Liu /* controller 1, direct to uli, tgtid 3, Base address 20000 */
581254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
582254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
583254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
584254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000      /* 512M */
585254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
586254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
587254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
588254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
589254887a5SShengzhou Liu 
590254887a5SShengzhou Liu /* controller 2, Slot 2, tgtid 2, Base address 201000 */
591254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
592254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
593254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
594254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000 /* 256M */
595254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
596254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
597254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
598254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
599254887a5SShengzhou Liu 
600254887a5SShengzhou Liu /* controller 3, Slot 1, tgtid 1, Base address 202000 */
601254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_VIRT	0xb0000000
602254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
603254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc30000000ull
604254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_SIZE	0x10000000	/* 256M */
605254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
606254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
607254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
608254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
609254887a5SShengzhou Liu 
610254887a5SShengzhou Liu /* controller 4, Base address 203000 */
611254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
612254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
613254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc40000000ull
614254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_SIZE	0x10000000	/* 256M */
615254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
616254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
617254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
618254887a5SShengzhou Liu 
619254887a5SShengzhou Liu #ifdef CONFIG_PCI
620254887a5SShengzhou Liu #define CONFIG_PCI_INDIRECT_BRIDGE
621254887a5SShengzhou Liu #define CONFIG_FSL_PCIE_RESET	   /* need PCIe reset errata */
622254887a5SShengzhou Liu #define CONFIG_PCI_PNP		/* do pci plug-and-play */
623254887a5SShengzhou Liu #define CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
624254887a5SShengzhou Liu #define CONFIG_DOS_PARTITION
625254887a5SShengzhou Liu #endif
626254887a5SShengzhou Liu 
627254887a5SShengzhou Liu /* Qman/Bman */
628254887a5SShengzhou Liu #ifndef CONFIG_NOBQFMAN
629254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
630254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_NUM_PORTALS	18
631254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
632254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
633254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
6343fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
6353fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
6363fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
6373fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
6383fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
6393fa66db4SJeffrey Ladouceur 					CONFIG_SYS_BMAN_CENA_SIZE)
6403fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
6413fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
642254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_NUM_PORTALS	18
643254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
644254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
645254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
6463fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
6473fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
6483fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
6493fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
6503fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
6513fa66db4SJeffrey Ladouceur 					CONFIG_SYS_QMAN_CENA_SIZE)
6523fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
6533fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
654254887a5SShengzhou Liu 
655254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_FMAN
656254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_PME
657254887a5SShengzhou Liu #define CONFIG_SYS_PMAN
658254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_DCE
659254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_RMAN		/* RMan */
660254887a5SShengzhou Liu #define CONFIG_SYS_INTERLAKEN
661254887a5SShengzhou Liu 
662254887a5SShengzhou Liu /* Default address of microcode for the Linux Fman driver */
663254887a5SShengzhou Liu #if defined(CONFIG_SPIFLASH)
664254887a5SShengzhou Liu /*
665254887a5SShengzhou Liu  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
666254887a5SShengzhou Liu  * env, so we got 0x110000.
667254887a5SShengzhou Liu  */
668254887a5SShengzhou Liu #define CONFIG_SYS_QE_FW_IN_SPIFLASH
669dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
670254887a5SShengzhou Liu #elif defined(CONFIG_SDCARD)
671254887a5SShengzhou Liu /*
672254887a5SShengzhou Liu  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
673b19e288fSShengzhou Liu  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
674b19e288fSShengzhou Liu  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
675254887a5SShengzhou Liu  */
676254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
677b19e288fSShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 0x820)
678254887a5SShengzhou Liu #elif defined(CONFIG_NAND)
679254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
680b19e288fSShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR	(11 * CONFIG_SYS_NAND_BLOCK_SIZE)
681254887a5SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
682254887a5SShengzhou Liu /*
683254887a5SShengzhou Liu  * Slave has no ucode locally, it can fetch this from remote. When implementing
684254887a5SShengzhou Liu  * in two corenet boards, slave's ucode could be stored in master's memory
685254887a5SShengzhou Liu  * space, the address can be mapped from slave TLB->slave LAW->
686254887a5SShengzhou Liu  * slave SRIO or PCIE outbound window->master inbound window->
687254887a5SShengzhou Liu  * master LAW->the ucode address in master's memory space.
688254887a5SShengzhou Liu  */
689254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
690dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0xFFE00000
691254887a5SShengzhou Liu #else
692254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
693dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0xEFF00000
694254887a5SShengzhou Liu #endif
695254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
696254887a5SShengzhou Liu #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
697254887a5SShengzhou Liu #endif /* CONFIG_NOBQFMAN */
698254887a5SShengzhou Liu 
699254887a5SShengzhou Liu #ifdef CONFIG_SYS_DPAA_FMAN
700254887a5SShengzhou Liu #define CONFIG_FMAN_ENET
701254887a5SShengzhou Liu #define CONFIG_PHYLIB_10G
702254887a5SShengzhou Liu #define CONFIG_PHY_VITESSE
703254887a5SShengzhou Liu #define CONFIG_PHY_REALTEK
704254887a5SShengzhou Liu #define CONFIG_PHY_TERANETICS
705254887a5SShengzhou Liu #define RGMII_PHY1_ADDR	0x1
706254887a5SShengzhou Liu #define RGMII_PHY2_ADDR	0x2
707254887a5SShengzhou Liu #define FM1_10GEC1_PHY_ADDR	  0x3
708254887a5SShengzhou Liu #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
709254887a5SShengzhou Liu #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
710254887a5SShengzhou Liu #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
711254887a5SShengzhou Liu #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
712254887a5SShengzhou Liu #endif
713254887a5SShengzhou Liu 
714254887a5SShengzhou Liu #ifdef CONFIG_FMAN_ENET
715254887a5SShengzhou Liu #define CONFIG_MII		/* MII PHY management */
716254887a5SShengzhou Liu #define CONFIG_ETHPRIME		"FM1@DTSEC3"
717254887a5SShengzhou Liu #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
718254887a5SShengzhou Liu #endif
719254887a5SShengzhou Liu 
720254887a5SShengzhou Liu /*
721254887a5SShengzhou Liu  * SATA
722254887a5SShengzhou Liu  */
723254887a5SShengzhou Liu #ifdef CONFIG_FSL_SATA_V2
724254887a5SShengzhou Liu #define CONFIG_LIBATA
725254887a5SShengzhou Liu #define CONFIG_FSL_SATA
726254887a5SShengzhou Liu #define CONFIG_SYS_SATA_MAX_DEVICE	2
727254887a5SShengzhou Liu #define CONFIG_SATA1
728254887a5SShengzhou Liu #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
729254887a5SShengzhou Liu #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
730254887a5SShengzhou Liu #define CONFIG_SATA2
731254887a5SShengzhou Liu #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
732254887a5SShengzhou Liu #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
733254887a5SShengzhou Liu #define CONFIG_LBA48
734254887a5SShengzhou Liu #define CONFIG_CMD_SATA
735254887a5SShengzhou Liu #define CONFIG_DOS_PARTITION
736254887a5SShengzhou Liu #define CONFIG_CMD_EXT2
737254887a5SShengzhou Liu #endif
738254887a5SShengzhou Liu 
739254887a5SShengzhou Liu /*
740254887a5SShengzhou Liu  * USB
741254887a5SShengzhou Liu  */
742254887a5SShengzhou Liu #ifdef CONFIG_USB_EHCI
743254887a5SShengzhou Liu #define CONFIG_CMD_USB
744254887a5SShengzhou Liu #define CONFIG_USB_STORAGE
745254887a5SShengzhou Liu #define CONFIG_USB_EHCI_FSL
746254887a5SShengzhou Liu #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
747254887a5SShengzhou Liu #define CONFIG_CMD_EXT2
748254887a5SShengzhou Liu #define CONFIG_HAS_FSL_DR_USB
749254887a5SShengzhou Liu #endif
750254887a5SShengzhou Liu 
751254887a5SShengzhou Liu /*
752254887a5SShengzhou Liu  * SDHC
753254887a5SShengzhou Liu  */
754254887a5SShengzhou Liu #ifdef CONFIG_MMC
755254887a5SShengzhou Liu #define CONFIG_CMD_MMC
756254887a5SShengzhou Liu #define CONFIG_FSL_ESDHC
7573285e6cbSYangbo Lu #define define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
758254887a5SShengzhou Liu #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
759254887a5SShengzhou Liu #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
760254887a5SShengzhou Liu #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
761254887a5SShengzhou Liu #define CONFIG_GENERIC_MMC
762254887a5SShengzhou Liu #define CONFIG_CMD_EXT2
763254887a5SShengzhou Liu #define CONFIG_CMD_FAT
764254887a5SShengzhou Liu #define CONFIG_DOS_PARTITION
765b46cf1b1SYangbo Lu #define CONFIG_FSL_ESDHC_ADAPTER_IDENT
766254887a5SShengzhou Liu #endif
767254887a5SShengzhou Liu 
7689941cf78SShengzhou Liu 
7699941cf78SShengzhou Liu /*
7709941cf78SShengzhou Liu  * Dynamic MTD Partition support with mtdparts
7719941cf78SShengzhou Liu  */
7729941cf78SShengzhou Liu #ifndef CONFIG_SYS_NO_FLASH
7739941cf78SShengzhou Liu #define CONFIG_MTD_DEVICE
7749941cf78SShengzhou Liu #define CONFIG_MTD_PARTITIONS
7759941cf78SShengzhou Liu #define CONFIG_CMD_MTDPARTS
7769941cf78SShengzhou Liu #define CONFIG_FLASH_CFI_MTD
7779941cf78SShengzhou Liu #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
7789941cf78SShengzhou Liu 			"spi0=spife110000.0"
7799941cf78SShengzhou Liu #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
7809941cf78SShengzhou Liu 			"128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
7819941cf78SShengzhou Liu 			"5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \
7829941cf78SShengzhou Liu 			"1m(uboot),5m(kernel),128k(dtb),-(user)"
7839941cf78SShengzhou Liu #endif
7849941cf78SShengzhou Liu 
785254887a5SShengzhou Liu /*
786254887a5SShengzhou Liu  * Environment
787254887a5SShengzhou Liu  */
788254887a5SShengzhou Liu #define CONFIG_LOADS_ECHO	/* echo on for serial download */
789254887a5SShengzhou Liu #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
790254887a5SShengzhou Liu 
791254887a5SShengzhou Liu /*
792254887a5SShengzhou Liu  * Command line configuration.
793254887a5SShengzhou Liu  */
794254887a5SShengzhou Liu #define CONFIG_CMD_DHCP
795254887a5SShengzhou Liu #define CONFIG_CMD_ELF
796254887a5SShengzhou Liu #define CONFIG_CMD_ERRATA
797254887a5SShengzhou Liu #define CONFIG_CMD_GREPENV
798254887a5SShengzhou Liu #define CONFIG_CMD_IRQ
799254887a5SShengzhou Liu #define CONFIG_CMD_I2C
800254887a5SShengzhou Liu #define CONFIG_CMD_MII
801254887a5SShengzhou Liu #define CONFIG_CMD_PING
802254887a5SShengzhou Liu #define CONFIG_CMD_REGINFO
803254887a5SShengzhou Liu 
804254887a5SShengzhou Liu #ifdef CONFIG_PCI
805254887a5SShengzhou Liu #define CONFIG_CMD_PCI
806254887a5SShengzhou Liu #endif
807254887a5SShengzhou Liu 
808737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
809737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM
810737537efSRuchika Gupta #define CONFIG_CMD_HASH
811737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL
812737537efSRuchika Gupta #endif
813737537efSRuchika Gupta 
814254887a5SShengzhou Liu /*
815254887a5SShengzhou Liu  * Miscellaneous configurable options
816254887a5SShengzhou Liu  */
817254887a5SShengzhou Liu #define CONFIG_SYS_LONGHELP		/* undef to save memory */
818254887a5SShengzhou Liu #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
819254887a5SShengzhou Liu #define CONFIG_AUTO_COMPLETE		/* add autocompletion support */
820254887a5SShengzhou Liu #define CONFIG_SYS_LOAD_ADDR	0x2000000 /* default load address */
821254887a5SShengzhou Liu #ifdef CONFIG_CMD_KGDB
822254887a5SShengzhou Liu #define CONFIG_SYS_CBSIZE	1024	  /* Console I/O Buffer Size */
823254887a5SShengzhou Liu #else
824254887a5SShengzhou Liu #define CONFIG_SYS_CBSIZE	256	  /* Console I/O Buffer Size */
825254887a5SShengzhou Liu #endif
826254887a5SShengzhou Liu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
827254887a5SShengzhou Liu #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
828254887a5SShengzhou Liu #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
829254887a5SShengzhou Liu 
830254887a5SShengzhou Liu /*
831254887a5SShengzhou Liu  * For booting Linux, the board info and command line data
832254887a5SShengzhou Liu  * have to be in the first 64 MB of memory, since this is
833254887a5SShengzhou Liu  * the maximum mapped by the Linux kernel during initialization.
834254887a5SShengzhou Liu  */
835254887a5SShengzhou Liu #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
836254887a5SShengzhou Liu #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
837254887a5SShengzhou Liu 
838254887a5SShengzhou Liu #ifdef CONFIG_CMD_KGDB
839254887a5SShengzhou Liu #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
840254887a5SShengzhou Liu #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
841254887a5SShengzhou Liu #endif
842254887a5SShengzhou Liu 
843254887a5SShengzhou Liu /*
844254887a5SShengzhou Liu  * Environment Configuration
845254887a5SShengzhou Liu  */
846254887a5SShengzhou Liu #define CONFIG_ROOTPATH	 "/opt/nfsroot"
847254887a5SShengzhou Liu #define CONFIG_BOOTFILE	 "uImage"
848254887a5SShengzhou Liu #define CONFIG_UBOOTPATH "u-boot.bin"	/* U-Boot image on TFTP server */
849254887a5SShengzhou Liu 
850254887a5SShengzhou Liu /* default location for tftp and bootm */
851254887a5SShengzhou Liu #define CONFIG_LOADADDR		1000000
852254887a5SShengzhou Liu #define CONFIG_BAUDRATE		115200
853254887a5SShengzhou Liu #define CONFIG_BOOTDELAY	10	/* -1 disables auto-boot */
854254887a5SShengzhou Liu #define __USB_PHY_TYPE		utmi
855254887a5SShengzhou Liu 
856254887a5SShengzhou Liu #define	CONFIG_EXTRA_ENV_SETTINGS				\
857254887a5SShengzhou Liu 	"hwconfig=fsl_ddr:"					\
858254887a5SShengzhou Liu 	"ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","	\
859254887a5SShengzhou Liu 	"bank_intlv=auto;"					\
860254887a5SShengzhou Liu 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
861254887a5SShengzhou Liu 	"netdev=eth0\0"						\
862254887a5SShengzhou Liu 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
863254887a5SShengzhou Liu 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
864254887a5SShengzhou Liu 	"tftpflash=tftpboot $loadaddr $uboot && "		\
865254887a5SShengzhou Liu 	"protect off $ubootaddr +$filesize && "			\
866254887a5SShengzhou Liu 	"erase $ubootaddr +$filesize && "			\
867254887a5SShengzhou Liu 	"cp.b $loadaddr $ubootaddr $filesize && "		\
868254887a5SShengzhou Liu 	"protect on $ubootaddr +$filesize && "			\
869254887a5SShengzhou Liu 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
870254887a5SShengzhou Liu 	"consoledev=ttyS0\0"					\
871254887a5SShengzhou Liu 	"ramdiskaddr=2000000\0"					\
872254887a5SShengzhou Liu 	"ramdiskfile=t2080qds/ramdisk.uboot\0"			\
873254887a5SShengzhou Liu 	"fdtaddr=c00000\0"					\
874254887a5SShengzhou Liu 	"fdtfile=t2080qds/t2080qds.dtb\0"			\
8753246584dSKim Phillips 	"bdev=sda3\0"
876254887a5SShengzhou Liu 
877254887a5SShengzhou Liu /*
878254887a5SShengzhou Liu  * For emulation this causes u-boot to jump to the start of the
879254887a5SShengzhou Liu  * proof point app code automatically
880254887a5SShengzhou Liu  */
881254887a5SShengzhou Liu #define CONFIG_PROOF_POINTS				\
882254887a5SShengzhou Liu 	"setenv bootargs root=/dev/$bdev rw "		\
883254887a5SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
884254887a5SShengzhou Liu 	"cpu 1 release 0x29000000 - - -;"		\
885254887a5SShengzhou Liu 	"cpu 2 release 0x29000000 - - -;"		\
886254887a5SShengzhou Liu 	"cpu 3 release 0x29000000 - - -;"		\
887254887a5SShengzhou Liu 	"cpu 4 release 0x29000000 - - -;"		\
888254887a5SShengzhou Liu 	"cpu 5 release 0x29000000 - - -;"		\
889254887a5SShengzhou Liu 	"cpu 6 release 0x29000000 - - -;"		\
890254887a5SShengzhou Liu 	"cpu 7 release 0x29000000 - - -;"		\
891254887a5SShengzhou Liu 	"go 0x29000000"
892254887a5SShengzhou Liu 
893254887a5SShengzhou Liu #define CONFIG_HVBOOT				\
894254887a5SShengzhou Liu 	"setenv bootargs config-addr=0x60000000; "	\
895254887a5SShengzhou Liu 	"bootm 0x01000000 - 0x00f00000"
896254887a5SShengzhou Liu 
897254887a5SShengzhou Liu #define CONFIG_ALU				\
898254887a5SShengzhou Liu 	"setenv bootargs root=/dev/$bdev rw "		\
899254887a5SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
900254887a5SShengzhou Liu 	"cpu 1 release 0x01000000 - - -;"		\
901254887a5SShengzhou Liu 	"cpu 2 release 0x01000000 - - -;"		\
902254887a5SShengzhou Liu 	"cpu 3 release 0x01000000 - - -;"		\
903254887a5SShengzhou Liu 	"cpu 4 release 0x01000000 - - -;"		\
904254887a5SShengzhou Liu 	"cpu 5 release 0x01000000 - - -;"		\
905254887a5SShengzhou Liu 	"cpu 6 release 0x01000000 - - -;"		\
906254887a5SShengzhou Liu 	"cpu 7 release 0x01000000 - - -;"		\
907254887a5SShengzhou Liu 	"go 0x01000000"
908254887a5SShengzhou Liu 
909254887a5SShengzhou Liu #define CONFIG_LINUX				\
910254887a5SShengzhou Liu 	"setenv bootargs root=/dev/ram rw "		\
911254887a5SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
912254887a5SShengzhou Liu 	"setenv ramdiskaddr 0x02000000;"		\
913254887a5SShengzhou Liu 	"setenv fdtaddr 0x00c00000;"			\
914254887a5SShengzhou Liu 	"setenv loadaddr 0x1000000;"			\
915254887a5SShengzhou Liu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
916254887a5SShengzhou Liu 
917254887a5SShengzhou Liu #define CONFIG_HDBOOT					\
918254887a5SShengzhou Liu 	"setenv bootargs root=/dev/$bdev rw "		\
919254887a5SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
920254887a5SShengzhou Liu 	"tftp $loadaddr $bootfile;"			\
921254887a5SShengzhou Liu 	"tftp $fdtaddr $fdtfile;"			\
922254887a5SShengzhou Liu 	"bootm $loadaddr - $fdtaddr"
923254887a5SShengzhou Liu 
924254887a5SShengzhou Liu #define CONFIG_NFSBOOTCOMMAND			\
925254887a5SShengzhou Liu 	"setenv bootargs root=/dev/nfs rw "	\
926254887a5SShengzhou Liu 	"nfsroot=$serverip:$rootpath "		\
927254887a5SShengzhou Liu 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
928254887a5SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
929254887a5SShengzhou Liu 	"tftp $loadaddr $bootfile;"		\
930254887a5SShengzhou Liu 	"tftp $fdtaddr $fdtfile;"		\
931254887a5SShengzhou Liu 	"bootm $loadaddr - $fdtaddr"
932254887a5SShengzhou Liu 
933254887a5SShengzhou Liu #define CONFIG_RAMBOOTCOMMAND				\
934254887a5SShengzhou Liu 	"setenv bootargs root=/dev/ram rw "		\
935254887a5SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
936254887a5SShengzhou Liu 	"tftp $ramdiskaddr $ramdiskfile;"		\
937254887a5SShengzhou Liu 	"tftp $loadaddr $bootfile;"			\
938254887a5SShengzhou Liu 	"tftp $fdtaddr $fdtfile;"			\
939254887a5SShengzhou Liu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
940254887a5SShengzhou Liu 
941254887a5SShengzhou Liu #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
942254887a5SShengzhou Liu 
943254887a5SShengzhou Liu #ifdef CONFIG_SECURE_BOOT
944254887a5SShengzhou Liu #include <asm/fsl_secure_boot.h>
945789490b6SRuchika Gupta #define CONFIG_CMD_BLOB
946254887a5SShengzhou Liu #undef CONFIG_CMD_USB
947254887a5SShengzhou Liu #endif
948254887a5SShengzhou Liu 
949254887a5SShengzhou Liu #endif	/* __T208xQDS_H */
950