xref: /rk3399_rockchip-uboot/include/configs/T208xQDS.h (revision 6b7679c8d2b92cd7e4e8dad6f2ff84ce36ec2c5e)
1254887a5SShengzhou Liu /*
2254887a5SShengzhou Liu  * Copyright 2011-2013 Freescale Semiconductor, Inc.
3254887a5SShengzhou Liu  *
4254887a5SShengzhou Liu  * SPDX-License-Identifier:     GPL-2.0+
5254887a5SShengzhou Liu  */
6254887a5SShengzhou Liu 
7254887a5SShengzhou Liu /*
8254887a5SShengzhou Liu  * T2080/T2081 QDS board configuration file
9254887a5SShengzhou Liu  */
10254887a5SShengzhou Liu 
11254887a5SShengzhou Liu #ifndef __T208xQDS_H
12254887a5SShengzhou Liu #define __T208xQDS_H
13254887a5SShengzhou Liu 
14254887a5SShengzhou Liu #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
15254887a5SShengzhou Liu #define CONFIG_MMC
16254887a5SShengzhou Liu #define CONFIG_SPI_FLASH
17254887a5SShengzhou Liu #define CONFIG_USB_EHCI
18254887a5SShengzhou Liu #if defined(CONFIG_PPC_T2080)
19254887a5SShengzhou Liu #define CONFIG_T2080QDS
20254887a5SShengzhou Liu #define CONFIG_FSL_SATA_V2
21254887a5SShengzhou Liu #define CONFIG_SYS_SRIO		/* Enable Serial RapidIO Support */
22254887a5SShengzhou Liu #define CONFIG_SRIO1		/* SRIO port 1 */
23254887a5SShengzhou Liu #define CONFIG_SRIO2		/* SRIO port 2 */
24254887a5SShengzhou Liu #elif defined(CONFIG_PPC_T2081)
25254887a5SShengzhou Liu #define CONFIG_T2081QDS
26254887a5SShengzhou Liu #endif
27254887a5SShengzhou Liu 
28254887a5SShengzhou Liu /* High Level Configuration Options */
29254887a5SShengzhou Liu #define CONFIG_PHYS_64BIT
30254887a5SShengzhou Liu #define CONFIG_BOOKE
31254887a5SShengzhou Liu #define CONFIG_E500		/* BOOKE e500 family */
32254887a5SShengzhou Liu #define CONFIG_E500MC		/* BOOKE e500mc family */
33254887a5SShengzhou Liu #define CONFIG_SYS_BOOK3E_HV	/* Category E.HV supported */
34254887a5SShengzhou Liu #define CONFIG_MP		/* support multiple processors */
35254887a5SShengzhou Liu #define CONFIG_ENABLE_36BIT_PHYS
36254887a5SShengzhou Liu 
37254887a5SShengzhou Liu #ifdef CONFIG_PHYS_64BIT
38254887a5SShengzhou Liu #define CONFIG_ADDR_MAP 1
39254887a5SShengzhou Liu #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
40254887a5SShengzhou Liu #endif
41254887a5SShengzhou Liu 
42254887a5SShengzhou Liu #define CONFIG_SYS_FSL_CPC	/* Corenet Platform Cache */
43254887a5SShengzhou Liu #define CONFIG_SYS_NUM_CPC	CONFIG_NUM_DDR_CONTROLLERS
44254887a5SShengzhou Liu #define CONFIG_FSL_IFC		/* Enable IFC Support */
45254887a5SShengzhou Liu #define CONFIG_FSL_LAW		/* Use common FSL init code */
46254887a5SShengzhou Liu #define CONFIG_ENV_OVERWRITE
47254887a5SShengzhou Liu 
48254887a5SShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL
49254887a5SShengzhou Liu #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
50254887a5SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
51254887a5SShengzhou Liu #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t208xqds/t208x_pbi.cfg
52254887a5SShengzhou Liu #if defined(CONFIG_PPC_T2080)
53254887a5SShengzhou Liu #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t208xqds/t2080_rcw.cfg
54254887a5SShengzhou Liu #elif defined(CONFIG_PPC_T2081)
55254887a5SShengzhou Liu #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t208xqds/t2081_rcw.cfg
56254887a5SShengzhou Liu #endif
57254887a5SShengzhou Liu #endif
58254887a5SShengzhou Liu 
59254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_MASTER
60254887a5SShengzhou Liu #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
61254887a5SShengzhou Liu /* Set 1M boot space */
62254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
63254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
64254887a5SShengzhou Liu 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
65254887a5SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
66254887a5SShengzhou Liu #define CONFIG_SYS_NO_FLASH
67254887a5SShengzhou Liu #endif
68254887a5SShengzhou Liu 
69254887a5SShengzhou Liu #ifndef CONFIG_SYS_TEXT_BASE
70254887a5SShengzhou Liu #define CONFIG_SYS_TEXT_BASE	0xeff40000
71254887a5SShengzhou Liu #endif
72254887a5SShengzhou Liu 
73254887a5SShengzhou Liu #ifndef CONFIG_RESET_VECTOR_ADDRESS
74254887a5SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
75254887a5SShengzhou Liu #endif
76254887a5SShengzhou Liu 
77254887a5SShengzhou Liu /*
78254887a5SShengzhou Liu  * These can be toggled for performance analysis, otherwise use default.
79254887a5SShengzhou Liu  */
80254887a5SShengzhou Liu #define CONFIG_SYS_CACHE_STASHING
81254887a5SShengzhou Liu #define CONFIG_BTB		/* toggle branch predition */
82254887a5SShengzhou Liu #define CONFIG_DDR_ECC
83254887a5SShengzhou Liu #ifdef CONFIG_DDR_ECC
84254887a5SShengzhou Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
85254887a5SShengzhou Liu #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
86254887a5SShengzhou Liu #endif
87254887a5SShengzhou Liu 
88254887a5SShengzhou Liu #ifdef CONFIG_SYS_NO_FLASH
89254887a5SShengzhou Liu #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
90254887a5SShengzhou Liu #define CONFIG_ENV_IS_NOWHERE
91254887a5SShengzhou Liu #endif
92254887a5SShengzhou Liu #else
93254887a5SShengzhou Liu #define CONFIG_FLASH_CFI_DRIVER
94254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_CFI
95254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
96254887a5SShengzhou Liu #endif
97254887a5SShengzhou Liu 
98254887a5SShengzhou Liu #if defined(CONFIG_SPIFLASH)
99254887a5SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC
100254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_SPI_FLASH
101254887a5SShengzhou Liu #define CONFIG_ENV_SPI_BUS	0
102254887a5SShengzhou Liu #define CONFIG_ENV_SPI_CS	0
103254887a5SShengzhou Liu #define CONFIG_ENV_SPI_MAX_HZ	10000000
104254887a5SShengzhou Liu #define CONFIG_ENV_SPI_MODE	0
105254887a5SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000	   /* 8KB */
106254887a5SShengzhou Liu #define CONFIG_ENV_OFFSET	0x100000   /* 1MB */
107254887a5SShengzhou Liu #define CONFIG_ENV_SECT_SIZE	0x10000
108254887a5SShengzhou Liu #elif defined(CONFIG_SDCARD)
109254887a5SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC
110254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_MMC
111254887a5SShengzhou Liu #define CONFIG_SYS_MMC_ENV_DEV	0
112254887a5SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
113254887a5SShengzhou Liu #define CONFIG_ENV_OFFSET	(512 * 1658)
114254887a5SShengzhou Liu #elif defined(CONFIG_NAND)
115254887a5SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC
116254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_NAND
117254887a5SShengzhou Liu #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
118254887a5SShengzhou Liu #define CONFIG_ENV_OFFSET	(7 * CONFIG_SYS_NAND_BLOCK_SIZE)
119254887a5SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
120254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_REMOTE
121254887a5SShengzhou Liu #define CONFIG_ENV_ADDR		0xffe20000
122254887a5SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
123254887a5SShengzhou Liu #elif defined(CONFIG_ENV_IS_NOWHERE)
124254887a5SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
125254887a5SShengzhou Liu #else
126254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_FLASH
127254887a5SShengzhou Liu #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
128254887a5SShengzhou Liu #define CONFIG_ENV_SIZE		0x2000
129254887a5SShengzhou Liu #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
130254887a5SShengzhou Liu #endif
131254887a5SShengzhou Liu 
132254887a5SShengzhou Liu #ifndef __ASSEMBLY__
133254887a5SShengzhou Liu unsigned long get_board_sys_clk(void);
134254887a5SShengzhou Liu unsigned long get_board_ddr_clk(void);
135254887a5SShengzhou Liu #endif
136254887a5SShengzhou Liu 
137254887a5SShengzhou Liu #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk()
138254887a5SShengzhou Liu #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
139254887a5SShengzhou Liu 
140254887a5SShengzhou Liu /*
141254887a5SShengzhou Liu  * Config the L3 Cache as L3 SRAM
142254887a5SShengzhou Liu  */
143254887a5SShengzhou Liu #define CONFIG_SYS_INIT_L3_ADDR	 CONFIG_RAMBOOT_TEXT_BASE
144254887a5SShengzhou Liu 
145254887a5SShengzhou Liu #define CONFIG_SYS_DCSRBAR	0xf0000000
146254887a5SShengzhou Liu #define CONFIG_SYS_DCSRBAR_PHYS	0xf00000000ull
147254887a5SShengzhou Liu 
148254887a5SShengzhou Liu /* EEPROM */
149254887a5SShengzhou Liu #define CONFIG_ID_EEPROM
150254887a5SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_NXID
151254887a5SShengzhou Liu #define CONFIG_SYS_EEPROM_BUS_NUM	0
152254887a5SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
153254887a5SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
154254887a5SShengzhou Liu 
155254887a5SShengzhou Liu /*
156254887a5SShengzhou Liu  * DDR Setup
157254887a5SShengzhou Liu  */
158254887a5SShengzhou Liu #define CONFIG_VERY_BIG_RAM
159254887a5SShengzhou Liu #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
160254887a5SShengzhou Liu #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
161254887a5SShengzhou Liu #define CONFIG_DIMM_SLOTS_PER_CTLR	1
162254887a5SShengzhou Liu #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
163254887a5SShengzhou Liu #define CONFIG_DDR_SPD
164254887a5SShengzhou Liu #define CONFIG_SYS_FSL_DDR3
165254887a5SShengzhou Liu #undef CONFIG_FSL_DDR_INTERACTIVE
166254887a5SShengzhou Liu #define CONFIG_SYS_SPD_BUS_NUM	0
167254887a5SShengzhou Liu #define CONFIG_SYS_SDRAM_SIZE	2048	/* for fixed parameter use */
168254887a5SShengzhou Liu #define SPD_EEPROM_ADDRESS1	0x51
169254887a5SShengzhou Liu #define SPD_EEPROM_ADDRESS2	0x52
170254887a5SShengzhou Liu #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1
171254887a5SShengzhou Liu #define CTRL_INTLV_PREFERED	cacheline
172254887a5SShengzhou Liu 
173254887a5SShengzhou Liu /*
174254887a5SShengzhou Liu  * IFC Definitions
175254887a5SShengzhou Liu  */
176254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_BASE		0xe0000000
177254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
178254887a5SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
179254887a5SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
180254887a5SShengzhou Liu 				+ 0x8000000) | \
181254887a5SShengzhou Liu 				CSPR_PORT_SIZE_16 | \
182254887a5SShengzhou Liu 				CSPR_MSEL_NOR | \
183254887a5SShengzhou Liu 				CSPR_V)
184254887a5SShengzhou Liu #define CONFIG_SYS_NOR1_CSPR_EXT	(0xf)
185254887a5SShengzhou Liu #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
186254887a5SShengzhou Liu 				CSPR_PORT_SIZE_16 | \
187254887a5SShengzhou Liu 				CSPR_MSEL_NOR | \
188254887a5SShengzhou Liu 				CSPR_V)
189254887a5SShengzhou Liu #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
190254887a5SShengzhou Liu /* NOR Flash Timing Params */
191254887a5SShengzhou Liu #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
192254887a5SShengzhou Liu 
193254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
194254887a5SShengzhou Liu 				FTIM0_NOR_TEADC(0x5) | \
195254887a5SShengzhou Liu 				FTIM0_NOR_TEAHC(0x5))
196254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
197254887a5SShengzhou Liu 				FTIM1_NOR_TRAD_NOR(0x1A) |\
198254887a5SShengzhou Liu 				FTIM1_NOR_TSEQRAD_NOR(0x13))
199254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
200254887a5SShengzhou Liu 				FTIM2_NOR_TCH(0x4) | \
201254887a5SShengzhou Liu 				FTIM2_NOR_TWPH(0x0E) | \
202254887a5SShengzhou Liu 				FTIM2_NOR_TWP(0x1c))
203254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM3	0x0
204254887a5SShengzhou Liu 
205254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_QUIET_TEST
206254887a5SShengzhou Liu #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
207254887a5SShengzhou Liu 
208254887a5SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
209254887a5SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
210254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
211254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
212254887a5SShengzhou Liu 
213254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_EMPTY_INFO
214254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS \
215254887a5SShengzhou Liu 					+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
216254887a5SShengzhou Liu 
217254887a5SShengzhou Liu #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
218254887a5SShengzhou Liu #define QIXIS_BASE			0xffdf0000
219254887a5SShengzhou Liu #define QIXIS_LBMAP_SWITCH		6
220254887a5SShengzhou Liu #define QIXIS_LBMAP_MASK		0x0f
221254887a5SShengzhou Liu #define QIXIS_LBMAP_SHIFT		0
222254887a5SShengzhou Liu #define QIXIS_LBMAP_DFLTBANK		0x00
223254887a5SShengzhou Liu #define QIXIS_LBMAP_ALTBANK		0x04
224254887a5SShengzhou Liu #define QIXIS_RST_CTL_RESET		0x83
225254887a5SShengzhou Liu #define QIXIS_RST_FORCE_MEM		0x1
226254887a5SShengzhou Liu #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
227254887a5SShengzhou Liu #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
228254887a5SShengzhou Liu #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
229254887a5SShengzhou Liu #define QIXIS_BASE_PHYS		(0xf00000000ull | QIXIS_BASE)
230254887a5SShengzhou Liu 
231254887a5SShengzhou Liu #define CONFIG_SYS_CSPR3_EXT	(0xf)
232254887a5SShengzhou Liu #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
233254887a5SShengzhou Liu 				| CSPR_PORT_SIZE_8 \
234254887a5SShengzhou Liu 				| CSPR_MSEL_GPCM \
235254887a5SShengzhou Liu 				| CSPR_V)
236254887a5SShengzhou Liu #define CONFIG_SYS_AMASK3	IFC_AMASK(4*1024)
237254887a5SShengzhou Liu #define CONFIG_SYS_CSOR3	0x0
238254887a5SShengzhou Liu /* QIXIS Timing parameters for IFC CS3 */
239254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
240254887a5SShengzhou Liu 					FTIM0_GPCM_TEADC(0x0e) | \
241254887a5SShengzhou Liu 					FTIM0_GPCM_TEAHC(0x0e))
242254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
243254887a5SShengzhou Liu 					FTIM1_GPCM_TRAD(0x3f))
244254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
245*6b7679c8SShengzhou Liu 					FTIM2_GPCM_TCH(0x8) | \
246254887a5SShengzhou Liu 					FTIM2_GPCM_TWP(0x1f))
247254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM3		0x0
248254887a5SShengzhou Liu 
249254887a5SShengzhou Liu /* NAND Flash on IFC */
250254887a5SShengzhou Liu #define CONFIG_NAND_FSL_IFC
251254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BASE		0xff800000
252254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
253254887a5SShengzhou Liu 
254254887a5SShengzhou Liu #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
255254887a5SShengzhou Liu #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
256254887a5SShengzhou Liu 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
257254887a5SShengzhou Liu 				| CSPR_MSEL_NAND	 /* MSEL = NAND */ \
258254887a5SShengzhou Liu 				| CSPR_V)
259254887a5SShengzhou Liu #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
260254887a5SShengzhou Liu 
261254887a5SShengzhou Liu #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
262254887a5SShengzhou Liu 				| CSOR_NAND_ECC_DEC_EN	/* ECC on decode */ \
263254887a5SShengzhou Liu 				| CSOR_NAND_ECC_MODE_4	/* 4-bit ECC */	    \
264254887a5SShengzhou Liu 				| CSOR_NAND_RAL_3	/* RAL = 2Byes */   \
265254887a5SShengzhou Liu 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */\
266254887a5SShengzhou Liu 				| CSOR_NAND_SPRZ_64	/* Spare size = 64 */\
267254887a5SShengzhou Liu 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
268254887a5SShengzhou Liu 
269254887a5SShengzhou Liu #define CONFIG_SYS_NAND_ONFI_DETECTION
270254887a5SShengzhou Liu 
271254887a5SShengzhou Liu /* ONFI NAND Flash mode0 Timing Params */
272254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
273254887a5SShengzhou Liu 					FTIM0_NAND_TWP(0x18)    | \
274254887a5SShengzhou Liu 					FTIM0_NAND_TWCHT(0x07)  | \
275254887a5SShengzhou Liu 					FTIM0_NAND_TWH(0x0a))
276254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
277254887a5SShengzhou Liu 					FTIM1_NAND_TWBE(0x39)   | \
278254887a5SShengzhou Liu 					FTIM1_NAND_TRR(0x0e)    | \
279254887a5SShengzhou Liu 					FTIM1_NAND_TRP(0x18))
280254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f)  | \
281254887a5SShengzhou Liu 					FTIM2_NAND_TREH(0x0a)   | \
282254887a5SShengzhou Liu 					FTIM2_NAND_TWHRE(0x1e))
283254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM3		0x0
284254887a5SShengzhou Liu 
285254887a5SShengzhou Liu #define CONFIG_SYS_NAND_DDR_LAW		11
286254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
287254887a5SShengzhou Liu #define CONFIG_SYS_MAX_NAND_DEVICE	1
288254887a5SShengzhou Liu #define CONFIG_MTD_NAND_VERIFY_WRITE
289254887a5SShengzhou Liu #define CONFIG_CMD_NAND
290254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
291254887a5SShengzhou Liu 
292254887a5SShengzhou Liu #if defined(CONFIG_NAND)
293254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
294254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
295254887a5SShengzhou Liu #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
296254887a5SShengzhou Liu #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
297254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
298254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
299254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
300254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
301254887a5SShengzhou Liu #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR0_CSPR_EXT
302254887a5SShengzhou Liu #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR0_CSPR
303254887a5SShengzhou Liu #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
304254887a5SShengzhou Liu #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
305254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
306254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
307254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
308254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
309254887a5SShengzhou Liu #else
310254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
311254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
312254887a5SShengzhou Liu #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
313254887a5SShengzhou Liu #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
314254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
315254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
316254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
317254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
318254887a5SShengzhou Liu #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
319254887a5SShengzhou Liu #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
320254887a5SShengzhou Liu #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
321254887a5SShengzhou Liu #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
322254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
323254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
324254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
325254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
326254887a5SShengzhou Liu #endif
327254887a5SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
328254887a5SShengzhou Liu #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
329254887a5SShengzhou Liu #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
330254887a5SShengzhou Liu #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
331254887a5SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
332254887a5SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
333254887a5SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
334254887a5SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
335254887a5SShengzhou Liu 
336254887a5SShengzhou Liu #if defined(CONFIG_RAMBOOT_PBL)
337254887a5SShengzhou Liu #define CONFIG_SYS_RAMBOOT
338254887a5SShengzhou Liu #endif
339254887a5SShengzhou Liu 
340254887a5SShengzhou Liu #define CONFIG_SYS_MONITOR_BASE	 CONFIG_SYS_TEXT_BASE
341254887a5SShengzhou Liu #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
342254887a5SShengzhou Liu #define CONFIG_MISC_INIT_R
343254887a5SShengzhou Liu #define CONFIG_HWCONFIG
344254887a5SShengzhou Liu 
345254887a5SShengzhou Liu /* define to use L1 as initial stack */
346254887a5SShengzhou Liu #define CONFIG_L1_INIT_RAM
347254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_LOCK
348254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000 /* Initial L1 address */
349254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
350254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe0ec000
351254887a5SShengzhou Liu /* The assembler doesn't like typecast */
352254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
353254887a5SShengzhou Liu 			((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
354254887a5SShengzhou Liu 			CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
355254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
356254887a5SShengzhou Liu #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
357254887a5SShengzhou Liu 						GENERATED_GBL_DATA_SIZE)
358254887a5SShengzhou Liu #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
359254887a5SShengzhou Liu #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
360254887a5SShengzhou Liu #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
361254887a5SShengzhou Liu 
362254887a5SShengzhou Liu /*
363254887a5SShengzhou Liu  * Serial Port
364254887a5SShengzhou Liu  */
365254887a5SShengzhou Liu #define CONFIG_CONS_INDEX		1
366254887a5SShengzhou Liu #define CONFIG_SYS_NS16550
367254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_SERIAL
368254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_REG_SIZE	1
369254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
370254887a5SShengzhou Liu #define CONFIG_SYS_BAUDRATE_TABLE	\
371254887a5SShengzhou Liu 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
372254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
373254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
374254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
375254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
376254887a5SShengzhou Liu 
377254887a5SShengzhou Liu /* Use the HUSH parser */
378254887a5SShengzhou Liu #define CONFIG_SYS_HUSH_PARSER
379254887a5SShengzhou Liu #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
380254887a5SShengzhou Liu 
381254887a5SShengzhou Liu /* pass open firmware flat tree */
382254887a5SShengzhou Liu #define CONFIG_OF_LIBFDT
383254887a5SShengzhou Liu #define CONFIG_OF_BOARD_SETUP
384254887a5SShengzhou Liu #define CONFIG_OF_STDOUT_VIA_ALIAS
385254887a5SShengzhou Liu 
386254887a5SShengzhou Liu /* new uImage format support */
387254887a5SShengzhou Liu #define CONFIG_FIT
388254887a5SShengzhou Liu #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
389254887a5SShengzhou Liu 
390254887a5SShengzhou Liu /*
391254887a5SShengzhou Liu  * I2C
392254887a5SShengzhou Liu  */
393254887a5SShengzhou Liu #define CONFIG_SYS_I2C
394254887a5SShengzhou Liu #define CONFIG_SYS_I2C_FSL
395254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SLAVE   0x7F
396254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SLAVE  0x7F
397254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SLAVE  0x7F
398254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SLAVE  0x7F
399254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C_OFFSET  0x118000
400254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
401254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
402254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
403254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SPEED   100000
404254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED  100000
405254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SPEED  100000
406254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SPEED  100000
407254887a5SShengzhou Liu #define I2C_MUX_PCA_ADDR_PRI	0x77 /* I2C bus multiplexer,primary */
408254887a5SShengzhou Liu #define I2C_MUX_PCA_ADDR_SEC1	0x75 /* I2C bus multiplexer,secondary 1 */
409254887a5SShengzhou Liu #define I2C_MUX_PCA_ADDR_SEC2	0x76 /* I2C bus multiplexer,secondary 2 */
410254887a5SShengzhou Liu #define I2C_MUX_CH_DEFAULT	0x8
411254887a5SShengzhou Liu 
412254887a5SShengzhou Liu 
413254887a5SShengzhou Liu /*
414254887a5SShengzhou Liu  * RapidIO
415254887a5SShengzhou Liu  */
416254887a5SShengzhou Liu #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
417254887a5SShengzhou Liu #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
418254887a5SShengzhou Liu #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000 /* 256M */
419254887a5SShengzhou Liu #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
420254887a5SShengzhou Liu #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
421254887a5SShengzhou Liu #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000 /* 256M */
422254887a5SShengzhou Liu /*
423254887a5SShengzhou Liu  * for slave u-boot IMAGE instored in master memory space,
424254887a5SShengzhou Liu  * PHYS must be aligned based on the SIZE
425254887a5SShengzhou Liu  */
426254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull
427254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull
428254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x80000 /* 512K */
429254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull
430254887a5SShengzhou Liu /*
431254887a5SShengzhou Liu  * for slave UCODE and ENV instored in master memory space,
432254887a5SShengzhou Liu  * PHYS must be aligned based on the SIZE
433254887a5SShengzhou Liu  */
434254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull
435254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
436254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000	/* 256K */
437254887a5SShengzhou Liu 
438254887a5SShengzhou Liu /* slave core release by master*/
439254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
440254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
441254887a5SShengzhou Liu 
442254887a5SShengzhou Liu /*
443254887a5SShengzhou Liu  * SRIO_PCIE_BOOT - SLAVE
444254887a5SShengzhou Liu  */
445254887a5SShengzhou Liu #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
446254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
447254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
448254887a5SShengzhou Liu 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
449254887a5SShengzhou Liu #endif
450254887a5SShengzhou Liu 
451254887a5SShengzhou Liu /*
452254887a5SShengzhou Liu  * eSPI - Enhanced SPI
453254887a5SShengzhou Liu  */
454254887a5SShengzhou Liu #ifdef CONFIG_SPI_FLASH
455254887a5SShengzhou Liu #define CONFIG_FSL_ESPI
456254887a5SShengzhou Liu #define CONFIG_SPI_FLASH_SST
457254887a5SShengzhou Liu #define CONFIG_SPI_FLASH_STMICRO
458254887a5SShengzhou Liu #if defined(CONFIG_T2080QDS)
459254887a5SShengzhou Liu #define CONFIG_SPI_FLASH_SPANSION
460254887a5SShengzhou Liu #elif defined(CONFIG_T2081QDS)
461254887a5SShengzhou Liu #define CONFIG_SPI_FLASH_EON
462254887a5SShengzhou Liu #endif
463254887a5SShengzhou Liu 
464254887a5SShengzhou Liu #define CONFIG_CMD_SF
465254887a5SShengzhou Liu #define CONFIG_SF_DEFAULT_SPEED	 10000000
466254887a5SShengzhou Liu #define CONFIG_SF_DEFAULT_MODE	  0
467254887a5SShengzhou Liu #endif
468254887a5SShengzhou Liu 
469254887a5SShengzhou Liu /*
470254887a5SShengzhou Liu  * General PCI
471254887a5SShengzhou Liu  * Memory space is mapped 1-1, but I/O space must start from 0.
472254887a5SShengzhou Liu  */
473254887a5SShengzhou Liu #define CONFIG_PCI		/* Enable PCI/PCIE */
474254887a5SShengzhou Liu #define CONFIG_PCIE1		/* PCIE controler 1 */
475254887a5SShengzhou Liu #define CONFIG_PCIE2		/* PCIE controler 2 */
476254887a5SShengzhou Liu #define CONFIG_PCIE3		/* PCIE controler 3 */
477254887a5SShengzhou Liu #define CONFIG_PCIE4		/* PCIE controler 4 */
478254887a5SShengzhou Liu #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
479254887a5SShengzhou Liu #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
480254887a5SShengzhou Liu /* controller 1, direct to uli, tgtid 3, Base address 20000 */
481254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
482254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
483254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
484254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000      /* 512M */
485254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
486254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
487254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
488254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
489254887a5SShengzhou Liu 
490254887a5SShengzhou Liu /* controller 2, Slot 2, tgtid 2, Base address 201000 */
491254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
492254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
493254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
494254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000 /* 256M */
495254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
496254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
497254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
498254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
499254887a5SShengzhou Liu 
500254887a5SShengzhou Liu /* controller 3, Slot 1, tgtid 1, Base address 202000 */
501254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_VIRT	0xb0000000
502254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
503254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc30000000ull
504254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_SIZE	0x10000000	/* 256M */
505254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
506254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
507254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
508254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
509254887a5SShengzhou Liu 
510254887a5SShengzhou Liu /* controller 4, Base address 203000 */
511254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
512254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
513254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc40000000ull
514254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_SIZE	0x10000000	/* 256M */
515254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
516254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
517254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
518254887a5SShengzhou Liu 
519254887a5SShengzhou Liu #ifdef CONFIG_PCI
520254887a5SShengzhou Liu #define CONFIG_PCI_INDIRECT_BRIDGE
521254887a5SShengzhou Liu #define CONFIG_FSL_PCIE_RESET	   /* need PCIe reset errata */
522254887a5SShengzhou Liu #define CONFIG_NET_MULTI
523254887a5SShengzhou Liu #define CONFIG_E1000
524254887a5SShengzhou Liu #define CONFIG_PCI_PNP		/* do pci plug-and-play */
525254887a5SShengzhou Liu #define CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
526254887a5SShengzhou Liu #define CONFIG_DOS_PARTITION
527254887a5SShengzhou Liu #endif
528254887a5SShengzhou Liu 
529254887a5SShengzhou Liu /* Qman/Bman */
530254887a5SShengzhou Liu #ifndef CONFIG_NOBQFMAN
531254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
532254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_NUM_PORTALS	18
533254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
534254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
535254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
536254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_NUM_PORTALS	18
537254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
538254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
539254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
540254887a5SShengzhou Liu 
541254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_FMAN
542254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_PME
543254887a5SShengzhou Liu #define CONFIG_SYS_PMAN
544254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_DCE
545254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_RMAN		/* RMan */
546254887a5SShengzhou Liu #define CONFIG_SYS_INTERLAKEN
547254887a5SShengzhou Liu 
548254887a5SShengzhou Liu /* Default address of microcode for the Linux Fman driver */
549254887a5SShengzhou Liu #if defined(CONFIG_SPIFLASH)
550254887a5SShengzhou Liu /*
551254887a5SShengzhou Liu  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
552254887a5SShengzhou Liu  * env, so we got 0x110000.
553254887a5SShengzhou Liu  */
554254887a5SShengzhou Liu #define CONFIG_SYS_QE_FW_IN_SPIFLASH
555254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_ADDR	0x110000
556254887a5SShengzhou Liu #elif defined(CONFIG_SDCARD)
557254887a5SShengzhou Liu /*
558254887a5SShengzhou Liu  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
559254887a5SShengzhou Liu  * about 825KB (1650 blocks), Env is stored after the image, and the env size is
560254887a5SShengzhou Liu  * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
561254887a5SShengzhou Liu  */
562254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
563254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_ADDR	(512 * 1680)
564254887a5SShengzhou Liu #elif defined(CONFIG_NAND)
565254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
566254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_ADDR	(8 * CONFIG_SYS_NAND_BLOCK_SIZE)
567254887a5SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
568254887a5SShengzhou Liu /*
569254887a5SShengzhou Liu  * Slave has no ucode locally, it can fetch this from remote. When implementing
570254887a5SShengzhou Liu  * in two corenet boards, slave's ucode could be stored in master's memory
571254887a5SShengzhou Liu  * space, the address can be mapped from slave TLB->slave LAW->
572254887a5SShengzhou Liu  * slave SRIO or PCIE outbound window->master inbound window->
573254887a5SShengzhou Liu  * master LAW->the ucode address in master's memory space.
574254887a5SShengzhou Liu  */
575254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
576254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_ADDR	0xFFE00000
577254887a5SShengzhou Liu #else
578254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
579254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_ADDR	0xEFF00000
580254887a5SShengzhou Liu #endif
581254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
582254887a5SShengzhou Liu #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
583254887a5SShengzhou Liu #endif /* CONFIG_NOBQFMAN */
584254887a5SShengzhou Liu 
585254887a5SShengzhou Liu #ifdef CONFIG_SYS_DPAA_FMAN
586254887a5SShengzhou Liu #define CONFIG_FMAN_ENET
587254887a5SShengzhou Liu #define CONFIG_PHYLIB_10G
588254887a5SShengzhou Liu #define CONFIG_PHY_VITESSE
589254887a5SShengzhou Liu #define CONFIG_PHY_REALTEK
590254887a5SShengzhou Liu #define CONFIG_PHY_TERANETICS
591254887a5SShengzhou Liu #define RGMII_PHY1_ADDR	0x1
592254887a5SShengzhou Liu #define RGMII_PHY2_ADDR	0x2
593254887a5SShengzhou Liu #define FM1_10GEC1_PHY_ADDR	  0x3
594254887a5SShengzhou Liu #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
595254887a5SShengzhou Liu #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
596254887a5SShengzhou Liu #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
597254887a5SShengzhou Liu #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
598254887a5SShengzhou Liu #endif
599254887a5SShengzhou Liu 
600254887a5SShengzhou Liu #ifdef CONFIG_FMAN_ENET
601254887a5SShengzhou Liu #define CONFIG_MII		/* MII PHY management */
602254887a5SShengzhou Liu #define CONFIG_ETHPRIME		"FM1@DTSEC3"
603254887a5SShengzhou Liu #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
604254887a5SShengzhou Liu #endif
605254887a5SShengzhou Liu 
606254887a5SShengzhou Liu /*
607254887a5SShengzhou Liu  * SATA
608254887a5SShengzhou Liu  */
609254887a5SShengzhou Liu #ifdef CONFIG_FSL_SATA_V2
610254887a5SShengzhou Liu #define CONFIG_LIBATA
611254887a5SShengzhou Liu #define CONFIG_FSL_SATA
612254887a5SShengzhou Liu #define CONFIG_SYS_SATA_MAX_DEVICE	2
613254887a5SShengzhou Liu #define CONFIG_SATA1
614254887a5SShengzhou Liu #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
615254887a5SShengzhou Liu #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
616254887a5SShengzhou Liu #define CONFIG_SATA2
617254887a5SShengzhou Liu #define CONFIG_SYS_SATA2		CONFIG_SYS_MPC85xx_SATA2_ADDR
618254887a5SShengzhou Liu #define CONFIG_SYS_SATA2_FLAGS		FLAGS_DMA
619254887a5SShengzhou Liu #define CONFIG_LBA48
620254887a5SShengzhou Liu #define CONFIG_CMD_SATA
621254887a5SShengzhou Liu #define CONFIG_DOS_PARTITION
622254887a5SShengzhou Liu #define CONFIG_CMD_EXT2
623254887a5SShengzhou Liu #endif
624254887a5SShengzhou Liu 
625254887a5SShengzhou Liu /*
626254887a5SShengzhou Liu  * USB
627254887a5SShengzhou Liu  */
628254887a5SShengzhou Liu #ifdef CONFIG_USB_EHCI
629254887a5SShengzhou Liu #define CONFIG_CMD_USB
630254887a5SShengzhou Liu #define CONFIG_USB_STORAGE
631254887a5SShengzhou Liu #define CONFIG_USB_EHCI_FSL
632254887a5SShengzhou Liu #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
633254887a5SShengzhou Liu #define CONFIG_CMD_EXT2
634254887a5SShengzhou Liu #define CONFIG_HAS_FSL_DR_USB
635254887a5SShengzhou Liu #endif
636254887a5SShengzhou Liu 
637254887a5SShengzhou Liu /*
638254887a5SShengzhou Liu  * SDHC
639254887a5SShengzhou Liu  */
640254887a5SShengzhou Liu #ifdef CONFIG_MMC
641254887a5SShengzhou Liu #define CONFIG_CMD_MMC
642254887a5SShengzhou Liu #define CONFIG_FSL_ESDHC
643254887a5SShengzhou Liu #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
644254887a5SShengzhou Liu #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
645254887a5SShengzhou Liu #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
646254887a5SShengzhou Liu #define CONFIG_GENERIC_MMC
647254887a5SShengzhou Liu #define CONFIG_CMD_EXT2
648254887a5SShengzhou Liu #define CONFIG_CMD_FAT
649254887a5SShengzhou Liu #define CONFIG_DOS_PARTITION
650254887a5SShengzhou Liu #endif
651254887a5SShengzhou Liu 
652254887a5SShengzhou Liu /*
653254887a5SShengzhou Liu  * Environment
654254887a5SShengzhou Liu  */
655254887a5SShengzhou Liu #define CONFIG_LOADS_ECHO	/* echo on for serial download */
656254887a5SShengzhou Liu #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
657254887a5SShengzhou Liu 
658254887a5SShengzhou Liu /*
659254887a5SShengzhou Liu  * Command line configuration.
660254887a5SShengzhou Liu  */
661254887a5SShengzhou Liu #include <config_cmd_default.h>
662254887a5SShengzhou Liu 
663254887a5SShengzhou Liu #define CONFIG_CMD_DHCP
664254887a5SShengzhou Liu #define CONFIG_CMD_ELF
665254887a5SShengzhou Liu #define CONFIG_CMD_ERRATA
666254887a5SShengzhou Liu #define CONFIG_CMD_GREPENV
667254887a5SShengzhou Liu #define CONFIG_CMD_IRQ
668254887a5SShengzhou Liu #define CONFIG_CMD_I2C
669254887a5SShengzhou Liu #define CONFIG_CMD_MII
670254887a5SShengzhou Liu #define CONFIG_CMD_PING
671254887a5SShengzhou Liu #define CONFIG_CMD_SETEXPR
672254887a5SShengzhou Liu #define CONFIG_CMD_REGINFO
673254887a5SShengzhou Liu #define CONFIG_CMD_BDI
674254887a5SShengzhou Liu 
675254887a5SShengzhou Liu #ifdef CONFIG_PCI
676254887a5SShengzhou Liu #define CONFIG_CMD_PCI
677254887a5SShengzhou Liu #define CONFIG_CMD_NET
678254887a5SShengzhou Liu #endif
679254887a5SShengzhou Liu 
680254887a5SShengzhou Liu /*
681254887a5SShengzhou Liu  * Miscellaneous configurable options
682254887a5SShengzhou Liu  */
683254887a5SShengzhou Liu #define CONFIG_SYS_LONGHELP		/* undef to save memory */
684254887a5SShengzhou Liu #define CONFIG_CMDLINE_EDITING		/* Command-line editing */
685254887a5SShengzhou Liu #define CONFIG_AUTO_COMPLETE		/* add autocompletion support */
686254887a5SShengzhou Liu #define CONFIG_SYS_LOAD_ADDR	0x2000000 /* default load address */
687254887a5SShengzhou Liu #define CONFIG_SYS_PROMPT	"=> "	  /* Monitor Command Prompt */
688254887a5SShengzhou Liu #ifdef CONFIG_CMD_KGDB
689254887a5SShengzhou Liu #define CONFIG_SYS_CBSIZE	1024	  /* Console I/O Buffer Size */
690254887a5SShengzhou Liu #else
691254887a5SShengzhou Liu #define CONFIG_SYS_CBSIZE	256	  /* Console I/O Buffer Size */
692254887a5SShengzhou Liu #endif
693254887a5SShengzhou Liu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
694254887a5SShengzhou Liu #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
695254887a5SShengzhou Liu #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
696254887a5SShengzhou Liu 
697254887a5SShengzhou Liu /*
698254887a5SShengzhou Liu  * For booting Linux, the board info and command line data
699254887a5SShengzhou Liu  * have to be in the first 64 MB of memory, since this is
700254887a5SShengzhou Liu  * the maximum mapped by the Linux kernel during initialization.
701254887a5SShengzhou Liu  */
702254887a5SShengzhou Liu #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
703254887a5SShengzhou Liu #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
704254887a5SShengzhou Liu 
705254887a5SShengzhou Liu #ifdef CONFIG_CMD_KGDB
706254887a5SShengzhou Liu #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
707254887a5SShengzhou Liu #define CONFIG_KGDB_SER_INDEX	2	/* which serial port to use */
708254887a5SShengzhou Liu #endif
709254887a5SShengzhou Liu 
710254887a5SShengzhou Liu /*
711254887a5SShengzhou Liu  * Environment Configuration
712254887a5SShengzhou Liu  */
713254887a5SShengzhou Liu #define CONFIG_ROOTPATH	 "/opt/nfsroot"
714254887a5SShengzhou Liu #define CONFIG_BOOTFILE	 "uImage"
715254887a5SShengzhou Liu #define CONFIG_UBOOTPATH "u-boot.bin"	/* U-Boot image on TFTP server */
716254887a5SShengzhou Liu 
717254887a5SShengzhou Liu /* default location for tftp and bootm */
718254887a5SShengzhou Liu #define CONFIG_LOADADDR		1000000
719254887a5SShengzhou Liu #define CONFIG_BAUDRATE		115200
720254887a5SShengzhou Liu #define CONFIG_BOOTDELAY	10	/* -1 disables auto-boot */
721254887a5SShengzhou Liu #define __USB_PHY_TYPE		utmi
722254887a5SShengzhou Liu 
723254887a5SShengzhou Liu #define	CONFIG_EXTRA_ENV_SETTINGS				\
724254887a5SShengzhou Liu 	"hwconfig=fsl_ddr:"					\
725254887a5SShengzhou Liu 	"ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","	\
726254887a5SShengzhou Liu 	"bank_intlv=auto;"					\
727254887a5SShengzhou Liu 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
728254887a5SShengzhou Liu 	"netdev=eth0\0"						\
729254887a5SShengzhou Liu 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
730254887a5SShengzhou Liu 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
731254887a5SShengzhou Liu 	"tftpflash=tftpboot $loadaddr $uboot && "		\
732254887a5SShengzhou Liu 	"protect off $ubootaddr +$filesize && "			\
733254887a5SShengzhou Liu 	"erase $ubootaddr +$filesize && "			\
734254887a5SShengzhou Liu 	"cp.b $loadaddr $ubootaddr $filesize && "		\
735254887a5SShengzhou Liu 	"protect on $ubootaddr +$filesize && "			\
736254887a5SShengzhou Liu 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
737254887a5SShengzhou Liu 	"consoledev=ttyS0\0"					\
738254887a5SShengzhou Liu 	"ramdiskaddr=2000000\0"					\
739254887a5SShengzhou Liu 	"ramdiskfile=t2080qds/ramdisk.uboot\0"			\
740254887a5SShengzhou Liu 	"fdtaddr=c00000\0"					\
741254887a5SShengzhou Liu 	"fdtfile=t2080qds/t2080qds.dtb\0"			\
742254887a5SShengzhou Liu 	"bdev=sda3\0"						\
743254887a5SShengzhou Liu 	"c=ffe\0"
744254887a5SShengzhou Liu 
745254887a5SShengzhou Liu /*
746254887a5SShengzhou Liu  * For emulation this causes u-boot to jump to the start of the
747254887a5SShengzhou Liu  * proof point app code automatically
748254887a5SShengzhou Liu  */
749254887a5SShengzhou Liu #define CONFIG_PROOF_POINTS				\
750254887a5SShengzhou Liu 	"setenv bootargs root=/dev/$bdev rw "		\
751254887a5SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
752254887a5SShengzhou Liu 	"cpu 1 release 0x29000000 - - -;"		\
753254887a5SShengzhou Liu 	"cpu 2 release 0x29000000 - - -;"		\
754254887a5SShengzhou Liu 	"cpu 3 release 0x29000000 - - -;"		\
755254887a5SShengzhou Liu 	"cpu 4 release 0x29000000 - - -;"		\
756254887a5SShengzhou Liu 	"cpu 5 release 0x29000000 - - -;"		\
757254887a5SShengzhou Liu 	"cpu 6 release 0x29000000 - - -;"		\
758254887a5SShengzhou Liu 	"cpu 7 release 0x29000000 - - -;"		\
759254887a5SShengzhou Liu 	"go 0x29000000"
760254887a5SShengzhou Liu 
761254887a5SShengzhou Liu #define CONFIG_HVBOOT				\
762254887a5SShengzhou Liu 	"setenv bootargs config-addr=0x60000000; "	\
763254887a5SShengzhou Liu 	"bootm 0x01000000 - 0x00f00000"
764254887a5SShengzhou Liu 
765254887a5SShengzhou Liu #define CONFIG_ALU				\
766254887a5SShengzhou Liu 	"setenv bootargs root=/dev/$bdev rw "		\
767254887a5SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
768254887a5SShengzhou Liu 	"cpu 1 release 0x01000000 - - -;"		\
769254887a5SShengzhou Liu 	"cpu 2 release 0x01000000 - - -;"		\
770254887a5SShengzhou Liu 	"cpu 3 release 0x01000000 - - -;"		\
771254887a5SShengzhou Liu 	"cpu 4 release 0x01000000 - - -;"		\
772254887a5SShengzhou Liu 	"cpu 5 release 0x01000000 - - -;"		\
773254887a5SShengzhou Liu 	"cpu 6 release 0x01000000 - - -;"		\
774254887a5SShengzhou Liu 	"cpu 7 release 0x01000000 - - -;"		\
775254887a5SShengzhou Liu 	"go 0x01000000"
776254887a5SShengzhou Liu 
777254887a5SShengzhou Liu #define CONFIG_LINUX				\
778254887a5SShengzhou Liu 	"setenv bootargs root=/dev/ram rw "		\
779254887a5SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
780254887a5SShengzhou Liu 	"setenv ramdiskaddr 0x02000000;"		\
781254887a5SShengzhou Liu 	"setenv fdtaddr 0x00c00000;"			\
782254887a5SShengzhou Liu 	"setenv loadaddr 0x1000000;"			\
783254887a5SShengzhou Liu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
784254887a5SShengzhou Liu 
785254887a5SShengzhou Liu #define CONFIG_HDBOOT					\
786254887a5SShengzhou Liu 	"setenv bootargs root=/dev/$bdev rw "		\
787254887a5SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
788254887a5SShengzhou Liu 	"tftp $loadaddr $bootfile;"			\
789254887a5SShengzhou Liu 	"tftp $fdtaddr $fdtfile;"			\
790254887a5SShengzhou Liu 	"bootm $loadaddr - $fdtaddr"
791254887a5SShengzhou Liu 
792254887a5SShengzhou Liu #define CONFIG_NFSBOOTCOMMAND			\
793254887a5SShengzhou Liu 	"setenv bootargs root=/dev/nfs rw "	\
794254887a5SShengzhou Liu 	"nfsroot=$serverip:$rootpath "		\
795254887a5SShengzhou Liu 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
796254887a5SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
797254887a5SShengzhou Liu 	"tftp $loadaddr $bootfile;"		\
798254887a5SShengzhou Liu 	"tftp $fdtaddr $fdtfile;"		\
799254887a5SShengzhou Liu 	"bootm $loadaddr - $fdtaddr"
800254887a5SShengzhou Liu 
801254887a5SShengzhou Liu #define CONFIG_RAMBOOTCOMMAND				\
802254887a5SShengzhou Liu 	"setenv bootargs root=/dev/ram rw "		\
803254887a5SShengzhou Liu 	"console=$consoledev,$baudrate $othbootargs;"	\
804254887a5SShengzhou Liu 	"tftp $ramdiskaddr $ramdiskfile;"		\
805254887a5SShengzhou Liu 	"tftp $loadaddr $bootfile;"			\
806254887a5SShengzhou Liu 	"tftp $fdtaddr $fdtfile;"			\
807254887a5SShengzhou Liu 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
808254887a5SShengzhou Liu 
809254887a5SShengzhou Liu #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
810254887a5SShengzhou Liu 
811254887a5SShengzhou Liu #ifdef CONFIG_SECURE_BOOT
812254887a5SShengzhou Liu #include <asm/fsl_secure_boot.h>
813254887a5SShengzhou Liu #undef CONFIG_CMD_USB
814254887a5SShengzhou Liu #endif
815254887a5SShengzhou Liu 
816254887a5SShengzhou Liu #endif	/* __T208xQDS_H */
817