1254887a5SShengzhou Liu /* 2254887a5SShengzhou Liu * Copyright 2011-2013 Freescale Semiconductor, Inc. 3254887a5SShengzhou Liu * 4254887a5SShengzhou Liu * SPDX-License-Identifier: GPL-2.0+ 5254887a5SShengzhou Liu */ 6254887a5SShengzhou Liu 7254887a5SShengzhou Liu /* 8254887a5SShengzhou Liu * T2080/T2081 QDS board configuration file 9254887a5SShengzhou Liu */ 10254887a5SShengzhou Liu 11254887a5SShengzhou Liu #ifndef __T208xQDS_H 12254887a5SShengzhou Liu #define __T208xQDS_H 13254887a5SShengzhou Liu 14fb536878SShengzhou Liu #define CONFIG_SYS_GENERIC_BOARD 15fb536878SShengzhou Liu #define CONFIG_DISPLAY_BOARDINFO 16254887a5SShengzhou Liu #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */ 17254887a5SShengzhou Liu #define CONFIG_MMC 18254887a5SShengzhou Liu #define CONFIG_SPI_FLASH 19254887a5SShengzhou Liu #define CONFIG_USB_EHCI 20254887a5SShengzhou Liu #if defined(CONFIG_PPC_T2080) 21254887a5SShengzhou Liu #define CONFIG_T2080QDS 22254887a5SShengzhou Liu #define CONFIG_FSL_SATA_V2 23254887a5SShengzhou Liu #define CONFIG_SYS_SRIO /* Enable Serial RapidIO Support */ 24254887a5SShengzhou Liu #define CONFIG_SRIO1 /* SRIO port 1 */ 25254887a5SShengzhou Liu #define CONFIG_SRIO2 /* SRIO port 2 */ 26254887a5SShengzhou Liu #elif defined(CONFIG_PPC_T2081) 27254887a5SShengzhou Liu #define CONFIG_T2081QDS 28254887a5SShengzhou Liu #endif 29254887a5SShengzhou Liu 30254887a5SShengzhou Liu /* High Level Configuration Options */ 31254887a5SShengzhou Liu #define CONFIG_PHYS_64BIT 32254887a5SShengzhou Liu #define CONFIG_BOOKE 33254887a5SShengzhou Liu #define CONFIG_E500 /* BOOKE e500 family */ 34254887a5SShengzhou Liu #define CONFIG_E500MC /* BOOKE e500mc family */ 35254887a5SShengzhou Liu #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 36254887a5SShengzhou Liu #define CONFIG_MP /* support multiple processors */ 37254887a5SShengzhou Liu #define CONFIG_ENABLE_36BIT_PHYS 38254887a5SShengzhou Liu 39254887a5SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 40254887a5SShengzhou Liu #define CONFIG_ADDR_MAP 1 41254887a5SShengzhou Liu #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 42254887a5SShengzhou Liu #endif 43254887a5SShengzhou Liu 44254887a5SShengzhou Liu #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 45254887a5SShengzhou Liu #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 46254887a5SShengzhou Liu #define CONFIG_FSL_IFC /* Enable IFC Support */ 47737537efSRuchika Gupta #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 48254887a5SShengzhou Liu #define CONFIG_FSL_LAW /* Use common FSL init code */ 49254887a5SShengzhou Liu #define CONFIG_ENV_OVERWRITE 50254887a5SShengzhou Liu 51254887a5SShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL 52e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xqds/t208x_pbi.cfg 53254887a5SShengzhou Liu #if defined(CONFIG_PPC_T2080) 54e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_rcw.cfg 55254887a5SShengzhou Liu #elif defined(CONFIG_PPC_T2081) 56e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_rcw.cfg 57254887a5SShengzhou Liu #endif 58b19e288fSShengzhou Liu 59b19e288fSShengzhou Liu #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 60b19e288fSShengzhou Liu #define CONFIG_SPL_ENV_SUPPORT 61b19e288fSShengzhou Liu #define CONFIG_SPL_SERIAL_SUPPORT 62b19e288fSShengzhou Liu #define CONFIG_SPL_FLUSH_IMAGE 63b19e288fSShengzhou Liu #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 64b19e288fSShengzhou Liu #define CONFIG_SPL_LIBGENERIC_SUPPORT 65b19e288fSShengzhou Liu #define CONFIG_SPL_LIBCOMMON_SUPPORT 66b19e288fSShengzhou Liu #define CONFIG_SPL_I2C_SUPPORT 67b19e288fSShengzhou Liu #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 68b19e288fSShengzhou Liu #define CONFIG_FSL_LAW /* Use common FSL init code */ 69b19e288fSShengzhou Liu #define CONFIG_SYS_TEXT_BASE 0x00201000 70b19e288fSShengzhou Liu #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 71b19e288fSShengzhou Liu #define CONFIG_SPL_PAD_TO 0x40000 72b19e288fSShengzhou Liu #define CONFIG_SPL_MAX_SIZE 0x28000 73b19e288fSShengzhou Liu #define RESET_VECTOR_OFFSET 0x27FFC 74b19e288fSShengzhou Liu #define BOOT_PAGE_OFFSET 0x27000 75b19e288fSShengzhou Liu #ifdef CONFIG_SPL_BUILD 76b19e288fSShengzhou Liu #define CONFIG_SPL_SKIP_RELOCATE 77b19e288fSShengzhou Liu #define CONFIG_SPL_COMMON_INIT_DDR 78b19e288fSShengzhou Liu #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 79b19e288fSShengzhou Liu #define CONFIG_SYS_NO_FLASH 80254887a5SShengzhou Liu #endif 81254887a5SShengzhou Liu 82b19e288fSShengzhou Liu #ifdef CONFIG_NAND 83b19e288fSShengzhou Liu #define CONFIG_SPL_NAND_SUPPORT 84b19e288fSShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) 85b19e288fSShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000 86b19e288fSShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 87b19e288fSShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) 88b19e288fSShengzhou Liu #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 89b19e288fSShengzhou Liu #define CONFIG_SPL_NAND_BOOT 90b19e288fSShengzhou Liu #endif 91b19e288fSShengzhou Liu 92b19e288fSShengzhou Liu #ifdef CONFIG_SPIFLASH 93b19e288fSShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC 94b19e288fSShengzhou Liu #define CONFIG_SPL_SPI_SUPPORT 95b19e288fSShengzhou Liu #define CONFIG_SPL_SPI_FLASH_SUPPORT 96b19e288fSShengzhou Liu #define CONFIG_SPL_SPI_FLASH_MINIMAL 97b19e288fSShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) 98b19e288fSShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000) 99b19e288fSShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000) 100b19e288fSShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) 101b19e288fSShengzhou Liu #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 102b19e288fSShengzhou Liu #ifndef CONFIG_SPL_BUILD 103b19e288fSShengzhou Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC 104b19e288fSShengzhou Liu #endif 105b19e288fSShengzhou Liu #define CONFIG_SPL_SPI_BOOT 106b19e288fSShengzhou Liu #endif 107b19e288fSShengzhou Liu 108b19e288fSShengzhou Liu #ifdef CONFIG_SDCARD 109b19e288fSShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC 110b19e288fSShengzhou Liu #define CONFIG_SPL_MMC_SUPPORT 111b19e288fSShengzhou Liu #define CONFIG_SPL_MMC_MINIMAL 112b19e288fSShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) 113b19e288fSShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000) 114b19e288fSShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_START (0x00200000) 115b19e288fSShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) 116b19e288fSShengzhou Liu #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 117b19e288fSShengzhou Liu #ifndef CONFIG_SPL_BUILD 118b19e288fSShengzhou Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC 119b19e288fSShengzhou Liu #endif 120b19e288fSShengzhou Liu #define CONFIG_SPL_MMC_BOOT 121b19e288fSShengzhou Liu #endif 122b19e288fSShengzhou Liu 123b19e288fSShengzhou Liu #endif /* CONFIG_RAMBOOT_PBL */ 124b19e288fSShengzhou Liu 125254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_MASTER 126254887a5SShengzhou Liu #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 127254887a5SShengzhou Liu /* Set 1M boot space */ 128254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 129254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 130254887a5SShengzhou Liu (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 131254887a5SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 132254887a5SShengzhou Liu #define CONFIG_SYS_NO_FLASH 133254887a5SShengzhou Liu #endif 134254887a5SShengzhou Liu 135254887a5SShengzhou Liu #ifndef CONFIG_SYS_TEXT_BASE 136254887a5SShengzhou Liu #define CONFIG_SYS_TEXT_BASE 0xeff40000 137254887a5SShengzhou Liu #endif 138254887a5SShengzhou Liu 139254887a5SShengzhou Liu #ifndef CONFIG_RESET_VECTOR_ADDRESS 140254887a5SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 141254887a5SShengzhou Liu #endif 142254887a5SShengzhou Liu 143254887a5SShengzhou Liu /* 144254887a5SShengzhou Liu * These can be toggled for performance analysis, otherwise use default. 145254887a5SShengzhou Liu */ 146254887a5SShengzhou Liu #define CONFIG_SYS_CACHE_STASHING 147254887a5SShengzhou Liu #define CONFIG_BTB /* toggle branch predition */ 148254887a5SShengzhou Liu #define CONFIG_DDR_ECC 149254887a5SShengzhou Liu #ifdef CONFIG_DDR_ECC 150254887a5SShengzhou Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 151254887a5SShengzhou Liu #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 152254887a5SShengzhou Liu #endif 153254887a5SShengzhou Liu 154b19e288fSShengzhou Liu #ifndef CONFIG_SYS_NO_FLASH 155254887a5SShengzhou Liu #define CONFIG_FLASH_CFI_DRIVER 156254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_CFI 157254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 158254887a5SShengzhou Liu #endif 159254887a5SShengzhou Liu 160254887a5SShengzhou Liu #if defined(CONFIG_SPIFLASH) 161254887a5SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC 162254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_SPI_FLASH 163254887a5SShengzhou Liu #define CONFIG_ENV_SPI_BUS 0 164254887a5SShengzhou Liu #define CONFIG_ENV_SPI_CS 0 165254887a5SShengzhou Liu #define CONFIG_ENV_SPI_MAX_HZ 10000000 166254887a5SShengzhou Liu #define CONFIG_ENV_SPI_MODE 0 167254887a5SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 168254887a5SShengzhou Liu #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 169254887a5SShengzhou Liu #define CONFIG_ENV_SECT_SIZE 0x10000 170254887a5SShengzhou Liu #elif defined(CONFIG_SDCARD) 171254887a5SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC 172254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_MMC 173254887a5SShengzhou Liu #define CONFIG_SYS_MMC_ENV_DEV 0 174254887a5SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 175b19e288fSShengzhou Liu #define CONFIG_ENV_OFFSET (512 * 0x800) 176254887a5SShengzhou Liu #elif defined(CONFIG_NAND) 177254887a5SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC 178254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_NAND 179b19e288fSShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 180b19e288fSShengzhou Liu #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) 181254887a5SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 182254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_REMOTE 183254887a5SShengzhou Liu #define CONFIG_ENV_ADDR 0xffe20000 184254887a5SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 185254887a5SShengzhou Liu #elif defined(CONFIG_ENV_IS_NOWHERE) 186254887a5SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 187254887a5SShengzhou Liu #else 188254887a5SShengzhou Liu #define CONFIG_ENV_IS_IN_FLASH 189254887a5SShengzhou Liu #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 190254887a5SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 191254887a5SShengzhou Liu #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 192254887a5SShengzhou Liu #endif 193254887a5SShengzhou Liu 194254887a5SShengzhou Liu #ifndef __ASSEMBLY__ 195254887a5SShengzhou Liu unsigned long get_board_sys_clk(void); 196254887a5SShengzhou Liu unsigned long get_board_ddr_clk(void); 197254887a5SShengzhou Liu #endif 198254887a5SShengzhou Liu 199254887a5SShengzhou Liu #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 200254887a5SShengzhou Liu #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 201254887a5SShengzhou Liu 202254887a5SShengzhou Liu /* 203254887a5SShengzhou Liu * Config the L3 Cache as L3 SRAM 204254887a5SShengzhou Liu */ 205b19e288fSShengzhou Liu #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 206b19e288fSShengzhou Liu #define CONFIG_SYS_L3_SIZE (512 << 10) 207b19e288fSShengzhou Liu #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024) 208b19e288fSShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL 209b19e288fSShengzhou Liu #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) 210b19e288fSShengzhou Liu #endif 211b19e288fSShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) 212b19e288fSShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10) 213b19e288fSShengzhou Liu #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) 214b19e288fSShengzhou Liu #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) 215254887a5SShengzhou Liu 216254887a5SShengzhou Liu #define CONFIG_SYS_DCSRBAR 0xf0000000 217254887a5SShengzhou Liu #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 218254887a5SShengzhou Liu 219254887a5SShengzhou Liu /* EEPROM */ 220254887a5SShengzhou Liu #define CONFIG_ID_EEPROM 221254887a5SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_NXID 222254887a5SShengzhou Liu #define CONFIG_SYS_EEPROM_BUS_NUM 0 223254887a5SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 224254887a5SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 225254887a5SShengzhou Liu 226254887a5SShengzhou Liu /* 227254887a5SShengzhou Liu * DDR Setup 228254887a5SShengzhou Liu */ 229254887a5SShengzhou Liu #define CONFIG_VERY_BIG_RAM 230254887a5SShengzhou Liu #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 231254887a5SShengzhou Liu #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 23240483e1eSShengzhou Liu #define CONFIG_DIMM_SLOTS_PER_CTLR 2 23340483e1eSShengzhou Liu #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 23440483e1eSShengzhou Liu #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE 235254887a5SShengzhou Liu #define CONFIG_DDR_SPD 236254887a5SShengzhou Liu #define CONFIG_SYS_FSL_DDR3 237ed9e4e42SYork Sun #define CONFIG_FSL_DDR_INTERACTIVE 238254887a5SShengzhou Liu #define CONFIG_SYS_SPD_BUS_NUM 0 239254887a5SShengzhou Liu #define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */ 240254887a5SShengzhou Liu #define SPD_EEPROM_ADDRESS1 0x51 241254887a5SShengzhou Liu #define SPD_EEPROM_ADDRESS2 0x52 242254887a5SShengzhou Liu #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 243254887a5SShengzhou Liu #define CTRL_INTLV_PREFERED cacheline 244254887a5SShengzhou Liu 245254887a5SShengzhou Liu /* 246254887a5SShengzhou Liu * IFC Definitions 247254887a5SShengzhou Liu */ 248254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_BASE 0xe0000000 249254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 250254887a5SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR_EXT (0xf) 251254887a5SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 252254887a5SShengzhou Liu + 0x8000000) | \ 253254887a5SShengzhou Liu CSPR_PORT_SIZE_16 | \ 254254887a5SShengzhou Liu CSPR_MSEL_NOR | \ 255254887a5SShengzhou Liu CSPR_V) 256254887a5SShengzhou Liu #define CONFIG_SYS_NOR1_CSPR_EXT (0xf) 257254887a5SShengzhou Liu #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 258254887a5SShengzhou Liu CSPR_PORT_SIZE_16 | \ 259254887a5SShengzhou Liu CSPR_MSEL_NOR | \ 260254887a5SShengzhou Liu CSPR_V) 261254887a5SShengzhou Liu #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 262254887a5SShengzhou Liu /* NOR Flash Timing Params */ 263254887a5SShengzhou Liu #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 264254887a5SShengzhou Liu 265254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 266254887a5SShengzhou Liu FTIM0_NOR_TEADC(0x5) | \ 267254887a5SShengzhou Liu FTIM0_NOR_TEAHC(0x5)) 268254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 269254887a5SShengzhou Liu FTIM1_NOR_TRAD_NOR(0x1A) |\ 270254887a5SShengzhou Liu FTIM1_NOR_TSEQRAD_NOR(0x13)) 271254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 272254887a5SShengzhou Liu FTIM2_NOR_TCH(0x4) | \ 273254887a5SShengzhou Liu FTIM2_NOR_TWPH(0x0E) | \ 274254887a5SShengzhou Liu FTIM2_NOR_TWP(0x1c)) 275254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM3 0x0 276254887a5SShengzhou Liu 277254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_QUIET_TEST 278254887a5SShengzhou Liu #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 279254887a5SShengzhou Liu 280254887a5SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 281254887a5SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 282254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 283254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 284254887a5SShengzhou Liu 285254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_EMPTY_INFO 286254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \ 287254887a5SShengzhou Liu + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 288254887a5SShengzhou Liu 289254887a5SShengzhou Liu #define CONFIG_FSL_QIXIS /* use common QIXIS code */ 290254887a5SShengzhou Liu #define QIXIS_BASE 0xffdf0000 291254887a5SShengzhou Liu #define QIXIS_LBMAP_SWITCH 6 292254887a5SShengzhou Liu #define QIXIS_LBMAP_MASK 0x0f 293254887a5SShengzhou Liu #define QIXIS_LBMAP_SHIFT 0 294254887a5SShengzhou Liu #define QIXIS_LBMAP_DFLTBANK 0x00 295254887a5SShengzhou Liu #define QIXIS_LBMAP_ALTBANK 0x04 296254887a5SShengzhou Liu #define QIXIS_RST_CTL_RESET 0x83 297254887a5SShengzhou Liu #define QIXIS_RST_FORCE_MEM 0x1 298254887a5SShengzhou Liu #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 299254887a5SShengzhou Liu #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 300254887a5SShengzhou Liu #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 301254887a5SShengzhou Liu #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE) 302254887a5SShengzhou Liu 303254887a5SShengzhou Liu #define CONFIG_SYS_CSPR3_EXT (0xf) 304254887a5SShengzhou Liu #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \ 305254887a5SShengzhou Liu | CSPR_PORT_SIZE_8 \ 306254887a5SShengzhou Liu | CSPR_MSEL_GPCM \ 307254887a5SShengzhou Liu | CSPR_V) 308254887a5SShengzhou Liu #define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024) 309254887a5SShengzhou Liu #define CONFIG_SYS_CSOR3 0x0 310254887a5SShengzhou Liu /* QIXIS Timing parameters for IFC CS3 */ 311254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 312254887a5SShengzhou Liu FTIM0_GPCM_TEADC(0x0e) | \ 313254887a5SShengzhou Liu FTIM0_GPCM_TEAHC(0x0e)) 314254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ 315254887a5SShengzhou Liu FTIM1_GPCM_TRAD(0x3f)) 316254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 3176b7679c8SShengzhou Liu FTIM2_GPCM_TCH(0x8) | \ 318254887a5SShengzhou Liu FTIM2_GPCM_TWP(0x1f)) 319254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM3 0x0 320254887a5SShengzhou Liu 321254887a5SShengzhou Liu /* NAND Flash on IFC */ 322254887a5SShengzhou Liu #define CONFIG_NAND_FSL_IFC 323254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BASE 0xff800000 324254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 325254887a5SShengzhou Liu 326254887a5SShengzhou Liu #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 327254887a5SShengzhou Liu #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 328254887a5SShengzhou Liu | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 329254887a5SShengzhou Liu | CSPR_MSEL_NAND /* MSEL = NAND */ \ 330254887a5SShengzhou Liu | CSPR_V) 331254887a5SShengzhou Liu #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 332254887a5SShengzhou Liu 333254887a5SShengzhou Liu #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 334254887a5SShengzhou Liu | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 335254887a5SShengzhou Liu | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 336254887a5SShengzhou Liu | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \ 337254887a5SShengzhou Liu | CSOR_NAND_PGS_2K /* Page Size = 2K */\ 338254887a5SShengzhou Liu | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\ 339254887a5SShengzhou Liu | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 340254887a5SShengzhou Liu 341254887a5SShengzhou Liu #define CONFIG_SYS_NAND_ONFI_DETECTION 342254887a5SShengzhou Liu 343254887a5SShengzhou Liu /* ONFI NAND Flash mode0 Timing Params */ 344254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 345254887a5SShengzhou Liu FTIM0_NAND_TWP(0x18) | \ 346254887a5SShengzhou Liu FTIM0_NAND_TWCHT(0x07) | \ 347254887a5SShengzhou Liu FTIM0_NAND_TWH(0x0a)) 348254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 349254887a5SShengzhou Liu FTIM1_NAND_TWBE(0x39) | \ 350254887a5SShengzhou Liu FTIM1_NAND_TRR(0x0e) | \ 351254887a5SShengzhou Liu FTIM1_NAND_TRP(0x18)) 352254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 353254887a5SShengzhou Liu FTIM2_NAND_TREH(0x0a) | \ 354254887a5SShengzhou Liu FTIM2_NAND_TWHRE(0x1e)) 355254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM3 0x0 356254887a5SShengzhou Liu 357254887a5SShengzhou Liu #define CONFIG_SYS_NAND_DDR_LAW 11 358254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 359254887a5SShengzhou Liu #define CONFIG_SYS_MAX_NAND_DEVICE 1 360254887a5SShengzhou Liu #define CONFIG_CMD_NAND 361254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 362254887a5SShengzhou Liu 363254887a5SShengzhou Liu #if defined(CONFIG_NAND) 364254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 365254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 366254887a5SShengzhou Liu #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 367254887a5SShengzhou Liu #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 368254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 369254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 370254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 371254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 37222cbf964SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 37322cbf964SShengzhou Liu #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR 37422cbf964SShengzhou Liu #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 37522cbf964SShengzhou Liu #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 37622cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 37722cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 37822cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 37922cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 38022cbf964SShengzhou Liu #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT 38122cbf964SShengzhou Liu #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR 382254887a5SShengzhou Liu #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 383254887a5SShengzhou Liu #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 384254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 385254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 386254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 387254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 388254887a5SShengzhou Liu #else 389254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 390254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 391254887a5SShengzhou Liu #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 392254887a5SShengzhou Liu #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 393254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 394254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 395254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 396254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 39722cbf964SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT 39822cbf964SShengzhou Liu #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR 39922cbf964SShengzhou Liu #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 40022cbf964SShengzhou Liu #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 40122cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 40222cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 40322cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 40422cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 405254887a5SShengzhou Liu #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 406254887a5SShengzhou Liu #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 407254887a5SShengzhou Liu #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 408254887a5SShengzhou Liu #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 409254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 410254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 411254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 412254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 413254887a5SShengzhou Liu #endif 414254887a5SShengzhou Liu 415254887a5SShengzhou Liu #if defined(CONFIG_RAMBOOT_PBL) 416254887a5SShengzhou Liu #define CONFIG_SYS_RAMBOOT 417254887a5SShengzhou Liu #endif 418254887a5SShengzhou Liu 419b19e288fSShengzhou Liu #ifdef CONFIG_SPL_BUILD 420b19e288fSShengzhou Liu #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 421b19e288fSShengzhou Liu #else 422b19e288fSShengzhou Liu #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 423b19e288fSShengzhou Liu #endif 424b19e288fSShengzhou Liu 425254887a5SShengzhou Liu #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 426254887a5SShengzhou Liu #define CONFIG_MISC_INIT_R 427254887a5SShengzhou Liu #define CONFIG_HWCONFIG 428254887a5SShengzhou Liu 429254887a5SShengzhou Liu /* define to use L1 as initial stack */ 430254887a5SShengzhou Liu #define CONFIG_L1_INIT_RAM 431254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_LOCK 432254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 433254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 434254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe0ec000 435254887a5SShengzhou Liu /* The assembler doesn't like typecast */ 436254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 437254887a5SShengzhou Liu ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 438254887a5SShengzhou Liu CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 439254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 440254887a5SShengzhou Liu #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 441254887a5SShengzhou Liu GENERATED_GBL_DATA_SIZE) 442254887a5SShengzhou Liu #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 4439307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 444254887a5SShengzhou Liu #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) 445254887a5SShengzhou Liu 446254887a5SShengzhou Liu /* 447254887a5SShengzhou Liu * Serial Port 448254887a5SShengzhou Liu */ 449254887a5SShengzhou Liu #define CONFIG_CONS_INDEX 1 450254887a5SShengzhou Liu #define CONFIG_SYS_NS16550 451254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_SERIAL 452254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_REG_SIZE 1 453254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 454254887a5SShengzhou Liu #define CONFIG_SYS_BAUDRATE_TABLE \ 455254887a5SShengzhou Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 456254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 457254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 458254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 459254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 460254887a5SShengzhou Liu 461254887a5SShengzhou Liu /* Use the HUSH parser */ 462254887a5SShengzhou Liu #define CONFIG_SYS_HUSH_PARSER 463254887a5SShengzhou Liu #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 464254887a5SShengzhou Liu 465254887a5SShengzhou Liu /* pass open firmware flat tree */ 466254887a5SShengzhou Liu #define CONFIG_OF_LIBFDT 467254887a5SShengzhou Liu #define CONFIG_OF_BOARD_SETUP 468254887a5SShengzhou Liu #define CONFIG_OF_STDOUT_VIA_ALIAS 469254887a5SShengzhou Liu 470254887a5SShengzhou Liu /* new uImage format support */ 471254887a5SShengzhou Liu #define CONFIG_FIT 472254887a5SShengzhou Liu #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 473254887a5SShengzhou Liu 474254887a5SShengzhou Liu /* 475254887a5SShengzhou Liu * I2C 476254887a5SShengzhou Liu */ 477254887a5SShengzhou Liu #define CONFIG_SYS_I2C 478254887a5SShengzhou Liu #define CONFIG_SYS_I2C_FSL 479254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 480254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 481254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F 482254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F 483254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 484254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 485254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000 486254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100 487254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SPEED 100000 488254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED 100000 489254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SPEED 100000 490254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SPEED 100000 491254887a5SShengzhou Liu #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */ 492254887a5SShengzhou Liu #define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */ 493254887a5SShengzhou Liu #define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */ 494254887a5SShengzhou Liu #define I2C_MUX_CH_DEFAULT 0x8 495254887a5SShengzhou Liu 4963ad2737eSYing Zhang #define I2C_MUX_CH_VOL_MONITOR 0xa 4973ad2737eSYing Zhang 4983ad2737eSYing Zhang /* Voltage monitor on channel 2*/ 4993ad2737eSYing Zhang #define I2C_VOL_MONITOR_ADDR 0x40 5003ad2737eSYing Zhang #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2 5013ad2737eSYing Zhang #define I2C_VOL_MONITOR_BUS_V_OVF 0x1 5023ad2737eSYing Zhang #define I2C_VOL_MONITOR_BUS_V_SHIFT 3 5033ad2737eSYing Zhang 5043ad2737eSYing Zhang #define CONFIG_VID_FLS_ENV "t208xqds_vdd_mv" 5053ad2737eSYing Zhang #ifndef CONFIG_SPL_BUILD 5063ad2737eSYing Zhang #define CONFIG_VID 5073ad2737eSYing Zhang #endif 5083ad2737eSYing Zhang #define CONFIG_VOL_MONITOR_IR36021_SET 5093ad2737eSYing Zhang #define CONFIG_VOL_MONITOR_IR36021_READ 5103ad2737eSYing Zhang /* The lowest and highest voltage allowed for T208xQDS */ 5113ad2737eSYing Zhang #define VDD_MV_MIN 819 5123ad2737eSYing Zhang #define VDD_MV_MAX 1212 513254887a5SShengzhou Liu 514254887a5SShengzhou Liu /* 515254887a5SShengzhou Liu * RapidIO 516254887a5SShengzhou Liu */ 517254887a5SShengzhou Liu #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 518254887a5SShengzhou Liu #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 519254887a5SShengzhou Liu #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 520254887a5SShengzhou Liu #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 521254887a5SShengzhou Liu #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 522254887a5SShengzhou Liu #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 523254887a5SShengzhou Liu /* 524254887a5SShengzhou Liu * for slave u-boot IMAGE instored in master memory space, 525254887a5SShengzhou Liu * PHYS must be aligned based on the SIZE 526254887a5SShengzhou Liu */ 527e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull 528e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull 529e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ 530e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull 531254887a5SShengzhou Liu /* 532254887a5SShengzhou Liu * for slave UCODE and ENV instored in master memory space, 533254887a5SShengzhou Liu * PHYS must be aligned based on the SIZE 534254887a5SShengzhou Liu */ 535e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull 536254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 537254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 538254887a5SShengzhou Liu 539254887a5SShengzhou Liu /* slave core release by master*/ 540254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 541254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 542254887a5SShengzhou Liu 543254887a5SShengzhou Liu /* 544254887a5SShengzhou Liu * SRIO_PCIE_BOOT - SLAVE 545254887a5SShengzhou Liu */ 546254887a5SShengzhou Liu #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 547254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 548254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 549254887a5SShengzhou Liu (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 550254887a5SShengzhou Liu #endif 551254887a5SShengzhou Liu 552254887a5SShengzhou Liu /* 553254887a5SShengzhou Liu * eSPI - Enhanced SPI 554254887a5SShengzhou Liu */ 555254887a5SShengzhou Liu #ifdef CONFIG_SPI_FLASH 556254887a5SShengzhou Liu #define CONFIG_FSL_ESPI 557254887a5SShengzhou Liu #define CONFIG_SPI_FLASH_STMICRO 55809c2046fSShengzhou Liu #ifndef CONFIG_SPL_BUILD 559b19e288fSShengzhou Liu #define CONFIG_SPI_FLASH_SST 560254887a5SShengzhou Liu #define CONFIG_SPI_FLASH_EON 561254887a5SShengzhou Liu #endif 562254887a5SShengzhou Liu 563254887a5SShengzhou Liu #define CONFIG_CMD_SF 564b19e288fSShengzhou Liu #define CONFIG_SPI_FLASH_BAR 565254887a5SShengzhou Liu #define CONFIG_SF_DEFAULT_SPEED 10000000 566254887a5SShengzhou Liu #define CONFIG_SF_DEFAULT_MODE 0 567254887a5SShengzhou Liu #endif 568254887a5SShengzhou Liu 569254887a5SShengzhou Liu /* 570254887a5SShengzhou Liu * General PCI 571254887a5SShengzhou Liu * Memory space is mapped 1-1, but I/O space must start from 0. 572254887a5SShengzhou Liu */ 573254887a5SShengzhou Liu #define CONFIG_PCI /* Enable PCI/PCIE */ 574254887a5SShengzhou Liu #define CONFIG_PCIE1 /* PCIE controler 1 */ 575254887a5SShengzhou Liu #define CONFIG_PCIE2 /* PCIE controler 2 */ 576254887a5SShengzhou Liu #define CONFIG_PCIE3 /* PCIE controler 3 */ 577254887a5SShengzhou Liu #define CONFIG_PCIE4 /* PCIE controler 4 */ 578*5066e628SZhao Qiang #define CONFIG_FSL_PCIE_RESET 579254887a5SShengzhou Liu #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 580254887a5SShengzhou Liu #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 581254887a5SShengzhou Liu /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 582254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 583254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 584254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 585254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 586254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 587254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 588254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 589254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 590254887a5SShengzhou Liu 591254887a5SShengzhou Liu /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 592254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 593254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 594254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 595254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 596254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 597254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 598254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 599254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 600254887a5SShengzhou Liu 601254887a5SShengzhou Liu /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 602254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000 603254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 604254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull 605254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */ 606254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 607254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 608254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 609254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 610254887a5SShengzhou Liu 611254887a5SShengzhou Liu /* controller 4, Base address 203000 */ 612254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000 613254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 614254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull 615254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */ 616254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 617254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 618254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 619254887a5SShengzhou Liu 620254887a5SShengzhou Liu #ifdef CONFIG_PCI 621254887a5SShengzhou Liu #define CONFIG_PCI_INDIRECT_BRIDGE 622254887a5SShengzhou Liu #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ 623254887a5SShengzhou Liu #define CONFIG_NET_MULTI 624254887a5SShengzhou Liu #define CONFIG_E1000 625254887a5SShengzhou Liu #define CONFIG_PCI_PNP /* do pci plug-and-play */ 626254887a5SShengzhou Liu #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 627254887a5SShengzhou Liu #define CONFIG_DOS_PARTITION 628254887a5SShengzhou Liu #endif 629254887a5SShengzhou Liu 630254887a5SShengzhou Liu /* Qman/Bman */ 631254887a5SShengzhou Liu #ifndef CONFIG_NOBQFMAN 632254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 633254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_NUM_PORTALS 18 634254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 635254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 636254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 6373fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 6383fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 6393fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 6403fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 6413fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 6423fa66db4SJeffrey Ladouceur CONFIG_SYS_BMAN_CENA_SIZE) 6433fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 6443fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 645254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_NUM_PORTALS 18 646254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 647254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 648254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 6493fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 6503fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 6513fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 6523fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 6533fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 6543fa66db4SJeffrey Ladouceur CONFIG_SYS_QMAN_CENA_SIZE) 6553fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 6563fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 657254887a5SShengzhou Liu 658254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_FMAN 659254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_PME 660254887a5SShengzhou Liu #define CONFIG_SYS_PMAN 661254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_DCE 662254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_RMAN /* RMan */ 663254887a5SShengzhou Liu #define CONFIG_SYS_INTERLAKEN 664254887a5SShengzhou Liu 665254887a5SShengzhou Liu /* Default address of microcode for the Linux Fman driver */ 666254887a5SShengzhou Liu #if defined(CONFIG_SPIFLASH) 667254887a5SShengzhou Liu /* 668254887a5SShengzhou Liu * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 669254887a5SShengzhou Liu * env, so we got 0x110000. 670254887a5SShengzhou Liu */ 671254887a5SShengzhou Liu #define CONFIG_SYS_QE_FW_IN_SPIFLASH 672dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 673254887a5SShengzhou Liu #elif defined(CONFIG_SDCARD) 674254887a5SShengzhou Liu /* 675254887a5SShengzhou Liu * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 676b19e288fSShengzhou Liu * about 1MB (2048 blocks), Env is stored after the image, and the env size is 677b19e288fSShengzhou Liu * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080. 678254887a5SShengzhou Liu */ 679254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 680b19e288fSShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 681254887a5SShengzhou Liu #elif defined(CONFIG_NAND) 682254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 683b19e288fSShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE) 684254887a5SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 685254887a5SShengzhou Liu /* 686254887a5SShengzhou Liu * Slave has no ucode locally, it can fetch this from remote. When implementing 687254887a5SShengzhou Liu * in two corenet boards, slave's ucode could be stored in master's memory 688254887a5SShengzhou Liu * space, the address can be mapped from slave TLB->slave LAW-> 689254887a5SShengzhou Liu * slave SRIO or PCIE outbound window->master inbound window-> 690254887a5SShengzhou Liu * master LAW->the ucode address in master's memory space. 691254887a5SShengzhou Liu */ 692254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 693dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 694254887a5SShengzhou Liu #else 695254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 696dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 697254887a5SShengzhou Liu #endif 698254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 699254887a5SShengzhou Liu #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 700254887a5SShengzhou Liu #endif /* CONFIG_NOBQFMAN */ 701254887a5SShengzhou Liu 702254887a5SShengzhou Liu #ifdef CONFIG_SYS_DPAA_FMAN 703254887a5SShengzhou Liu #define CONFIG_FMAN_ENET 704254887a5SShengzhou Liu #define CONFIG_PHYLIB_10G 705254887a5SShengzhou Liu #define CONFIG_PHY_VITESSE 706254887a5SShengzhou Liu #define CONFIG_PHY_REALTEK 707254887a5SShengzhou Liu #define CONFIG_PHY_TERANETICS 708254887a5SShengzhou Liu #define RGMII_PHY1_ADDR 0x1 709254887a5SShengzhou Liu #define RGMII_PHY2_ADDR 0x2 710254887a5SShengzhou Liu #define FM1_10GEC1_PHY_ADDR 0x3 711254887a5SShengzhou Liu #define SGMII_CARD_PORT1_PHY_ADDR 0x1C 712254887a5SShengzhou Liu #define SGMII_CARD_PORT2_PHY_ADDR 0x1D 713254887a5SShengzhou Liu #define SGMII_CARD_PORT3_PHY_ADDR 0x1E 714254887a5SShengzhou Liu #define SGMII_CARD_PORT4_PHY_ADDR 0x1F 715254887a5SShengzhou Liu #endif 716254887a5SShengzhou Liu 717254887a5SShengzhou Liu #ifdef CONFIG_FMAN_ENET 718254887a5SShengzhou Liu #define CONFIG_MII /* MII PHY management */ 719254887a5SShengzhou Liu #define CONFIG_ETHPRIME "FM1@DTSEC3" 720254887a5SShengzhou Liu #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 721254887a5SShengzhou Liu #endif 722254887a5SShengzhou Liu 723254887a5SShengzhou Liu /* 724254887a5SShengzhou Liu * SATA 725254887a5SShengzhou Liu */ 726254887a5SShengzhou Liu #ifdef CONFIG_FSL_SATA_V2 727254887a5SShengzhou Liu #define CONFIG_LIBATA 728254887a5SShengzhou Liu #define CONFIG_FSL_SATA 729254887a5SShengzhou Liu #define CONFIG_SYS_SATA_MAX_DEVICE 2 730254887a5SShengzhou Liu #define CONFIG_SATA1 731254887a5SShengzhou Liu #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 732254887a5SShengzhou Liu #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 733254887a5SShengzhou Liu #define CONFIG_SATA2 734254887a5SShengzhou Liu #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 735254887a5SShengzhou Liu #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 736254887a5SShengzhou Liu #define CONFIG_LBA48 737254887a5SShengzhou Liu #define CONFIG_CMD_SATA 738254887a5SShengzhou Liu #define CONFIG_DOS_PARTITION 739254887a5SShengzhou Liu #define CONFIG_CMD_EXT2 740254887a5SShengzhou Liu #endif 741254887a5SShengzhou Liu 742254887a5SShengzhou Liu /* 743254887a5SShengzhou Liu * USB 744254887a5SShengzhou Liu */ 745254887a5SShengzhou Liu #ifdef CONFIG_USB_EHCI 746254887a5SShengzhou Liu #define CONFIG_CMD_USB 747254887a5SShengzhou Liu #define CONFIG_USB_STORAGE 748254887a5SShengzhou Liu #define CONFIG_USB_EHCI_FSL 749254887a5SShengzhou Liu #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 750254887a5SShengzhou Liu #define CONFIG_CMD_EXT2 751254887a5SShengzhou Liu #define CONFIG_HAS_FSL_DR_USB 752254887a5SShengzhou Liu #endif 753254887a5SShengzhou Liu 754254887a5SShengzhou Liu /* 755254887a5SShengzhou Liu * SDHC 756254887a5SShengzhou Liu */ 757254887a5SShengzhou Liu #ifdef CONFIG_MMC 758254887a5SShengzhou Liu #define CONFIG_CMD_MMC 759254887a5SShengzhou Liu #define CONFIG_FSL_ESDHC 760254887a5SShengzhou Liu #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 761254887a5SShengzhou Liu #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 762254887a5SShengzhou Liu #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 763254887a5SShengzhou Liu #define CONFIG_GENERIC_MMC 764254887a5SShengzhou Liu #define CONFIG_CMD_EXT2 765254887a5SShengzhou Liu #define CONFIG_CMD_FAT 766254887a5SShengzhou Liu #define CONFIG_DOS_PARTITION 767254887a5SShengzhou Liu #endif 768254887a5SShengzhou Liu 7699941cf78SShengzhou Liu 7709941cf78SShengzhou Liu /* 7719941cf78SShengzhou Liu * Dynamic MTD Partition support with mtdparts 7729941cf78SShengzhou Liu */ 7739941cf78SShengzhou Liu #ifndef CONFIG_SYS_NO_FLASH 7749941cf78SShengzhou Liu #define CONFIG_MTD_DEVICE 7759941cf78SShengzhou Liu #define CONFIG_MTD_PARTITIONS 7769941cf78SShengzhou Liu #define CONFIG_CMD_MTDPARTS 7779941cf78SShengzhou Liu #define CONFIG_FLASH_CFI_MTD 7789941cf78SShengzhou Liu #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \ 7799941cf78SShengzhou Liu "spi0=spife110000.0" 7809941cf78SShengzhou Liu #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \ 7819941cf78SShengzhou Liu "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \ 7829941cf78SShengzhou Liu "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \ 7839941cf78SShengzhou Liu "1m(uboot),5m(kernel),128k(dtb),-(user)" 7849941cf78SShengzhou Liu #endif 7859941cf78SShengzhou Liu 786254887a5SShengzhou Liu /* 787254887a5SShengzhou Liu * Environment 788254887a5SShengzhou Liu */ 789254887a5SShengzhou Liu #define CONFIG_LOADS_ECHO /* echo on for serial download */ 790254887a5SShengzhou Liu #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 791254887a5SShengzhou Liu 792254887a5SShengzhou Liu /* 793254887a5SShengzhou Liu * Command line configuration. 794254887a5SShengzhou Liu */ 795254887a5SShengzhou Liu #include <config_cmd_default.h> 796254887a5SShengzhou Liu 797254887a5SShengzhou Liu #define CONFIG_CMD_DHCP 798254887a5SShengzhou Liu #define CONFIG_CMD_ELF 799254887a5SShengzhou Liu #define CONFIG_CMD_ERRATA 800254887a5SShengzhou Liu #define CONFIG_CMD_GREPENV 801254887a5SShengzhou Liu #define CONFIG_CMD_IRQ 802254887a5SShengzhou Liu #define CONFIG_CMD_I2C 803254887a5SShengzhou Liu #define CONFIG_CMD_MII 804254887a5SShengzhou Liu #define CONFIG_CMD_PING 805254887a5SShengzhou Liu #define CONFIG_CMD_SETEXPR 806254887a5SShengzhou Liu #define CONFIG_CMD_REGINFO 807254887a5SShengzhou Liu #define CONFIG_CMD_BDI 808254887a5SShengzhou Liu 809254887a5SShengzhou Liu #ifdef CONFIG_PCI 810254887a5SShengzhou Liu #define CONFIG_CMD_PCI 811254887a5SShengzhou Liu #define CONFIG_CMD_NET 812254887a5SShengzhou Liu #endif 813254887a5SShengzhou Liu 814737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 815737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM 816737537efSRuchika Gupta #define CONFIG_CMD_HASH 817737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL 818737537efSRuchika Gupta #endif 819737537efSRuchika Gupta 820254887a5SShengzhou Liu /* 821254887a5SShengzhou Liu * Miscellaneous configurable options 822254887a5SShengzhou Liu */ 823254887a5SShengzhou Liu #define CONFIG_SYS_LONGHELP /* undef to save memory */ 824254887a5SShengzhou Liu #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 825254887a5SShengzhou Liu #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 826254887a5SShengzhou Liu #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 827254887a5SShengzhou Liu #ifdef CONFIG_CMD_KGDB 828254887a5SShengzhou Liu #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 829254887a5SShengzhou Liu #else 830254887a5SShengzhou Liu #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 831254887a5SShengzhou Liu #endif 832254887a5SShengzhou Liu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 833254887a5SShengzhou Liu #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 834254887a5SShengzhou Liu #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ 835254887a5SShengzhou Liu 836254887a5SShengzhou Liu /* 837254887a5SShengzhou Liu * For booting Linux, the board info and command line data 838254887a5SShengzhou Liu * have to be in the first 64 MB of memory, since this is 839254887a5SShengzhou Liu * the maximum mapped by the Linux kernel during initialization. 840254887a5SShengzhou Liu */ 841254887a5SShengzhou Liu #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 842254887a5SShengzhou Liu #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 843254887a5SShengzhou Liu 844254887a5SShengzhou Liu #ifdef CONFIG_CMD_KGDB 845254887a5SShengzhou Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 846254887a5SShengzhou Liu #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 847254887a5SShengzhou Liu #endif 848254887a5SShengzhou Liu 849254887a5SShengzhou Liu /* 850254887a5SShengzhou Liu * Environment Configuration 851254887a5SShengzhou Liu */ 852254887a5SShengzhou Liu #define CONFIG_ROOTPATH "/opt/nfsroot" 853254887a5SShengzhou Liu #define CONFIG_BOOTFILE "uImage" 854254887a5SShengzhou Liu #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */ 855254887a5SShengzhou Liu 856254887a5SShengzhou Liu /* default location for tftp and bootm */ 857254887a5SShengzhou Liu #define CONFIG_LOADADDR 1000000 858254887a5SShengzhou Liu #define CONFIG_BAUDRATE 115200 859254887a5SShengzhou Liu #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 860254887a5SShengzhou Liu #define __USB_PHY_TYPE utmi 861254887a5SShengzhou Liu 862254887a5SShengzhou Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 863254887a5SShengzhou Liu "hwconfig=fsl_ddr:" \ 864254887a5SShengzhou Liu "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \ 865254887a5SShengzhou Liu "bank_intlv=auto;" \ 866254887a5SShengzhou Liu "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 867254887a5SShengzhou Liu "netdev=eth0\0" \ 868254887a5SShengzhou Liu "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 869254887a5SShengzhou Liu "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 870254887a5SShengzhou Liu "tftpflash=tftpboot $loadaddr $uboot && " \ 871254887a5SShengzhou Liu "protect off $ubootaddr +$filesize && " \ 872254887a5SShengzhou Liu "erase $ubootaddr +$filesize && " \ 873254887a5SShengzhou Liu "cp.b $loadaddr $ubootaddr $filesize && " \ 874254887a5SShengzhou Liu "protect on $ubootaddr +$filesize && " \ 875254887a5SShengzhou Liu "cmp.b $loadaddr $ubootaddr $filesize\0" \ 876254887a5SShengzhou Liu "consoledev=ttyS0\0" \ 877254887a5SShengzhou Liu "ramdiskaddr=2000000\0" \ 878254887a5SShengzhou Liu "ramdiskfile=t2080qds/ramdisk.uboot\0" \ 879254887a5SShengzhou Liu "fdtaddr=c00000\0" \ 880254887a5SShengzhou Liu "fdtfile=t2080qds/t2080qds.dtb\0" \ 8813246584dSKim Phillips "bdev=sda3\0" 882254887a5SShengzhou Liu 883254887a5SShengzhou Liu /* 884254887a5SShengzhou Liu * For emulation this causes u-boot to jump to the start of the 885254887a5SShengzhou Liu * proof point app code automatically 886254887a5SShengzhou Liu */ 887254887a5SShengzhou Liu #define CONFIG_PROOF_POINTS \ 888254887a5SShengzhou Liu "setenv bootargs root=/dev/$bdev rw " \ 889254887a5SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 890254887a5SShengzhou Liu "cpu 1 release 0x29000000 - - -;" \ 891254887a5SShengzhou Liu "cpu 2 release 0x29000000 - - -;" \ 892254887a5SShengzhou Liu "cpu 3 release 0x29000000 - - -;" \ 893254887a5SShengzhou Liu "cpu 4 release 0x29000000 - - -;" \ 894254887a5SShengzhou Liu "cpu 5 release 0x29000000 - - -;" \ 895254887a5SShengzhou Liu "cpu 6 release 0x29000000 - - -;" \ 896254887a5SShengzhou Liu "cpu 7 release 0x29000000 - - -;" \ 897254887a5SShengzhou Liu "go 0x29000000" 898254887a5SShengzhou Liu 899254887a5SShengzhou Liu #define CONFIG_HVBOOT \ 900254887a5SShengzhou Liu "setenv bootargs config-addr=0x60000000; " \ 901254887a5SShengzhou Liu "bootm 0x01000000 - 0x00f00000" 902254887a5SShengzhou Liu 903254887a5SShengzhou Liu #define CONFIG_ALU \ 904254887a5SShengzhou Liu "setenv bootargs root=/dev/$bdev rw " \ 905254887a5SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 906254887a5SShengzhou Liu "cpu 1 release 0x01000000 - - -;" \ 907254887a5SShengzhou Liu "cpu 2 release 0x01000000 - - -;" \ 908254887a5SShengzhou Liu "cpu 3 release 0x01000000 - - -;" \ 909254887a5SShengzhou Liu "cpu 4 release 0x01000000 - - -;" \ 910254887a5SShengzhou Liu "cpu 5 release 0x01000000 - - -;" \ 911254887a5SShengzhou Liu "cpu 6 release 0x01000000 - - -;" \ 912254887a5SShengzhou Liu "cpu 7 release 0x01000000 - - -;" \ 913254887a5SShengzhou Liu "go 0x01000000" 914254887a5SShengzhou Liu 915254887a5SShengzhou Liu #define CONFIG_LINUX \ 916254887a5SShengzhou Liu "setenv bootargs root=/dev/ram rw " \ 917254887a5SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 918254887a5SShengzhou Liu "setenv ramdiskaddr 0x02000000;" \ 919254887a5SShengzhou Liu "setenv fdtaddr 0x00c00000;" \ 920254887a5SShengzhou Liu "setenv loadaddr 0x1000000;" \ 921254887a5SShengzhou Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 922254887a5SShengzhou Liu 923254887a5SShengzhou Liu #define CONFIG_HDBOOT \ 924254887a5SShengzhou Liu "setenv bootargs root=/dev/$bdev rw " \ 925254887a5SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 926254887a5SShengzhou Liu "tftp $loadaddr $bootfile;" \ 927254887a5SShengzhou Liu "tftp $fdtaddr $fdtfile;" \ 928254887a5SShengzhou Liu "bootm $loadaddr - $fdtaddr" 929254887a5SShengzhou Liu 930254887a5SShengzhou Liu #define CONFIG_NFSBOOTCOMMAND \ 931254887a5SShengzhou Liu "setenv bootargs root=/dev/nfs rw " \ 932254887a5SShengzhou Liu "nfsroot=$serverip:$rootpath " \ 933254887a5SShengzhou Liu "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 934254887a5SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 935254887a5SShengzhou Liu "tftp $loadaddr $bootfile;" \ 936254887a5SShengzhou Liu "tftp $fdtaddr $fdtfile;" \ 937254887a5SShengzhou Liu "bootm $loadaddr - $fdtaddr" 938254887a5SShengzhou Liu 939254887a5SShengzhou Liu #define CONFIG_RAMBOOTCOMMAND \ 940254887a5SShengzhou Liu "setenv bootargs root=/dev/ram rw " \ 941254887a5SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 942254887a5SShengzhou Liu "tftp $ramdiskaddr $ramdiskfile;" \ 943254887a5SShengzhou Liu "tftp $loadaddr $bootfile;" \ 944254887a5SShengzhou Liu "tftp $fdtaddr $fdtfile;" \ 945254887a5SShengzhou Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 946254887a5SShengzhou Liu 947254887a5SShengzhou Liu #define CONFIG_BOOTCOMMAND CONFIG_LINUX 948254887a5SShengzhou Liu 949254887a5SShengzhou Liu #ifdef CONFIG_SECURE_BOOT 950254887a5SShengzhou Liu #include <asm/fsl_secure_boot.h> 951789490b6SRuchika Gupta #define CONFIG_CMD_BLOB 952254887a5SShengzhou Liu #undef CONFIG_CMD_USB 953254887a5SShengzhou Liu #endif 954254887a5SShengzhou Liu 955254887a5SShengzhou Liu #endif /* __T208xQDS_H */ 956