1254887a5SShengzhou Liu /* 2254887a5SShengzhou Liu * Copyright 2011-2013 Freescale Semiconductor, Inc. 3254887a5SShengzhou Liu * 4254887a5SShengzhou Liu * SPDX-License-Identifier: GPL-2.0+ 5254887a5SShengzhou Liu */ 6254887a5SShengzhou Liu 7254887a5SShengzhou Liu /* 8254887a5SShengzhou Liu * T2080/T2081 QDS board configuration file 9254887a5SShengzhou Liu */ 10254887a5SShengzhou Liu 11254887a5SShengzhou Liu #ifndef __T208xQDS_H 12254887a5SShengzhou Liu #define __T208xQDS_H 13254887a5SShengzhou Liu 14254887a5SShengzhou Liu #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */ 150f3d80e9SYork Sun #if defined(CONFIG_ARCH_T2080) 16254887a5SShengzhou Liu #define CONFIG_FSL_SATA_V2 17254887a5SShengzhou Liu #define CONFIG_SYS_SRIO /* Enable Serial RapidIO Support */ 18254887a5SShengzhou Liu #define CONFIG_SRIO1 /* SRIO port 1 */ 19254887a5SShengzhou Liu #define CONFIG_SRIO2 /* SRIO port 2 */ 200f3d80e9SYork Sun #elif defined(CONFIG_ARCH_T2081) 21254887a5SShengzhou Liu #endif 22254887a5SShengzhou Liu 23254887a5SShengzhou Liu /* High Level Configuration Options */ 24254887a5SShengzhou Liu #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 25254887a5SShengzhou Liu #define CONFIG_MP /* support multiple processors */ 26254887a5SShengzhou Liu #define CONFIG_ENABLE_36BIT_PHYS 27254887a5SShengzhou Liu 28254887a5SShengzhou Liu #ifdef CONFIG_PHYS_64BIT 29254887a5SShengzhou Liu #define CONFIG_ADDR_MAP 1 30254887a5SShengzhou Liu #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 31254887a5SShengzhou Liu #endif 32254887a5SShengzhou Liu 33254887a5SShengzhou Liu #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 3451370d56SYork Sun #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS 35254887a5SShengzhou Liu #define CONFIG_ENV_OVERWRITE 36254887a5SShengzhou Liu 37254887a5SShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL 38e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xqds/t208x_pbi.cfg 39b19e288fSShengzhou Liu 40b19e288fSShengzhou Liu #define CONFIG_SPL_FLUSH_IMAGE 41b19e288fSShengzhou Liu #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 42b19e288fSShengzhou Liu #define CONFIG_SYS_TEXT_BASE 0x00201000 43b19e288fSShengzhou Liu #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 44b19e288fSShengzhou Liu #define CONFIG_SPL_PAD_TO 0x40000 45b19e288fSShengzhou Liu #define CONFIG_SPL_MAX_SIZE 0x28000 46b19e288fSShengzhou Liu #define RESET_VECTOR_OFFSET 0x27FFC 47b19e288fSShengzhou Liu #define BOOT_PAGE_OFFSET 0x27000 48b19e288fSShengzhou Liu #ifdef CONFIG_SPL_BUILD 49b19e288fSShengzhou Liu #define CONFIG_SPL_SKIP_RELOCATE 50b19e288fSShengzhou Liu #define CONFIG_SPL_COMMON_INIT_DDR 51b19e288fSShengzhou Liu #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 52254887a5SShengzhou Liu #endif 53254887a5SShengzhou Liu 54b19e288fSShengzhou Liu #ifdef CONFIG_NAND 55b19e288fSShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) 56b19e288fSShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000 57b19e288fSShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 58b19e288fSShengzhou Liu #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) 59b19e288fSShengzhou Liu #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 600f3d80e9SYork Sun #if defined(CONFIG_ARCH_T2080) 61ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_nand_rcw.cfg 620f3d80e9SYork Sun #elif defined(CONFIG_ARCH_T2081) 63ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_nand_rcw.cfg 64ec90ac73SZhao Qiang #endif 65b19e288fSShengzhou Liu #define CONFIG_SPL_NAND_BOOT 66b19e288fSShengzhou Liu #endif 67b19e288fSShengzhou Liu 68b19e288fSShengzhou Liu #ifdef CONFIG_SPIFLASH 69b19e288fSShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC 70b19e288fSShengzhou Liu #define CONFIG_SPL_SPI_FLASH_MINIMAL 71b19e288fSShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) 72b19e288fSShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000) 73b19e288fSShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000) 74b19e288fSShengzhou Liu #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) 75b19e288fSShengzhou Liu #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 76b19e288fSShengzhou Liu #ifndef CONFIG_SPL_BUILD 77b19e288fSShengzhou Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC 78b19e288fSShengzhou Liu #endif 790f3d80e9SYork Sun #if defined(CONFIG_ARCH_T2080) 80ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_spi_rcw.cfg 810f3d80e9SYork Sun #elif defined(CONFIG_ARCH_T2081) 82ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_spi_rcw.cfg 83ec90ac73SZhao Qiang #endif 84b19e288fSShengzhou Liu #define CONFIG_SPL_SPI_BOOT 85b19e288fSShengzhou Liu #endif 86b19e288fSShengzhou Liu 87b19e288fSShengzhou Liu #ifdef CONFIG_SDCARD 88b19e288fSShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC 89b19e288fSShengzhou Liu #define CONFIG_SPL_MMC_MINIMAL 90b19e288fSShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) 91b19e288fSShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000) 92b19e288fSShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_START (0x00200000) 93b19e288fSShengzhou Liu #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) 94b19e288fSShengzhou Liu #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 95b19e288fSShengzhou Liu #ifndef CONFIG_SPL_BUILD 96b19e288fSShengzhou Liu #define CONFIG_SYS_MPC85XX_NO_RESETVEC 97b19e288fSShengzhou Liu #endif 980f3d80e9SYork Sun #if defined(CONFIG_ARCH_T2080) 99ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_sd_rcw.cfg 1000f3d80e9SYork Sun #elif defined(CONFIG_ARCH_T2081) 101ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_sd_rcw.cfg 102ec90ac73SZhao Qiang #endif 103b19e288fSShengzhou Liu #define CONFIG_SPL_MMC_BOOT 104b19e288fSShengzhou Liu #endif 105b19e288fSShengzhou Liu 106b19e288fSShengzhou Liu #endif /* CONFIG_RAMBOOT_PBL */ 107b19e288fSShengzhou Liu 108254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_MASTER 109254887a5SShengzhou Liu #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 110254887a5SShengzhou Liu /* Set 1M boot space */ 111254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) 112254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ 113254887a5SShengzhou Liu (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) 114254887a5SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 115254887a5SShengzhou Liu #endif 116254887a5SShengzhou Liu 117254887a5SShengzhou Liu #ifndef CONFIG_SYS_TEXT_BASE 118254887a5SShengzhou Liu #define CONFIG_SYS_TEXT_BASE 0xeff40000 119254887a5SShengzhou Liu #endif 120254887a5SShengzhou Liu 121254887a5SShengzhou Liu #ifndef CONFIG_RESET_VECTOR_ADDRESS 122254887a5SShengzhou Liu #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 123254887a5SShengzhou Liu #endif 124254887a5SShengzhou Liu 125254887a5SShengzhou Liu /* 126254887a5SShengzhou Liu * These can be toggled for performance analysis, otherwise use default. 127254887a5SShengzhou Liu */ 128254887a5SShengzhou Liu #define CONFIG_SYS_CACHE_STASHING 129254887a5SShengzhou Liu #define CONFIG_BTB /* toggle branch predition */ 130254887a5SShengzhou Liu #define CONFIG_DDR_ECC 131254887a5SShengzhou Liu #ifdef CONFIG_DDR_ECC 132254887a5SShengzhou Liu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 133254887a5SShengzhou Liu #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 134254887a5SShengzhou Liu #endif 135254887a5SShengzhou Liu 136e856bdcfSMasahiro Yamada #ifdef CONFIG_MTD_NOR_FLASH 137254887a5SShengzhou Liu #define CONFIG_FLASH_CFI_DRIVER 138254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_CFI 139254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 140254887a5SShengzhou Liu #endif 141254887a5SShengzhou Liu 142254887a5SShengzhou Liu #if defined(CONFIG_SPIFLASH) 143254887a5SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC 144254887a5SShengzhou Liu #define CONFIG_ENV_SPI_BUS 0 145254887a5SShengzhou Liu #define CONFIG_ENV_SPI_CS 0 146254887a5SShengzhou Liu #define CONFIG_ENV_SPI_MAX_HZ 10000000 147254887a5SShengzhou Liu #define CONFIG_ENV_SPI_MODE 0 148254887a5SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 149254887a5SShengzhou Liu #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 150254887a5SShengzhou Liu #define CONFIG_ENV_SECT_SIZE 0x10000 151254887a5SShengzhou Liu #elif defined(CONFIG_SDCARD) 152254887a5SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC 153254887a5SShengzhou Liu #define CONFIG_SYS_MMC_ENV_DEV 0 154254887a5SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 155b19e288fSShengzhou Liu #define CONFIG_ENV_OFFSET (512 * 0x800) 156254887a5SShengzhou Liu #elif defined(CONFIG_NAND) 157254887a5SShengzhou Liu #define CONFIG_SYS_EXTRA_ENV_RELOC 158b19e288fSShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 159b19e288fSShengzhou Liu #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) 160254887a5SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 161254887a5SShengzhou Liu #define CONFIG_ENV_ADDR 0xffe20000 162254887a5SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 163254887a5SShengzhou Liu #elif defined(CONFIG_ENV_IS_NOWHERE) 164254887a5SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 165254887a5SShengzhou Liu #else 166254887a5SShengzhou Liu #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 167254887a5SShengzhou Liu #define CONFIG_ENV_SIZE 0x2000 168254887a5SShengzhou Liu #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 169254887a5SShengzhou Liu #endif 170254887a5SShengzhou Liu 171254887a5SShengzhou Liu #ifndef __ASSEMBLY__ 172254887a5SShengzhou Liu unsigned long get_board_sys_clk(void); 173254887a5SShengzhou Liu unsigned long get_board_ddr_clk(void); 174254887a5SShengzhou Liu #endif 175254887a5SShengzhou Liu 176254887a5SShengzhou Liu #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 177254887a5SShengzhou Liu #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 178254887a5SShengzhou Liu 179254887a5SShengzhou Liu /* 180254887a5SShengzhou Liu * Config the L3 Cache as L3 SRAM 181254887a5SShengzhou Liu */ 182b19e288fSShengzhou Liu #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 183b19e288fSShengzhou Liu #define CONFIG_SYS_L3_SIZE (512 << 10) 184b19e288fSShengzhou Liu #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024) 185b19e288fSShengzhou Liu #ifdef CONFIG_RAMBOOT_PBL 186b19e288fSShengzhou Liu #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) 187b19e288fSShengzhou Liu #endif 188b19e288fSShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) 189b19e288fSShengzhou Liu #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10) 190b19e288fSShengzhou Liu #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) 191b19e288fSShengzhou Liu #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) 192254887a5SShengzhou Liu 193254887a5SShengzhou Liu #define CONFIG_SYS_DCSRBAR 0xf0000000 194254887a5SShengzhou Liu #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 195254887a5SShengzhou Liu 196254887a5SShengzhou Liu /* EEPROM */ 197254887a5SShengzhou Liu #define CONFIG_ID_EEPROM 198254887a5SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_NXID 199254887a5SShengzhou Liu #define CONFIG_SYS_EEPROM_BUS_NUM 0 200254887a5SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 201254887a5SShengzhou Liu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 202254887a5SShengzhou Liu 203254887a5SShengzhou Liu /* 204254887a5SShengzhou Liu * DDR Setup 205254887a5SShengzhou Liu */ 206254887a5SShengzhou Liu #define CONFIG_VERY_BIG_RAM 207254887a5SShengzhou Liu #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 208254887a5SShengzhou Liu #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 20940483e1eSShengzhou Liu #define CONFIG_DIMM_SLOTS_PER_CTLR 2 21040483e1eSShengzhou Liu #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 21140483e1eSShengzhou Liu #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE 212254887a5SShengzhou Liu #define CONFIG_DDR_SPD 213ed9e4e42SYork Sun #define CONFIG_FSL_DDR_INTERACTIVE 214254887a5SShengzhou Liu #define CONFIG_SYS_SPD_BUS_NUM 0 215254887a5SShengzhou Liu #define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */ 216254887a5SShengzhou Liu #define SPD_EEPROM_ADDRESS1 0x51 217254887a5SShengzhou Liu #define SPD_EEPROM_ADDRESS2 0x52 218254887a5SShengzhou Liu #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 219254887a5SShengzhou Liu #define CTRL_INTLV_PREFERED cacheline 220254887a5SShengzhou Liu 221254887a5SShengzhou Liu /* 222254887a5SShengzhou Liu * IFC Definitions 223254887a5SShengzhou Liu */ 224254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_BASE 0xe0000000 225254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 226254887a5SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR_EXT (0xf) 227254887a5SShengzhou Liu #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 228254887a5SShengzhou Liu + 0x8000000) | \ 229254887a5SShengzhou Liu CSPR_PORT_SIZE_16 | \ 230254887a5SShengzhou Liu CSPR_MSEL_NOR | \ 231254887a5SShengzhou Liu CSPR_V) 232254887a5SShengzhou Liu #define CONFIG_SYS_NOR1_CSPR_EXT (0xf) 233254887a5SShengzhou Liu #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 234254887a5SShengzhou Liu CSPR_PORT_SIZE_16 | \ 235254887a5SShengzhou Liu CSPR_MSEL_NOR | \ 236254887a5SShengzhou Liu CSPR_V) 237254887a5SShengzhou Liu #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 238254887a5SShengzhou Liu /* NOR Flash Timing Params */ 239254887a5SShengzhou Liu #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 240254887a5SShengzhou Liu 241254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 242254887a5SShengzhou Liu FTIM0_NOR_TEADC(0x5) | \ 243254887a5SShengzhou Liu FTIM0_NOR_TEAHC(0x5)) 244254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 245254887a5SShengzhou Liu FTIM1_NOR_TRAD_NOR(0x1A) |\ 246254887a5SShengzhou Liu FTIM1_NOR_TSEQRAD_NOR(0x13)) 247254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 248254887a5SShengzhou Liu FTIM2_NOR_TCH(0x4) | \ 249254887a5SShengzhou Liu FTIM2_NOR_TWPH(0x0E) | \ 250254887a5SShengzhou Liu FTIM2_NOR_TWP(0x1c)) 251254887a5SShengzhou Liu #define CONFIG_SYS_NOR_FTIM3 0x0 252254887a5SShengzhou Liu 253254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_QUIET_TEST 254254887a5SShengzhou Liu #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 255254887a5SShengzhou Liu 256254887a5SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 257254887a5SShengzhou Liu #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 258254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 259254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 260254887a5SShengzhou Liu 261254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_EMPTY_INFO 262254887a5SShengzhou Liu #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \ 263254887a5SShengzhou Liu + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 264254887a5SShengzhou Liu 265254887a5SShengzhou Liu #define CONFIG_FSL_QIXIS /* use common QIXIS code */ 266254887a5SShengzhou Liu #define QIXIS_BASE 0xffdf0000 267254887a5SShengzhou Liu #define QIXIS_LBMAP_SWITCH 6 268254887a5SShengzhou Liu #define QIXIS_LBMAP_MASK 0x0f 269254887a5SShengzhou Liu #define QIXIS_LBMAP_SHIFT 0 270254887a5SShengzhou Liu #define QIXIS_LBMAP_DFLTBANK 0x00 271254887a5SShengzhou Liu #define QIXIS_LBMAP_ALTBANK 0x04 27246caebc1SYork Sun #define QIXIS_LBMAP_NAND 0x09 27346caebc1SYork Sun #define QIXIS_LBMAP_SD 0x00 27446caebc1SYork Sun #define QIXIS_RCW_SRC_NAND 0x104 27546caebc1SYork Sun #define QIXIS_RCW_SRC_SD 0x040 276254887a5SShengzhou Liu #define QIXIS_RST_CTL_RESET 0x83 277254887a5SShengzhou Liu #define QIXIS_RST_FORCE_MEM 0x1 278254887a5SShengzhou Liu #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 279254887a5SShengzhou Liu #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 280254887a5SShengzhou Liu #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 281254887a5SShengzhou Liu #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE) 282254887a5SShengzhou Liu 283254887a5SShengzhou Liu #define CONFIG_SYS_CSPR3_EXT (0xf) 284254887a5SShengzhou Liu #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \ 285254887a5SShengzhou Liu | CSPR_PORT_SIZE_8 \ 286254887a5SShengzhou Liu | CSPR_MSEL_GPCM \ 287254887a5SShengzhou Liu | CSPR_V) 288254887a5SShengzhou Liu #define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024) 289254887a5SShengzhou Liu #define CONFIG_SYS_CSOR3 0x0 290254887a5SShengzhou Liu /* QIXIS Timing parameters for IFC CS3 */ 291254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 292254887a5SShengzhou Liu FTIM0_GPCM_TEADC(0x0e) | \ 293254887a5SShengzhou Liu FTIM0_GPCM_TEAHC(0x0e)) 294254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ 295254887a5SShengzhou Liu FTIM1_GPCM_TRAD(0x3f)) 296254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 2976b7679c8SShengzhou Liu FTIM2_GPCM_TCH(0x8) | \ 298254887a5SShengzhou Liu FTIM2_GPCM_TWP(0x1f)) 299254887a5SShengzhou Liu #define CONFIG_SYS_CS3_FTIM3 0x0 300254887a5SShengzhou Liu 301254887a5SShengzhou Liu /* NAND Flash on IFC */ 302254887a5SShengzhou Liu #define CONFIG_NAND_FSL_IFC 303254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BASE 0xff800000 304254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 305254887a5SShengzhou Liu 306254887a5SShengzhou Liu #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 307254887a5SShengzhou Liu #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 308254887a5SShengzhou Liu | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 309254887a5SShengzhou Liu | CSPR_MSEL_NAND /* MSEL = NAND */ \ 310254887a5SShengzhou Liu | CSPR_V) 311254887a5SShengzhou Liu #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 312254887a5SShengzhou Liu 313254887a5SShengzhou Liu #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 314254887a5SShengzhou Liu | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 315254887a5SShengzhou Liu | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 316254887a5SShengzhou Liu | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \ 317254887a5SShengzhou Liu | CSOR_NAND_PGS_2K /* Page Size = 2K */\ 318254887a5SShengzhou Liu | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\ 319254887a5SShengzhou Liu | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 320254887a5SShengzhou Liu 321254887a5SShengzhou Liu #define CONFIG_SYS_NAND_ONFI_DETECTION 322254887a5SShengzhou Liu 323254887a5SShengzhou Liu /* ONFI NAND Flash mode0 Timing Params */ 324254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 325254887a5SShengzhou Liu FTIM0_NAND_TWP(0x18) | \ 326254887a5SShengzhou Liu FTIM0_NAND_TWCHT(0x07) | \ 327254887a5SShengzhou Liu FTIM0_NAND_TWH(0x0a)) 328254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 329254887a5SShengzhou Liu FTIM1_NAND_TWBE(0x39) | \ 330254887a5SShengzhou Liu FTIM1_NAND_TRR(0x0e) | \ 331254887a5SShengzhou Liu FTIM1_NAND_TRP(0x18)) 332254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 333254887a5SShengzhou Liu FTIM2_NAND_TREH(0x0a) | \ 334254887a5SShengzhou Liu FTIM2_NAND_TWHRE(0x1e)) 335254887a5SShengzhou Liu #define CONFIG_SYS_NAND_FTIM3 0x0 336254887a5SShengzhou Liu 337254887a5SShengzhou Liu #define CONFIG_SYS_NAND_DDR_LAW 11 338254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 339254887a5SShengzhou Liu #define CONFIG_SYS_MAX_NAND_DEVICE 1 340254887a5SShengzhou Liu #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 341254887a5SShengzhou Liu 342254887a5SShengzhou Liu #if defined(CONFIG_NAND) 343254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 344254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 345254887a5SShengzhou Liu #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 346254887a5SShengzhou Liu #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 347254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 348254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 349254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 350254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 35122cbf964SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 35222cbf964SShengzhou Liu #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR 35322cbf964SShengzhou Liu #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 35422cbf964SShengzhou Liu #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 35522cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 35622cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 35722cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 35822cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 35922cbf964SShengzhou Liu #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT 36022cbf964SShengzhou Liu #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR 361254887a5SShengzhou Liu #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 362254887a5SShengzhou Liu #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 363254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 364254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 365254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 366254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 367254887a5SShengzhou Liu #else 368254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 369254887a5SShengzhou Liu #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 370254887a5SShengzhou Liu #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 371254887a5SShengzhou Liu #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 372254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 373254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 374254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 375254887a5SShengzhou Liu #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 37622cbf964SShengzhou Liu #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT 37722cbf964SShengzhou Liu #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR 37822cbf964SShengzhou Liu #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 37922cbf964SShengzhou Liu #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 38022cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 38122cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 38222cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 38322cbf964SShengzhou Liu #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 384254887a5SShengzhou Liu #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 385254887a5SShengzhou Liu #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 386254887a5SShengzhou Liu #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 387254887a5SShengzhou Liu #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 388254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 389254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 390254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 391254887a5SShengzhou Liu #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 392254887a5SShengzhou Liu #endif 393254887a5SShengzhou Liu 394254887a5SShengzhou Liu #if defined(CONFIG_RAMBOOT_PBL) 395254887a5SShengzhou Liu #define CONFIG_SYS_RAMBOOT 396254887a5SShengzhou Liu #endif 397254887a5SShengzhou Liu 398b19e288fSShengzhou Liu #ifdef CONFIG_SPL_BUILD 399b19e288fSShengzhou Liu #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 400b19e288fSShengzhou Liu #else 401b19e288fSShengzhou Liu #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 402b19e288fSShengzhou Liu #endif 403b19e288fSShengzhou Liu 404254887a5SShengzhou Liu #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 405254887a5SShengzhou Liu #define CONFIG_MISC_INIT_R 406254887a5SShengzhou Liu #define CONFIG_HWCONFIG 407254887a5SShengzhou Liu 408254887a5SShengzhou Liu /* define to use L1 as initial stack */ 409254887a5SShengzhou Liu #define CONFIG_L1_INIT_RAM 410254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_LOCK 411254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 412254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 413b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 414254887a5SShengzhou Liu /* The assembler doesn't like typecast */ 415254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 416254887a5SShengzhou Liu ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 417254887a5SShengzhou Liu CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 418254887a5SShengzhou Liu #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 419254887a5SShengzhou Liu #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 420254887a5SShengzhou Liu GENERATED_GBL_DATA_SIZE) 421254887a5SShengzhou Liu #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 4229307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 423254887a5SShengzhou Liu #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) 424254887a5SShengzhou Liu 425254887a5SShengzhou Liu /* 426254887a5SShengzhou Liu * Serial Port 427254887a5SShengzhou Liu */ 428254887a5SShengzhou Liu #define CONFIG_CONS_INDEX 1 429254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_SERIAL 430254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_REG_SIZE 1 431254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 432254887a5SShengzhou Liu #define CONFIG_SYS_BAUDRATE_TABLE \ 433254887a5SShengzhou Liu {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 434254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 435254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 436254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 437254887a5SShengzhou Liu #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 438254887a5SShengzhou Liu 439254887a5SShengzhou Liu /* 440254887a5SShengzhou Liu * I2C 441254887a5SShengzhou Liu */ 442254887a5SShengzhou Liu #define CONFIG_SYS_I2C 443254887a5SShengzhou Liu #define CONFIG_SYS_I2C_FSL 444254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 445254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 446254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F 447254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F 448254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 449254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 450254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000 451254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100 452254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C_SPEED 100000 453254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED 100000 454254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SPEED 100000 455254887a5SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SPEED 100000 456254887a5SShengzhou Liu #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */ 457254887a5SShengzhou Liu #define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */ 458254887a5SShengzhou Liu #define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */ 459254887a5SShengzhou Liu #define I2C_MUX_CH_DEFAULT 0x8 460254887a5SShengzhou Liu 4613ad2737eSYing Zhang #define I2C_MUX_CH_VOL_MONITOR 0xa 4623ad2737eSYing Zhang 4633ad2737eSYing Zhang /* Voltage monitor on channel 2*/ 4643ad2737eSYing Zhang #define I2C_VOL_MONITOR_ADDR 0x40 4653ad2737eSYing Zhang #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2 4663ad2737eSYing Zhang #define I2C_VOL_MONITOR_BUS_V_OVF 0x1 4673ad2737eSYing Zhang #define I2C_VOL_MONITOR_BUS_V_SHIFT 3 4683ad2737eSYing Zhang 4693ad2737eSYing Zhang #define CONFIG_VID_FLS_ENV "t208xqds_vdd_mv" 4703ad2737eSYing Zhang #ifndef CONFIG_SPL_BUILD 4713ad2737eSYing Zhang #define CONFIG_VID 4723ad2737eSYing Zhang #endif 4733ad2737eSYing Zhang #define CONFIG_VOL_MONITOR_IR36021_SET 4743ad2737eSYing Zhang #define CONFIG_VOL_MONITOR_IR36021_READ 4753ad2737eSYing Zhang /* The lowest and highest voltage allowed for T208xQDS */ 4763ad2737eSYing Zhang #define VDD_MV_MIN 819 4773ad2737eSYing Zhang #define VDD_MV_MAX 1212 478254887a5SShengzhou Liu 479254887a5SShengzhou Liu /* 480254887a5SShengzhou Liu * RapidIO 481254887a5SShengzhou Liu */ 482254887a5SShengzhou Liu #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 483254887a5SShengzhou Liu #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull 484254887a5SShengzhou Liu #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ 485254887a5SShengzhou Liu #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 486254887a5SShengzhou Liu #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull 487254887a5SShengzhou Liu #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ 488254887a5SShengzhou Liu /* 489254887a5SShengzhou Liu * for slave u-boot IMAGE instored in master memory space, 490254887a5SShengzhou Liu * PHYS must be aligned based on the SIZE 491254887a5SShengzhou Liu */ 492e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull 493e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull 494e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ 495e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull 496254887a5SShengzhou Liu /* 497254887a5SShengzhou Liu * for slave UCODE and ENV instored in master memory space, 498254887a5SShengzhou Liu * PHYS must be aligned based on the SIZE 499254887a5SShengzhou Liu */ 500e4911815SLiu Gang #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull 501254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull 502254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ 503254887a5SShengzhou Liu 504254887a5SShengzhou Liu /* slave core release by master*/ 505254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 506254887a5SShengzhou Liu #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ 507254887a5SShengzhou Liu 508254887a5SShengzhou Liu /* 509254887a5SShengzhou Liu * SRIO_PCIE_BOOT - SLAVE 510254887a5SShengzhou Liu */ 511254887a5SShengzhou Liu #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE 512254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 513254887a5SShengzhou Liu #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ 514254887a5SShengzhou Liu (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) 515254887a5SShengzhou Liu #endif 516254887a5SShengzhou Liu 517254887a5SShengzhou Liu /* 518254887a5SShengzhou Liu * eSPI - Enhanced SPI 519254887a5SShengzhou Liu */ 520254887a5SShengzhou Liu #ifdef CONFIG_SPI_FLASH 52109c2046fSShengzhou Liu #ifndef CONFIG_SPL_BUILD 522254887a5SShengzhou Liu #endif 523254887a5SShengzhou Liu 524b19e288fSShengzhou Liu #define CONFIG_SPI_FLASH_BAR 525254887a5SShengzhou Liu #define CONFIG_SF_DEFAULT_SPEED 10000000 526254887a5SShengzhou Liu #define CONFIG_SF_DEFAULT_MODE 0 527254887a5SShengzhou Liu #endif 528254887a5SShengzhou Liu 529254887a5SShengzhou Liu /* 530254887a5SShengzhou Liu * General PCI 531254887a5SShengzhou Liu * Memory space is mapped 1-1, but I/O space must start from 0. 532254887a5SShengzhou Liu */ 533b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 */ 534b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 /* PCIE controller 2 */ 535b38eaec5SRobert P. J. Day #define CONFIG_PCIE3 /* PCIE controller 3 */ 536b38eaec5SRobert P. J. Day #define CONFIG_PCIE4 /* PCIE controller 4 */ 5375066e628SZhao Qiang #define CONFIG_FSL_PCIE_RESET 538254887a5SShengzhou Liu #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 539254887a5SShengzhou Liu #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 540254887a5SShengzhou Liu /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 541254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 542254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 543254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 544254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 545254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 546254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 547254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 548254887a5SShengzhou Liu #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 549254887a5SShengzhou Liu 550254887a5SShengzhou Liu /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 551254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 552254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 553254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull 554254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 555254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 556254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 557254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 558254887a5SShengzhou Liu #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 559254887a5SShengzhou Liu 560254887a5SShengzhou Liu /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 561254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000 562254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 563254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull 564254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */ 565254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 566254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 567254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 568254887a5SShengzhou Liu #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 569254887a5SShengzhou Liu 570254887a5SShengzhou Liu /* controller 4, Base address 203000 */ 571254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000 572254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 573254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull 574254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */ 575254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 576254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 577254887a5SShengzhou Liu #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 578254887a5SShengzhou Liu 579254887a5SShengzhou Liu #ifdef CONFIG_PCI 580254887a5SShengzhou Liu #define CONFIG_PCI_INDIRECT_BRIDGE 581254887a5SShengzhou Liu #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ 582254887a5SShengzhou Liu #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 583254887a5SShengzhou Liu #endif 584254887a5SShengzhou Liu 585254887a5SShengzhou Liu /* Qman/Bman */ 586254887a5SShengzhou Liu #ifndef CONFIG_NOBQFMAN 587254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 588254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_NUM_PORTALS 18 589254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 590254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 591254887a5SShengzhou Liu #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 5923fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 5933fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 5943fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 5953fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 5963fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 5973fa66db4SJeffrey Ladouceur CONFIG_SYS_BMAN_CENA_SIZE) 5983fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 5993fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 600254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_NUM_PORTALS 18 601254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 602254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 603254887a5SShengzhou Liu #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 6043fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 6053fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 6063fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 6073fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 6083fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 6093fa66db4SJeffrey Ladouceur CONFIG_SYS_QMAN_CENA_SIZE) 6103fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 6113fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 612254887a5SShengzhou Liu 613254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_FMAN 614254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_PME 615254887a5SShengzhou Liu #define CONFIG_SYS_PMAN 616254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_DCE 617254887a5SShengzhou Liu #define CONFIG_SYS_DPAA_RMAN /* RMan */ 618254887a5SShengzhou Liu #define CONFIG_SYS_INTERLAKEN 619254887a5SShengzhou Liu 620254887a5SShengzhou Liu /* Default address of microcode for the Linux Fman driver */ 621254887a5SShengzhou Liu #if defined(CONFIG_SPIFLASH) 622254887a5SShengzhou Liu /* 623254887a5SShengzhou Liu * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 624254887a5SShengzhou Liu * env, so we got 0x110000. 625254887a5SShengzhou Liu */ 626254887a5SShengzhou Liu #define CONFIG_SYS_QE_FW_IN_SPIFLASH 627dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 628254887a5SShengzhou Liu #elif defined(CONFIG_SDCARD) 629254887a5SShengzhou Liu /* 630254887a5SShengzhou Liu * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 631b19e288fSShengzhou Liu * about 1MB (2048 blocks), Env is stored after the image, and the env size is 632b19e288fSShengzhou Liu * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080. 633254887a5SShengzhou Liu */ 634254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 635b19e288fSShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 636254887a5SShengzhou Liu #elif defined(CONFIG_NAND) 637254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 638b19e288fSShengzhou Liu #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE) 639254887a5SShengzhou Liu #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) 640254887a5SShengzhou Liu /* 641254887a5SShengzhou Liu * Slave has no ucode locally, it can fetch this from remote. When implementing 642254887a5SShengzhou Liu * in two corenet boards, slave's ucode could be stored in master's memory 643254887a5SShengzhou Liu * space, the address can be mapped from slave TLB->slave LAW-> 644254887a5SShengzhou Liu * slave SRIO or PCIE outbound window->master inbound window-> 645254887a5SShengzhou Liu * master LAW->the ucode address in master's memory space. 646254887a5SShengzhou Liu */ 647254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE 648dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 649254887a5SShengzhou Liu #else 650254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 651dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 652254887a5SShengzhou Liu #endif 653254887a5SShengzhou Liu #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 654254887a5SShengzhou Liu #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 655254887a5SShengzhou Liu #endif /* CONFIG_NOBQFMAN */ 656254887a5SShengzhou Liu 657254887a5SShengzhou Liu #ifdef CONFIG_SYS_DPAA_FMAN 658254887a5SShengzhou Liu #define CONFIG_FMAN_ENET 659254887a5SShengzhou Liu #define CONFIG_PHYLIB_10G 660254887a5SShengzhou Liu #define CONFIG_PHY_VITESSE 661254887a5SShengzhou Liu #define CONFIG_PHY_REALTEK 662254887a5SShengzhou Liu #define CONFIG_PHY_TERANETICS 663254887a5SShengzhou Liu #define RGMII_PHY1_ADDR 0x1 664254887a5SShengzhou Liu #define RGMII_PHY2_ADDR 0x2 665254887a5SShengzhou Liu #define FM1_10GEC1_PHY_ADDR 0x3 666254887a5SShengzhou Liu #define SGMII_CARD_PORT1_PHY_ADDR 0x1C 667254887a5SShengzhou Liu #define SGMII_CARD_PORT2_PHY_ADDR 0x1D 668254887a5SShengzhou Liu #define SGMII_CARD_PORT3_PHY_ADDR 0x1E 669254887a5SShengzhou Liu #define SGMII_CARD_PORT4_PHY_ADDR 0x1F 670254887a5SShengzhou Liu #endif 671254887a5SShengzhou Liu 672254887a5SShengzhou Liu #ifdef CONFIG_FMAN_ENET 673254887a5SShengzhou Liu #define CONFIG_MII /* MII PHY management */ 674254887a5SShengzhou Liu #define CONFIG_ETHPRIME "FM1@DTSEC3" 675254887a5SShengzhou Liu #endif 676254887a5SShengzhou Liu 677254887a5SShengzhou Liu /* 678254887a5SShengzhou Liu * SATA 679254887a5SShengzhou Liu */ 680254887a5SShengzhou Liu #ifdef CONFIG_FSL_SATA_V2 681254887a5SShengzhou Liu #define CONFIG_LIBATA 682254887a5SShengzhou Liu #define CONFIG_FSL_SATA 683254887a5SShengzhou Liu #define CONFIG_SYS_SATA_MAX_DEVICE 2 684254887a5SShengzhou Liu #define CONFIG_SATA1 685254887a5SShengzhou Liu #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 686254887a5SShengzhou Liu #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 687254887a5SShengzhou Liu #define CONFIG_SATA2 688254887a5SShengzhou Liu #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 689254887a5SShengzhou Liu #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 690254887a5SShengzhou Liu #define CONFIG_LBA48 691254887a5SShengzhou Liu #endif 692254887a5SShengzhou Liu 693254887a5SShengzhou Liu /* 694254887a5SShengzhou Liu * USB 695254887a5SShengzhou Liu */ 696*8850c5d5STom Rini #ifdef CONFIG_USB_EHCI_HCD 697254887a5SShengzhou Liu #define CONFIG_USB_EHCI_FSL 698254887a5SShengzhou Liu #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 699254887a5SShengzhou Liu #define CONFIG_HAS_FSL_DR_USB 700254887a5SShengzhou Liu #endif 701254887a5SShengzhou Liu 702254887a5SShengzhou Liu /* 703254887a5SShengzhou Liu * SDHC 704254887a5SShengzhou Liu */ 705254887a5SShengzhou Liu #ifdef CONFIG_MMC 706254887a5SShengzhou Liu #define CONFIG_FSL_ESDHC 707cf23b4daSYangbo Lu #define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK 708254887a5SShengzhou Liu #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 709254887a5SShengzhou Liu #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT 710254887a5SShengzhou Liu #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 711b46cf1b1SYangbo Lu #define CONFIG_FSL_ESDHC_ADAPTER_IDENT 712254887a5SShengzhou Liu #endif 713254887a5SShengzhou Liu 7149941cf78SShengzhou Liu /* 7159941cf78SShengzhou Liu * Dynamic MTD Partition support with mtdparts 7169941cf78SShengzhou Liu */ 717e856bdcfSMasahiro Yamada #ifdef CONFIG_MTD_NOR_FLASH 7189941cf78SShengzhou Liu #define CONFIG_FLASH_CFI_MTD 7199941cf78SShengzhou Liu #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \ 7209941cf78SShengzhou Liu "spi0=spife110000.0" 7219941cf78SShengzhou Liu #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \ 7229941cf78SShengzhou Liu "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \ 7239941cf78SShengzhou Liu "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \ 7249941cf78SShengzhou Liu "1m(uboot),5m(kernel),128k(dtb),-(user)" 7259941cf78SShengzhou Liu #endif 7269941cf78SShengzhou Liu 727254887a5SShengzhou Liu /* 728254887a5SShengzhou Liu * Environment 729254887a5SShengzhou Liu */ 730254887a5SShengzhou Liu #define CONFIG_LOADS_ECHO /* echo on for serial download */ 731254887a5SShengzhou Liu #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 732254887a5SShengzhou Liu 733254887a5SShengzhou Liu /* 734254887a5SShengzhou Liu * Miscellaneous configurable options 735254887a5SShengzhou Liu */ 736254887a5SShengzhou Liu #define CONFIG_SYS_LONGHELP /* undef to save memory */ 737254887a5SShengzhou Liu #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 738254887a5SShengzhou Liu #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 739254887a5SShengzhou Liu #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 740254887a5SShengzhou Liu 741254887a5SShengzhou Liu /* 742254887a5SShengzhou Liu * For booting Linux, the board info and command line data 743254887a5SShengzhou Liu * have to be in the first 64 MB of memory, since this is 744254887a5SShengzhou Liu * the maximum mapped by the Linux kernel during initialization. 745254887a5SShengzhou Liu */ 746254887a5SShengzhou Liu #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 747254887a5SShengzhou Liu #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 748254887a5SShengzhou Liu 749254887a5SShengzhou Liu #ifdef CONFIG_CMD_KGDB 750254887a5SShengzhou Liu #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 751254887a5SShengzhou Liu #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 752254887a5SShengzhou Liu #endif 753254887a5SShengzhou Liu 754254887a5SShengzhou Liu /* 755254887a5SShengzhou Liu * Environment Configuration 756254887a5SShengzhou Liu */ 757254887a5SShengzhou Liu #define CONFIG_ROOTPATH "/opt/nfsroot" 758254887a5SShengzhou Liu #define CONFIG_BOOTFILE "uImage" 759254887a5SShengzhou Liu #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */ 760254887a5SShengzhou Liu 761254887a5SShengzhou Liu /* default location for tftp and bootm */ 762254887a5SShengzhou Liu #define CONFIG_LOADADDR 1000000 763254887a5SShengzhou Liu #define __USB_PHY_TYPE utmi 764254887a5SShengzhou Liu 765254887a5SShengzhou Liu #define CONFIG_EXTRA_ENV_SETTINGS \ 766254887a5SShengzhou Liu "hwconfig=fsl_ddr:" \ 767254887a5SShengzhou Liu "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \ 768254887a5SShengzhou Liu "bank_intlv=auto;" \ 769254887a5SShengzhou Liu "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 770254887a5SShengzhou Liu "netdev=eth0\0" \ 771254887a5SShengzhou Liu "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 772254887a5SShengzhou Liu "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 773254887a5SShengzhou Liu "tftpflash=tftpboot $loadaddr $uboot && " \ 774254887a5SShengzhou Liu "protect off $ubootaddr +$filesize && " \ 775254887a5SShengzhou Liu "erase $ubootaddr +$filesize && " \ 776254887a5SShengzhou Liu "cp.b $loadaddr $ubootaddr $filesize && " \ 777254887a5SShengzhou Liu "protect on $ubootaddr +$filesize && " \ 778254887a5SShengzhou Liu "cmp.b $loadaddr $ubootaddr $filesize\0" \ 779254887a5SShengzhou Liu "consoledev=ttyS0\0" \ 780254887a5SShengzhou Liu "ramdiskaddr=2000000\0" \ 781254887a5SShengzhou Liu "ramdiskfile=t2080qds/ramdisk.uboot\0" \ 782b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 783254887a5SShengzhou Liu "fdtfile=t2080qds/t2080qds.dtb\0" \ 7843246584dSKim Phillips "bdev=sda3\0" 785254887a5SShengzhou Liu 786254887a5SShengzhou Liu /* 787254887a5SShengzhou Liu * For emulation this causes u-boot to jump to the start of the 788254887a5SShengzhou Liu * proof point app code automatically 789254887a5SShengzhou Liu */ 790254887a5SShengzhou Liu #define CONFIG_PROOF_POINTS \ 791254887a5SShengzhou Liu "setenv bootargs root=/dev/$bdev rw " \ 792254887a5SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 793254887a5SShengzhou Liu "cpu 1 release 0x29000000 - - -;" \ 794254887a5SShengzhou Liu "cpu 2 release 0x29000000 - - -;" \ 795254887a5SShengzhou Liu "cpu 3 release 0x29000000 - - -;" \ 796254887a5SShengzhou Liu "cpu 4 release 0x29000000 - - -;" \ 797254887a5SShengzhou Liu "cpu 5 release 0x29000000 - - -;" \ 798254887a5SShengzhou Liu "cpu 6 release 0x29000000 - - -;" \ 799254887a5SShengzhou Liu "cpu 7 release 0x29000000 - - -;" \ 800254887a5SShengzhou Liu "go 0x29000000" 801254887a5SShengzhou Liu 802254887a5SShengzhou Liu #define CONFIG_HVBOOT \ 803254887a5SShengzhou Liu "setenv bootargs config-addr=0x60000000; " \ 804254887a5SShengzhou Liu "bootm 0x01000000 - 0x00f00000" 805254887a5SShengzhou Liu 806254887a5SShengzhou Liu #define CONFIG_ALU \ 807254887a5SShengzhou Liu "setenv bootargs root=/dev/$bdev rw " \ 808254887a5SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 809254887a5SShengzhou Liu "cpu 1 release 0x01000000 - - -;" \ 810254887a5SShengzhou Liu "cpu 2 release 0x01000000 - - -;" \ 811254887a5SShengzhou Liu "cpu 3 release 0x01000000 - - -;" \ 812254887a5SShengzhou Liu "cpu 4 release 0x01000000 - - -;" \ 813254887a5SShengzhou Liu "cpu 5 release 0x01000000 - - -;" \ 814254887a5SShengzhou Liu "cpu 6 release 0x01000000 - - -;" \ 815254887a5SShengzhou Liu "cpu 7 release 0x01000000 - - -;" \ 816254887a5SShengzhou Liu "go 0x01000000" 817254887a5SShengzhou Liu 818254887a5SShengzhou Liu #define CONFIG_LINUX \ 819254887a5SShengzhou Liu "setenv bootargs root=/dev/ram rw " \ 820254887a5SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 821254887a5SShengzhou Liu "setenv ramdiskaddr 0x02000000;" \ 822254887a5SShengzhou Liu "setenv fdtaddr 0x00c00000;" \ 823254887a5SShengzhou Liu "setenv loadaddr 0x1000000;" \ 824254887a5SShengzhou Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 825254887a5SShengzhou Liu 826254887a5SShengzhou Liu #define CONFIG_HDBOOT \ 827254887a5SShengzhou Liu "setenv bootargs root=/dev/$bdev rw " \ 828254887a5SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 829254887a5SShengzhou Liu "tftp $loadaddr $bootfile;" \ 830254887a5SShengzhou Liu "tftp $fdtaddr $fdtfile;" \ 831254887a5SShengzhou Liu "bootm $loadaddr - $fdtaddr" 832254887a5SShengzhou Liu 833254887a5SShengzhou Liu #define CONFIG_NFSBOOTCOMMAND \ 834254887a5SShengzhou Liu "setenv bootargs root=/dev/nfs rw " \ 835254887a5SShengzhou Liu "nfsroot=$serverip:$rootpath " \ 836254887a5SShengzhou Liu "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 837254887a5SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 838254887a5SShengzhou Liu "tftp $loadaddr $bootfile;" \ 839254887a5SShengzhou Liu "tftp $fdtaddr $fdtfile;" \ 840254887a5SShengzhou Liu "bootm $loadaddr - $fdtaddr" 841254887a5SShengzhou Liu 842254887a5SShengzhou Liu #define CONFIG_RAMBOOTCOMMAND \ 843254887a5SShengzhou Liu "setenv bootargs root=/dev/ram rw " \ 844254887a5SShengzhou Liu "console=$consoledev,$baudrate $othbootargs;" \ 845254887a5SShengzhou Liu "tftp $ramdiskaddr $ramdiskfile;" \ 846254887a5SShengzhou Liu "tftp $loadaddr $bootfile;" \ 847254887a5SShengzhou Liu "tftp $fdtaddr $fdtfile;" \ 848254887a5SShengzhou Liu "bootm $loadaddr $ramdiskaddr $fdtaddr" 849254887a5SShengzhou Liu 850254887a5SShengzhou Liu #define CONFIG_BOOTCOMMAND CONFIG_LINUX 851254887a5SShengzhou Liu 852254887a5SShengzhou Liu #include <asm/fsl_secure_boot.h> 853ef6c55a2SAneesh Bansal 854254887a5SShengzhou Liu #endif /* __T208xQDS_H */ 855