1f4c3917aSvijay rai /* 2f4c3917aSvijay rai + * Copyright 2014 Freescale Semiconductor, Inc. 3f4c3917aSvijay rai + * 4f4c3917aSvijay rai + * SPDX-License-Identifier: GPL-2.0+ 5f4c3917aSvijay rai + */ 6f4c3917aSvijay rai 7f4c3917aSvijay rai #ifndef __CONFIG_H 8f4c3917aSvijay rai #define __CONFIG_H 9f4c3917aSvijay rai 10f4c3917aSvijay rai /* 11f4c3917aSvijay rai * T104x RDB board configuration file 12f4c3917aSvijay rai */ 139f074e67SPrabhakar Kushwaha #include <asm/config_mpc85xx.h> 149f074e67SPrabhakar Kushwaha 15f4c3917aSvijay rai #ifdef CONFIG_RAMBOOT_PBL 16aa36c84eSSumit Garg 17aa36c84eSSumit Garg #ifndef CONFIG_SECURE_BOOT 1818c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg 19aa36c84eSSumit Garg #else 20aa36c84eSSumit Garg #define CONFIG_SYS_FSL_PBL_PBI \ 21aa36c84eSSumit Garg $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg 22aa36c84eSSumit Garg #endif 23aa36c84eSSumit Garg 2418c01445SPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE 2518c01445SPrabhakar Kushwaha #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 26ce249d95STang Yuantian #define CONFIG_SYS_TEXT_BASE 0x30001000 2718c01445SPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 2818c01445SPrabhakar Kushwaha #define CONFIG_SPL_PAD_TO 0x40000 2918c01445SPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE 0x28000 3018c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 3118c01445SPrabhakar Kushwaha #define CONFIG_SPL_SKIP_RELOCATE 3218c01445SPrabhakar Kushwaha #define CONFIG_SPL_COMMON_INIT_DDR 3318c01445SPrabhakar Kushwaha #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 3418c01445SPrabhakar Kushwaha #endif 3518c01445SPrabhakar Kushwaha #define RESET_VECTOR_OFFSET 0x27FFC 3618c01445SPrabhakar Kushwaha #define BOOT_PAGE_OFFSET 0x27000 3718c01445SPrabhakar Kushwaha 3818c01445SPrabhakar Kushwaha #ifdef CONFIG_NAND 39aa36c84eSSumit Garg #ifdef CONFIG_SECURE_BOOT 40aa36c84eSSumit Garg #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) 41aa36c84eSSumit Garg /* 42aa36c84eSSumit Garg * HDR would be appended at end of image and copied to DDR along 43aa36c84eSSumit Garg * with U-Boot image. 44aa36c84eSSumit Garg */ 45aa36c84eSSumit Garg #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \ 46aa36c84eSSumit Garg CONFIG_U_BOOT_HDR_SIZE) 47aa36c84eSSumit Garg #else 4818c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) 49aa36c84eSSumit Garg #endif 50ce249d95STang Yuantian #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000 51ce249d95STang Yuantian #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000 5218c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) 5318c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 546fcddd09SYork Sun #ifdef CONFIG_TARGET_T1040RDB 55ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 56ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040_nand_rcw.cfg 57ec90ac73SZhao Qiang #endif 5855ed8ae3SYork Sun #ifdef CONFIG_TARGET_T1042RDB_PI 59ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 60ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_nand_rcw.cfg 61ec90ac73SZhao Qiang #endif 620167369cSYork Sun #ifdef CONFIG_TARGET_T1042RDB 63ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 64ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_nand_rcw.cfg 65ec90ac73SZhao Qiang #endif 66a016735cSYork Sun #ifdef CONFIG_TARGET_T1040D4RDB 67ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 68ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040d4_nand_rcw.cfg 69ec90ac73SZhao Qiang #endif 70319ed24aSYork Sun #ifdef CONFIG_TARGET_T1042D4RDB 71ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 72ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042d4_nand_rcw.cfg 73ec90ac73SZhao Qiang #endif 7418c01445SPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT 7518c01445SPrabhakar Kushwaha #endif 7618c01445SPrabhakar Kushwaha 7718c01445SPrabhakar Kushwaha #ifdef CONFIG_SPIFLASH 78ce249d95STang Yuantian #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC 7918c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_FLASH_MINIMAL 8018c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) 81ce249d95STang Yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000) 82ce249d95STang Yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000) 8318c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) 8418c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 8518c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD 8618c01445SPrabhakar Kushwaha #define CONFIG_SYS_MPC85XX_NO_RESETVEC 8718c01445SPrabhakar Kushwaha #endif 886fcddd09SYork Sun #ifdef CONFIG_TARGET_T1040RDB 89ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 90ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040_spi_rcw.cfg 91ec90ac73SZhao Qiang #endif 9255ed8ae3SYork Sun #ifdef CONFIG_TARGET_T1042RDB_PI 93ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 94ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_spi_rcw.cfg 95ec90ac73SZhao Qiang #endif 960167369cSYork Sun #ifdef CONFIG_TARGET_T1042RDB 97ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 98ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_spi_rcw.cfg 99ec90ac73SZhao Qiang #endif 100a016735cSYork Sun #ifdef CONFIG_TARGET_T1040D4RDB 101ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 102ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040d4_spi_rcw.cfg 103ec90ac73SZhao Qiang #endif 104319ed24aSYork Sun #ifdef CONFIG_TARGET_T1042D4RDB 105ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 106ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042d4_spi_rcw.cfg 107ec90ac73SZhao Qiang #endif 10818c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_BOOT 10918c01445SPrabhakar Kushwaha #endif 11018c01445SPrabhakar Kushwaha 11118c01445SPrabhakar Kushwaha #ifdef CONFIG_SDCARD 112ce249d95STang Yuantian #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC 11318c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_MINIMAL 11418c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) 115ce249d95STang Yuantian #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000) 116ce249d95STang Yuantian #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000) 11718c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) 11818c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 11918c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD 12018c01445SPrabhakar Kushwaha #define CONFIG_SYS_MPC85XX_NO_RESETVEC 12118c01445SPrabhakar Kushwaha #endif 1226fcddd09SYork Sun #ifdef CONFIG_TARGET_T1040RDB 123ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 124ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040_sd_rcw.cfg 125ec90ac73SZhao Qiang #endif 12655ed8ae3SYork Sun #ifdef CONFIG_TARGET_T1042RDB_PI 127ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 128ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_sd_rcw.cfg 129ec90ac73SZhao Qiang #endif 1300167369cSYork Sun #ifdef CONFIG_TARGET_T1042RDB 131ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 132ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_sd_rcw.cfg 133ec90ac73SZhao Qiang #endif 134a016735cSYork Sun #ifdef CONFIG_TARGET_T1040D4RDB 135ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 136ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040d4_sd_rcw.cfg 137ec90ac73SZhao Qiang #endif 138319ed24aSYork Sun #ifdef CONFIG_TARGET_T1042D4RDB 139ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 140ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042d4_sd_rcw.cfg 141ec90ac73SZhao Qiang #endif 14218c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_BOOT 14318c01445SPrabhakar Kushwaha #endif 14418c01445SPrabhakar Kushwaha 145f4c3917aSvijay rai #endif 146f4c3917aSvijay rai 147f4c3917aSvijay rai /* High Level Configuration Options */ 148f4c3917aSvijay rai #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 149f4c3917aSvijay rai #define CONFIG_MP /* support multiple processors */ 150f4c3917aSvijay rai 1515303a3deSTang Yuantian /* support deep sleep */ 1525303a3deSTang Yuantian #define CONFIG_DEEP_SLEEP 1535303a3deSTang Yuantian 154f4c3917aSvijay rai #ifndef CONFIG_SYS_TEXT_BASE 155f4c3917aSvijay rai #define CONFIG_SYS_TEXT_BASE 0xeff40000 156f4c3917aSvijay rai #endif 157f4c3917aSvijay rai 158f4c3917aSvijay rai #ifndef CONFIG_RESET_VECTOR_ADDRESS 159f4c3917aSvijay rai #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 160f4c3917aSvijay rai #endif 161f4c3917aSvijay rai 162f4c3917aSvijay rai #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 16351370d56SYork Sun #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS 164737537efSRuchika Gupta #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 165f4c3917aSvijay rai #define CONFIG_PCI_INDIRECT_BRIDGE 166b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 */ 167b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 /* PCIE controller 2 */ 168b38eaec5SRobert P. J. Day #define CONFIG_PCIE3 /* PCIE controller 3 */ 169b38eaec5SRobert P. J. Day #define CONFIG_PCIE4 /* PCIE controller 4 */ 170f4c3917aSvijay rai 171f4c3917aSvijay rai #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 172f4c3917aSvijay rai #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 173f4c3917aSvijay rai 174f4c3917aSvijay rai #define CONFIG_ENV_OVERWRITE 175f4c3917aSvijay rai 176*e856bdcfSMasahiro Yamada #ifdef CONFIG_MTD_NOR_FLASH 177f4c3917aSvijay rai #define CONFIG_FLASH_CFI_DRIVER 178f4c3917aSvijay rai #define CONFIG_SYS_FLASH_CFI 179f4c3917aSvijay rai #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 180f4c3917aSvijay rai #endif 181f4c3917aSvijay rai 182f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH) 183f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC 184f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_SPI_FLASH 185f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 186f4c3917aSvijay rai #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 187f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE 0x10000 188f4c3917aSvijay rai #elif defined(CONFIG_SDCARD) 189f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC 190f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_MMC 191f4c3917aSvijay rai #define CONFIG_SYS_MMC_ENV_DEV 0 192f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 19318c01445SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (512 * 0x800) 194f4c3917aSvijay rai #elif defined(CONFIG_NAND) 195aa36c84eSSumit Garg #ifdef CONFIG_SECURE_BOOT 196aa36c84eSSumit Garg #define CONFIG_RAMBOOT_NAND 197aa36c84eSSumit Garg #define CONFIG_BOOTSCRIPT_COPY_RAM 198aa36c84eSSumit Garg #endif 199f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC 200f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_NAND 20118c01445SPrabhakar Kushwaha #define CONFIG_ENV_SIZE 0x2000 202f4c3917aSvijay rai #define CONFIG_ENV_OFFSET (3 * CONFIG_SYS_NAND_BLOCK_SIZE) 203f4c3917aSvijay rai #else 204f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_FLASH 205f4c3917aSvijay rai #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 206f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 207f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 208f4c3917aSvijay rai #endif 209f4c3917aSvijay rai 210f4c3917aSvijay rai #define CONFIG_SYS_CLK_FREQ 100000000 211f4c3917aSvijay rai #define CONFIG_DDR_CLK_FREQ 66666666 212f4c3917aSvijay rai 213f4c3917aSvijay rai /* 214f4c3917aSvijay rai * These can be toggled for performance analysis, otherwise use default. 215f4c3917aSvijay rai */ 216f4c3917aSvijay rai #define CONFIG_SYS_CACHE_STASHING 217f4c3917aSvijay rai #define CONFIG_BACKSIDE_L2_CACHE 218f4c3917aSvijay rai #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 219f4c3917aSvijay rai #define CONFIG_BTB /* toggle branch predition */ 220f4c3917aSvijay rai #define CONFIG_DDR_ECC 221f4c3917aSvijay rai #ifdef CONFIG_DDR_ECC 222f4c3917aSvijay rai #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 223f4c3917aSvijay rai #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 224f4c3917aSvijay rai #endif 225f4c3917aSvijay rai 226f4c3917aSvijay rai #define CONFIG_ENABLE_36BIT_PHYS 227f4c3917aSvijay rai 228f4c3917aSvijay rai #define CONFIG_ADDR_MAP 229f4c3917aSvijay rai #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 230f4c3917aSvijay rai 231f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 232f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_END 0x00400000 233f4c3917aSvijay rai #define CONFIG_SYS_ALT_MEMTEST 234f4c3917aSvijay rai #define CONFIG_PANIC_HANG /* do not reset board on panic */ 235f4c3917aSvijay rai 236f4c3917aSvijay rai /* 237f4c3917aSvijay rai * Config the L3 Cache as L3 SRAM 238f4c3917aSvijay rai */ 239f4c3917aSvijay rai #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 240aa36c84eSSumit Garg /* 241aa36c84eSSumit Garg * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence 242aa36c84eSSumit Garg * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address 243aa36c84eSSumit Garg * (CONFIG_SYS_INIT_L3_VADDR) will be different. 244aa36c84eSSumit Garg */ 245aa36c84eSSumit Garg #define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000 24618c01445SPrabhakar Kushwaha #define CONFIG_SYS_L3_SIZE 256 << 10 247aa36c84eSSumit Garg #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024) 24818c01445SPrabhakar Kushwaha #ifdef CONFIG_RAMBOOT_PBL 24918c01445SPrabhakar Kushwaha #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) 25018c01445SPrabhakar Kushwaha #endif 25118c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) 25218c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10) 25318c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) 25418c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) 255f4c3917aSvijay rai 256f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR 0xf0000000 257f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 258f4c3917aSvijay rai 259f4c3917aSvijay rai /* 260f4c3917aSvijay rai * DDR Setup 261f4c3917aSvijay rai */ 262f4c3917aSvijay rai #define CONFIG_VERY_BIG_RAM 263f4c3917aSvijay rai #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 264f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 265f4c3917aSvijay rai 266f4c3917aSvijay rai #define CONFIG_DIMM_SLOTS_PER_CTLR 1 267f4c3917aSvijay rai #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 268f4c3917aSvijay rai 269f4c3917aSvijay rai #define CONFIG_DDR_SPD 270f4c3917aSvijay rai 271f4c3917aSvijay rai #define CONFIG_SYS_SPD_BUS_NUM 0 272f4c3917aSvijay rai #define SPD_EEPROM_ADDRESS 0x51 273f4c3917aSvijay rai 274f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 275f4c3917aSvijay rai 276f4c3917aSvijay rai /* 277f4c3917aSvijay rai * IFC Definitions 278f4c3917aSvijay rai */ 279f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE 0xe8000000 280f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 281f4c3917aSvijay rai 282f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR_EXT (0xf) 283f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \ 284f4c3917aSvijay rai CSPR_PORT_SIZE_16 | \ 285f4c3917aSvijay rai CSPR_MSEL_NOR | \ 286f4c3917aSvijay rai CSPR_V) 287f4c3917aSvijay rai #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 288377ffcfaSSandeep Singh 289377ffcfaSSandeep Singh /* 290377ffcfaSSandeep Singh * TDM Definition 291377ffcfaSSandeep Singh */ 292377ffcfaSSandeep Singh #define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000 293377ffcfaSSandeep Singh 294f4c3917aSvijay rai /* NOR Flash Timing Params */ 295f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 296f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 297f4c3917aSvijay rai FTIM0_NOR_TEADC(0x5) | \ 298f4c3917aSvijay rai FTIM0_NOR_TEAHC(0x5)) 299f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 300f4c3917aSvijay rai FTIM1_NOR_TRAD_NOR(0x1A) |\ 301f4c3917aSvijay rai FTIM1_NOR_TSEQRAD_NOR(0x13)) 302f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 303f4c3917aSvijay rai FTIM2_NOR_TCH(0x4) | \ 304f4c3917aSvijay rai FTIM2_NOR_TWPH(0x0E) | \ 305f4c3917aSvijay rai FTIM2_NOR_TWP(0x1c)) 306f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM3 0x0 307f4c3917aSvijay rai 308f4c3917aSvijay rai #define CONFIG_SYS_FLASH_QUIET_TEST 309f4c3917aSvijay rai #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 310f4c3917aSvijay rai 311f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 312f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 313f4c3917aSvijay rai #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 314f4c3917aSvijay rai #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 315f4c3917aSvijay rai 316f4c3917aSvijay rai #define CONFIG_SYS_FLASH_EMPTY_INFO 317f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 318f4c3917aSvijay rai 319f4c3917aSvijay rai /* CPLD on IFC */ 32055153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_MASK 0x3F 32155153d6cSPrabhakar Kushwaha #define CPLD_BANK_SEL_MASK 0x07 32255153d6cSPrabhakar Kushwaha #define CPLD_BANK_OVERRIDE 0x40 32355153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */ 32455153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */ 32555153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_RESET 0xFF 32655153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_SHIFT 0x03 3274b6067aeSPriyanka Jain 32855ed8ae3SYork Sun #if defined(CONFIG_TARGET_T1042RDB_PI) 329cf8ddacfSJason Jin #define CPLD_DIU_SEL_DFP 0x80 330319ed24aSYork Sun #elif defined(CONFIG_TARGET_T1042D4RDB) 3314b6067aeSPriyanka Jain #define CPLD_DIU_SEL_DFP 0xc0 3324b6067aeSPriyanka Jain #endif 3334b6067aeSPriyanka Jain 334a016735cSYork Sun #if defined(CONFIG_TARGET_T1040D4RDB) 3354b6067aeSPriyanka Jain #define CPLD_INT_MASK_ALL 0xFF 3364b6067aeSPriyanka Jain #define CPLD_INT_MASK_THERM 0x80 3374b6067aeSPriyanka Jain #define CPLD_INT_MASK_DVI_DFP 0x40 3384b6067aeSPriyanka Jain #define CPLD_INT_MASK_QSGMII1 0x20 3394b6067aeSPriyanka Jain #define CPLD_INT_MASK_QSGMII2 0x10 3404b6067aeSPriyanka Jain #define CPLD_INT_MASK_SGMI1 0x08 3414b6067aeSPriyanka Jain #define CPLD_INT_MASK_SGMI2 0x04 3424b6067aeSPriyanka Jain #define CPLD_INT_MASK_TDMR1 0x02 3434b6067aeSPriyanka Jain #define CPLD_INT_MASK_TDMR2 0x01 344cf8ddacfSJason Jin #endif 34555153d6cSPrabhakar Kushwaha 346f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE 0xffdf0000 347f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE) 348f4c3917aSvijay rai #define CONFIG_SYS_CSPR2_EXT (0xf) 349f4c3917aSvijay rai #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \ 350f4c3917aSvijay rai | CSPR_PORT_SIZE_8 \ 351f4c3917aSvijay rai | CSPR_MSEL_GPCM \ 352f4c3917aSvijay rai | CSPR_V) 353f4c3917aSvijay rai #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) 354f4c3917aSvijay rai #define CONFIG_SYS_CSOR2 0x0 355f4c3917aSvijay rai /* CPLD Timing parameters for IFC CS2 */ 356f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 357f4c3917aSvijay rai FTIM0_GPCM_TEADC(0x0e) | \ 358f4c3917aSvijay rai FTIM0_GPCM_TEAHC(0x0e)) 359f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 360f4c3917aSvijay rai FTIM1_GPCM_TRAD(0x1f)) 361f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 362de519163SShaohui Xie FTIM2_GPCM_TCH(0x8) | \ 363f4c3917aSvijay rai FTIM2_GPCM_TWP(0x1f)) 364f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM3 0x0 365f4c3917aSvijay rai 366f4c3917aSvijay rai /* NAND Flash on IFC */ 367f4c3917aSvijay rai #define CONFIG_NAND_FSL_IFC 368f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE 0xff800000 369f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 370f4c3917aSvijay rai 371f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 372f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 373f4c3917aSvijay rai | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 374f4c3917aSvijay rai | CSPR_MSEL_NAND /* MSEL = NAND */ \ 375f4c3917aSvijay rai | CSPR_V) 376f4c3917aSvijay rai #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 377f4c3917aSvijay rai 378f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 379f4c3917aSvijay rai | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 380f4c3917aSvijay rai | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 381f4c3917aSvijay rai | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ 382f4c3917aSvijay rai | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ 383f4c3917aSvijay rai | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \ 384f4c3917aSvijay rai | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 385f4c3917aSvijay rai 386f4c3917aSvijay rai #define CONFIG_SYS_NAND_ONFI_DETECTION 387f4c3917aSvijay rai 388f4c3917aSvijay rai /* ONFI NAND Flash mode0 Timing Params */ 389f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 390f4c3917aSvijay rai FTIM0_NAND_TWP(0x18) | \ 391f4c3917aSvijay rai FTIM0_NAND_TWCHT(0x07) | \ 392f4c3917aSvijay rai FTIM0_NAND_TWH(0x0a)) 393f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 394f4c3917aSvijay rai FTIM1_NAND_TWBE(0x39) | \ 395f4c3917aSvijay rai FTIM1_NAND_TRR(0x0e) | \ 396f4c3917aSvijay rai FTIM1_NAND_TRP(0x18)) 397f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 398f4c3917aSvijay rai FTIM2_NAND_TREH(0x0a) | \ 399f4c3917aSvijay rai FTIM2_NAND_TWHRE(0x1e)) 400f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM3 0x0 401f4c3917aSvijay rai 402f4c3917aSvijay rai #define CONFIG_SYS_NAND_DDR_LAW 11 403f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 404f4c3917aSvijay rai #define CONFIG_SYS_MAX_NAND_DEVICE 1 405f4c3917aSvijay rai #define CONFIG_CMD_NAND 406f4c3917aSvijay rai 407f4c3917aSvijay rai #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024) 408f4c3917aSvijay rai 409f4c3917aSvijay rai #if defined(CONFIG_NAND) 410f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 411f4c3917aSvijay rai #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 412f4c3917aSvijay rai #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 413f4c3917aSvijay rai #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 414f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 415f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 416f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 417f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 418f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT 419f4c3917aSvijay rai #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR 420f4c3917aSvijay rai #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 421f4c3917aSvijay rai #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 422f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 423f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 424f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 425f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 426f4c3917aSvijay rai #else 427f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT 428f4c3917aSvijay rai #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR 429f4c3917aSvijay rai #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 430f4c3917aSvijay rai #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 431f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 432f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 433f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 434f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 435f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT 436f4c3917aSvijay rai #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 437f4c3917aSvijay rai #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 438f4c3917aSvijay rai #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 439f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 440f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 441f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 442f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 443f4c3917aSvijay rai #endif 444f4c3917aSvijay rai 44518c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 44618c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 44718c01445SPrabhakar Kushwaha #else 44818c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 44918c01445SPrabhakar Kushwaha #endif 450f4c3917aSvijay rai 451f4c3917aSvijay rai #if defined(CONFIG_RAMBOOT_PBL) 452f4c3917aSvijay rai #define CONFIG_SYS_RAMBOOT 453f4c3917aSvijay rai #endif 454f4c3917aSvijay rai 4559f074e67SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_ERRATUM_A008044 4569f074e67SPrabhakar Kushwaha #if defined(CONFIG_NAND) 4579f074e67SPrabhakar Kushwaha #define CONFIG_A008044_WORKAROUND 4589f074e67SPrabhakar Kushwaha #endif 4599f074e67SPrabhakar Kushwaha #endif 4609f074e67SPrabhakar Kushwaha 461f4c3917aSvijay rai #define CONFIG_BOARD_EARLY_INIT_R 462f4c3917aSvijay rai #define CONFIG_MISC_INIT_R 463f4c3917aSvijay rai 464f4c3917aSvijay rai #define CONFIG_HWCONFIG 465f4c3917aSvijay rai 466f4c3917aSvijay rai /* define to use L1 as initial stack */ 467f4c3917aSvijay rai #define CONFIG_L1_INIT_RAM 468f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_LOCK 469f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 470f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 471b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 472f4c3917aSvijay rai /* The assembler doesn't like typecast */ 473f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 474f4c3917aSvijay rai ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 475f4c3917aSvijay rai CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 476f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 477f4c3917aSvijay rai 478f4c3917aSvijay rai #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 479f4c3917aSvijay rai GENERATED_GBL_DATA_SIZE) 480f4c3917aSvijay rai #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 481f4c3917aSvijay rai 4829307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 483f4c3917aSvijay rai #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) 484f4c3917aSvijay rai 485f4c3917aSvijay rai /* Serial Port - controlled on board with jumper J8 486f4c3917aSvijay rai * open - index 2 487f4c3917aSvijay rai * shorted - index 1 488f4c3917aSvijay rai */ 489f4c3917aSvijay rai #define CONFIG_CONS_INDEX 1 490f4c3917aSvijay rai #define CONFIG_SYS_NS16550_SERIAL 491f4c3917aSvijay rai #define CONFIG_SYS_NS16550_REG_SIZE 1 492f4c3917aSvijay rai #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 493f4c3917aSvijay rai 494f4c3917aSvijay rai #define CONFIG_SYS_BAUDRATE_TABLE \ 495f4c3917aSvijay rai {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 496f4c3917aSvijay rai 497f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 498f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 499f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 500f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 501f4c3917aSvijay rai 502319ed24aSYork Sun #if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB) 503cf8ddacfSJason Jin /* Video */ 504cf8ddacfSJason Jin #define CONFIG_FSL_DIU_FB 505cf8ddacfSJason Jin 506cf8ddacfSJason Jin #ifdef CONFIG_FSL_DIU_FB 507cf8ddacfSJason Jin #define CONFIG_FSL_DIU_CH7301 508cf8ddacfSJason Jin #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000) 509cf8ddacfSJason Jin #define CONFIG_CMD_BMP 510cf8ddacfSJason Jin #define CONFIG_VIDEO_LOGO 511cf8ddacfSJason Jin #define CONFIG_VIDEO_BMP_LOGO 512cf8ddacfSJason Jin #endif 513cf8ddacfSJason Jin #endif 514cf8ddacfSJason Jin 515f4c3917aSvijay rai /* I2C */ 516f4c3917aSvijay rai #define CONFIG_SYS_I2C 517f4c3917aSvijay rai #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */ 518f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */ 519b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED 400000 520b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SPEED 400000 521b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SPEED 400000 522f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 523f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 524b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F 525b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F 526f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 527b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 528b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000 529b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100 530f4c3917aSvijay rai 531f4c3917aSvijay rai /* I2C bus multiplexer */ 532f4c3917aSvijay rai #define I2C_MUX_PCA_ADDR 0x70 533f4c3917aSvijay rai #define I2C_MUX_CH_DEFAULT 0x8 534f4c3917aSvijay rai 53578e56995SYork Sun #if defined(CONFIG_TARGET_T1042RDB_PI) || \ 53678e56995SYork Sun defined(CONFIG_TARGET_T1040D4RDB) || \ 53778e56995SYork Sun defined(CONFIG_TARGET_T1042D4RDB) 538cf8ddacfSJason Jin /* LDI/DVI Encoder for display */ 539cf8ddacfSJason Jin #define CONFIG_SYS_I2C_LDI_ADDR 0x38 540cf8ddacfSJason Jin #define CONFIG_SYS_I2C_DVI_ADDR 0x75 541cf8ddacfSJason Jin 542f4c3917aSvijay rai /* 543f4c3917aSvijay rai * RTC configuration 544f4c3917aSvijay rai */ 545f4c3917aSvijay rai #define RTC 546f4c3917aSvijay rai #define CONFIG_RTC_DS1337 1 547f4c3917aSvijay rai #define CONFIG_SYS_I2C_RTC_ADDR 0x68 548f4c3917aSvijay rai 549f4c3917aSvijay rai /*DVI encoder*/ 550f4c3917aSvijay rai #define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75 551f4c3917aSvijay rai #endif 552f4c3917aSvijay rai 553f4c3917aSvijay rai /* 554f4c3917aSvijay rai * eSPI - Enhanced SPI 555f4c3917aSvijay rai */ 5567172de33SZhiqiang Hou #define CONFIG_SPI_FLASH_BAR 557f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_SPEED 10000000 558f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_MODE 0 559f4c3917aSvijay rai #define CONFIG_ENV_SPI_BUS 0 560f4c3917aSvijay rai #define CONFIG_ENV_SPI_CS 0 561f4c3917aSvijay rai #define CONFIG_ENV_SPI_MAX_HZ 10000000 562f4c3917aSvijay rai #define CONFIG_ENV_SPI_MODE 0 563f4c3917aSvijay rai 564f4c3917aSvijay rai /* 565f4c3917aSvijay rai * General PCI 566f4c3917aSvijay rai * Memory space is mapped 1-1, but I/O space must start from 0. 567f4c3917aSvijay rai */ 568f4c3917aSvijay rai 569f4c3917aSvijay rai #ifdef CONFIG_PCI 570f4c3917aSvijay rai /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 571f4c3917aSvijay rai #ifdef CONFIG_PCIE1 572f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 573f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 574f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 575f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 576f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 577f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 578f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 579f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 580f4c3917aSvijay rai #endif 581f4c3917aSvijay rai 582f4c3917aSvijay rai /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 583f4c3917aSvijay rai #ifdef CONFIG_PCIE2 584f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000 585f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 586f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull 587f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 588f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 589f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 590f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 591f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 592f4c3917aSvijay rai #endif 593f4c3917aSvijay rai 594f4c3917aSvijay rai /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 595f4c3917aSvijay rai #ifdef CONFIG_PCIE3 596f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 597f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 598f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull 599f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */ 600f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 601f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 602f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 603f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 604f4c3917aSvijay rai #endif 605f4c3917aSvijay rai 606f4c3917aSvijay rai /* controller 4, Base address 203000 */ 607f4c3917aSvijay rai #ifdef CONFIG_PCIE4 608f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000 609f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 610f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull 611f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */ 612f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000 613f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 614f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 615f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 616f4c3917aSvijay rai #endif 617f4c3917aSvijay rai 618f4c3917aSvijay rai #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 619f4c3917aSvijay rai #endif /* CONFIG_PCI */ 620f4c3917aSvijay rai 621f4c3917aSvijay rai /* SATA */ 622f4c3917aSvijay rai #define CONFIG_FSL_SATA_V2 623f4c3917aSvijay rai #ifdef CONFIG_FSL_SATA_V2 624f4c3917aSvijay rai #define CONFIG_LIBATA 625f4c3917aSvijay rai #define CONFIG_FSL_SATA 626f4c3917aSvijay rai 627f4c3917aSvijay rai #define CONFIG_SYS_SATA_MAX_DEVICE 1 628f4c3917aSvijay rai #define CONFIG_SATA1 629f4c3917aSvijay rai #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 630f4c3917aSvijay rai #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 631f4c3917aSvijay rai 632f4c3917aSvijay rai #define CONFIG_LBA48 633f4c3917aSvijay rai #define CONFIG_CMD_SATA 634f4c3917aSvijay rai #endif 635f4c3917aSvijay rai 636f4c3917aSvijay rai /* 637f4c3917aSvijay rai * USB 638f4c3917aSvijay rai */ 639f4c3917aSvijay rai #define CONFIG_HAS_FSL_DR_USB 640f4c3917aSvijay rai 641f4c3917aSvijay rai #ifdef CONFIG_HAS_FSL_DR_USB 642f4c3917aSvijay rai #define CONFIG_USB_EHCI 643f4c3917aSvijay rai 644f4c3917aSvijay rai #ifdef CONFIG_USB_EHCI 645f4c3917aSvijay rai #define CONFIG_USB_EHCI_FSL 646f4c3917aSvijay rai #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 647f4c3917aSvijay rai #endif 648f4c3917aSvijay rai #endif 649f4c3917aSvijay rai 650f4c3917aSvijay rai #ifdef CONFIG_MMC 651f4c3917aSvijay rai #define CONFIG_FSL_ESDHC 652f4c3917aSvijay rai #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 653f4c3917aSvijay rai #endif 654f4c3917aSvijay rai 655f4c3917aSvijay rai /* Qman/Bman */ 656f4c3917aSvijay rai #ifndef CONFIG_NOBQFMAN 657f4c3917aSvijay rai #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 6582a8b3422SJeffrey Ladouceur #define CONFIG_SYS_BMAN_NUM_PORTALS 10 659f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 660f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 661f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 6623fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 6633fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 6643fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 6653fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 6663fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 6673fa66db4SJeffrey Ladouceur CONFIG_SYS_BMAN_CENA_SIZE) 6683fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 6693fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 6702a8b3422SJeffrey Ladouceur #define CONFIG_SYS_QMAN_NUM_PORTALS 10 671f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 672f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 673f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 6743fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 6753fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 6763fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 6773fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 6783fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 6793fa66db4SJeffrey Ladouceur CONFIG_SYS_QMAN_CENA_SIZE) 6803fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 6813fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 682f4c3917aSvijay rai 683f4c3917aSvijay rai #define CONFIG_SYS_DPAA_FMAN 684f4c3917aSvijay rai #define CONFIG_SYS_DPAA_PME 685f4c3917aSvijay rai 686f4c3917aSvijay rai #define CONFIG_QE 687f4c3917aSvijay rai #define CONFIG_U_QE 688f4c3917aSvijay rai 689f4c3917aSvijay rai /* Default address of microcode for the Linux Fman driver */ 690f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH) 691f4c3917aSvijay rai /* 692f4c3917aSvijay rai * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 693f4c3917aSvijay rai * env, so we got 0x110000. 694f4c3917aSvijay rai */ 695f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_IN_SPIFLASH 696f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 697f4c3917aSvijay rai #elif defined(CONFIG_SDCARD) 698f4c3917aSvijay rai /* 699f4c3917aSvijay rai * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 70018c01445SPrabhakar Kushwaha * about 1MB (2048 blocks), Env is stored after the image, and the env size is 70118c01445SPrabhakar Kushwaha * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080. 702f4c3917aSvijay rai */ 703f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 70418c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 705f4c3917aSvijay rai #elif defined(CONFIG_NAND) 706f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 70718c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE) 708f4c3917aSvijay rai #else 709f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 710f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 71118c01445SPrabhakar Kushwaha #endif 71218c01445SPrabhakar Kushwaha 71318c01445SPrabhakar Kushwaha #if defined(CONFIG_SPIFLASH) 71418c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR 0x130000 71518c01445SPrabhakar Kushwaha #elif defined(CONFIG_SDCARD) 71618c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920) 71718c01445SPrabhakar Kushwaha #elif defined(CONFIG_NAND) 71818c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE) 71918c01445SPrabhakar Kushwaha #else 720f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_ADDR 0xEFF10000 721f4c3917aSvijay rai #endif 72218c01445SPrabhakar Kushwaha 723f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 724f4c3917aSvijay rai #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 725f4c3917aSvijay rai #endif /* CONFIG_NOBQFMAN */ 726f4c3917aSvijay rai 727f4c3917aSvijay rai #ifdef CONFIG_SYS_DPAA_FMAN 728f4c3917aSvijay rai #define CONFIG_FMAN_ENET 729f4c3917aSvijay rai #define CONFIG_PHY_VITESSE 730f4c3917aSvijay rai #define CONFIG_PHY_REALTEK 731f4c3917aSvijay rai #endif 732f4c3917aSvijay rai 733f4c3917aSvijay rai #ifdef CONFIG_FMAN_ENET 7340167369cSYork Sun #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB) 735f4c3917aSvijay rai #define CONFIG_SYS_SGMII1_PHY_ADDR 0x03 736a016735cSYork Sun #elif defined(CONFIG_TARGET_T1040D4RDB) 73794af6842SCodrin Ciubotariu #define CONFIG_SYS_SGMII1_PHY_ADDR 0x01 738319ed24aSYork Sun #elif defined(CONFIG_TARGET_T1042D4RDB) 7394b6067aeSPriyanka Jain #define CONFIG_SYS_SGMII1_PHY_ADDR 0x02 7404b6067aeSPriyanka Jain #define CONFIG_SYS_SGMII2_PHY_ADDR 0x03 7414b6067aeSPriyanka Jain #define CONFIG_SYS_SGMII3_PHY_ADDR 0x01 742f4c3917aSvijay rai #endif 7434b6067aeSPriyanka Jain 74478e56995SYork Sun #if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB) 7454b6067aeSPriyanka Jain #define CONFIG_SYS_RGMII1_PHY_ADDR 0x04 7464b6067aeSPriyanka Jain #define CONFIG_SYS_RGMII2_PHY_ADDR 0x05 7474b6067aeSPriyanka Jain #else 748f4c3917aSvijay rai #define CONFIG_SYS_RGMII1_PHY_ADDR 0x01 749f4c3917aSvijay rai #define CONFIG_SYS_RGMII2_PHY_ADDR 0x02 7504b6067aeSPriyanka Jain #endif 751f4c3917aSvijay rai 752db4a1767SCodrin Ciubotariu /* Enable VSC9953 L2 Switch driver on T1040 SoC */ 7536fcddd09SYork Sun #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB) 754db4a1767SCodrin Ciubotariu #define CONFIG_VSC9953 75524a23debSCodrin Ciubotariu #define CONFIG_CMD_ETHSW 7566fcddd09SYork Sun #ifdef CONFIG_TARGET_T1040RDB 757db4a1767SCodrin Ciubotariu #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04 758db4a1767SCodrin Ciubotariu #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08 7594b6067aeSPriyanka Jain #else 7604b6067aeSPriyanka Jain #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08 7614b6067aeSPriyanka Jain #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c 7624b6067aeSPriyanka Jain #endif 763db4a1767SCodrin Ciubotariu #endif 764db4a1767SCodrin Ciubotariu 765f4c3917aSvijay rai #define CONFIG_MII /* MII PHY management */ 766f4c3917aSvijay rai #define CONFIG_ETHPRIME "FM1@DTSEC4" 767f4c3917aSvijay rai #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 768f4c3917aSvijay rai #endif 769f4c3917aSvijay rai 770f4c3917aSvijay rai /* 771f4c3917aSvijay rai * Environment 772f4c3917aSvijay rai */ 773f4c3917aSvijay rai #define CONFIG_LOADS_ECHO /* echo on for serial download */ 774f4c3917aSvijay rai #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 775f4c3917aSvijay rai 776f4c3917aSvijay rai /* 777f4c3917aSvijay rai * Command line configuration. 778f4c3917aSvijay rai */ 77955ed8ae3SYork Sun #ifdef CONFIG_TARGET_T1042RDB_PI 780f4c3917aSvijay rai #define CONFIG_CMD_DATE 781f4c3917aSvijay rai #endif 782f4c3917aSvijay rai #define CONFIG_CMD_ERRATA 783f4c3917aSvijay rai #define CONFIG_CMD_IRQ 784f4c3917aSvijay rai #define CONFIG_CMD_REGINFO 785f4c3917aSvijay rai 786f4c3917aSvijay rai #ifdef CONFIG_PCI 787f4c3917aSvijay rai #define CONFIG_CMD_PCI 788f4c3917aSvijay rai #endif 789f4c3917aSvijay rai 790737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 791737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM 792737537efSRuchika Gupta #define CONFIG_CMD_HASH 793737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL 794737537efSRuchika Gupta #endif 795737537efSRuchika Gupta 796f4c3917aSvijay rai /* 797f4c3917aSvijay rai * Miscellaneous configurable options 798f4c3917aSvijay rai */ 799f4c3917aSvijay rai #define CONFIG_SYS_LONGHELP /* undef to save memory */ 800f4c3917aSvijay rai #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 801f4c3917aSvijay rai #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 802f4c3917aSvijay rai #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 803f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB 804f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 805f4c3917aSvijay rai #else 806f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 807f4c3917aSvijay rai #endif 808f4c3917aSvijay rai #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 809f4c3917aSvijay rai #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 810f4c3917aSvijay rai #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ 811f4c3917aSvijay rai 812f4c3917aSvijay rai /* 813f4c3917aSvijay rai * For booting Linux, the board info and command line data 814f4c3917aSvijay rai * have to be in the first 64 MB of memory, since this is 815f4c3917aSvijay rai * the maximum mapped by the Linux kernel during initialization. 816f4c3917aSvijay rai */ 817f4c3917aSvijay rai #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 818f4c3917aSvijay rai #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 819f4c3917aSvijay rai 820f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB 821f4c3917aSvijay rai #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 822f4c3917aSvijay rai #endif 823f4c3917aSvijay rai 824f4c3917aSvijay rai /* 82568b74739SPrabhakar Kushwaha * Dynamic MTD Partition support with mtdparts 82668b74739SPrabhakar Kushwaha */ 827*e856bdcfSMasahiro Yamada #ifdef CONFIG_MTD_NOR_FLASH 82868b74739SPrabhakar Kushwaha #define CONFIG_MTD_DEVICE 82968b74739SPrabhakar Kushwaha #define CONFIG_MTD_PARTITIONS 83068b74739SPrabhakar Kushwaha #define CONFIG_CMD_MTDPARTS 83168b74739SPrabhakar Kushwaha #define CONFIG_FLASH_CFI_MTD 83268b74739SPrabhakar Kushwaha #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \ 83368b74739SPrabhakar Kushwaha "spi0=spife110000.0" 83468b74739SPrabhakar Kushwaha #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \ 83568b74739SPrabhakar Kushwaha "128k(dtb),96m(fs),-(user);"\ 83668b74739SPrabhakar Kushwaha "fff800000.flash:2m(uboot),9m(kernel),"\ 83768b74739SPrabhakar Kushwaha "128k(dtb),96m(fs),-(user);spife110000.0:" \ 83868b74739SPrabhakar Kushwaha "2m(uboot),9m(kernel),128k(dtb),-(user)" 83968b74739SPrabhakar Kushwaha #endif 84068b74739SPrabhakar Kushwaha 84168b74739SPrabhakar Kushwaha /* 842f4c3917aSvijay rai * Environment Configuration 843f4c3917aSvijay rai */ 844f4c3917aSvijay rai #define CONFIG_ROOTPATH "/opt/nfsroot" 845f4c3917aSvijay rai #define CONFIG_BOOTFILE "uImage" 846f4c3917aSvijay rai #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/ 847f4c3917aSvijay rai 848f4c3917aSvijay rai /* default location for tftp and bootm */ 849f4c3917aSvijay rai #define CONFIG_LOADADDR 1000000 850f4c3917aSvijay rai 851f4c3917aSvijay rai 852f4c3917aSvijay rai #define CONFIG_BAUDRATE 115200 853f4c3917aSvijay rai 854f4c3917aSvijay rai #define __USB_PHY_TYPE utmi 855363fb32aSvijay rai #define RAMDISKFILE "t104xrdb/ramdisk.uboot" 856f4c3917aSvijay rai 8576fcddd09SYork Sun #ifdef CONFIG_TARGET_T1040RDB 858f4c3917aSvijay rai #define FDTFILE "t1040rdb/t1040rdb.dtb" 85955ed8ae3SYork Sun #elif defined(CONFIG_TARGET_T1042RDB_PI) 860363fb32aSvijay rai #define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb" 8610167369cSYork Sun #elif defined(CONFIG_TARGET_T1042RDB) 862363fb32aSvijay rai #define FDTFILE "t1042rdb/t1042rdb.dtb" 863a016735cSYork Sun #elif defined(CONFIG_TARGET_T1040D4RDB) 8644b6067aeSPriyanka Jain #define FDTFILE "t1042rdb/t1040d4rdb.dtb" 865319ed24aSYork Sun #elif defined(CONFIG_TARGET_T1042D4RDB) 8664b6067aeSPriyanka Jain #define FDTFILE "t1042rdb/t1042d4rdb.dtb" 867f4c3917aSvijay rai #endif 868f4c3917aSvijay rai 869cf8ddacfSJason Jin #ifdef CONFIG_FSL_DIU_FB 870cf8ddacfSJason Jin #define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi" 871cf8ddacfSJason Jin #else 872cf8ddacfSJason Jin #define DIU_ENVIRONMENT 873cf8ddacfSJason Jin #endif 874cf8ddacfSJason Jin 875f4c3917aSvijay rai #define CONFIG_EXTRA_ENV_SETTINGS \ 876f4c3917aSvijay rai "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \ 877f4c3917aSvijay rai "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\ 878f4c3917aSvijay rai "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 879f4c3917aSvijay rai "netdev=eth0\0" \ 880cf8ddacfSJason Jin "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \ 881f4c3917aSvijay rai "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 882f4c3917aSvijay rai "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 883f4c3917aSvijay rai "tftpflash=tftpboot $loadaddr $uboot && " \ 884f4c3917aSvijay rai "protect off $ubootaddr +$filesize && " \ 885f4c3917aSvijay rai "erase $ubootaddr +$filesize && " \ 886f4c3917aSvijay rai "cp.b $loadaddr $ubootaddr $filesize && " \ 887f4c3917aSvijay rai "protect on $ubootaddr +$filesize && " \ 888f4c3917aSvijay rai "cmp.b $loadaddr $ubootaddr $filesize\0" \ 889f4c3917aSvijay rai "consoledev=ttyS0\0" \ 890f4c3917aSvijay rai "ramdiskaddr=2000000\0" \ 891f4c3917aSvijay rai "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \ 892b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 893f4c3917aSvijay rai "fdtfile=" __stringify(FDTFILE) "\0" \ 8943246584dSKim Phillips "bdev=sda3\0" 895f4c3917aSvijay rai 896f4c3917aSvijay rai #define CONFIG_LINUX \ 897f4c3917aSvijay rai "setenv bootargs root=/dev/ram rw " \ 898f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 899f4c3917aSvijay rai "setenv ramdiskaddr 0x02000000;" \ 900f4c3917aSvijay rai "setenv fdtaddr 0x00c00000;" \ 901f4c3917aSvijay rai "setenv loadaddr 0x1000000;" \ 902f4c3917aSvijay rai "bootm $loadaddr $ramdiskaddr $fdtaddr" 903f4c3917aSvijay rai 904f4c3917aSvijay rai #define CONFIG_HDBOOT \ 905f4c3917aSvijay rai "setenv bootargs root=/dev/$bdev rw " \ 906f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 907f4c3917aSvijay rai "tftp $loadaddr $bootfile;" \ 908f4c3917aSvijay rai "tftp $fdtaddr $fdtfile;" \ 909f4c3917aSvijay rai "bootm $loadaddr - $fdtaddr" 910f4c3917aSvijay rai 911f4c3917aSvijay rai #define CONFIG_NFSBOOTCOMMAND \ 912f4c3917aSvijay rai "setenv bootargs root=/dev/nfs rw " \ 913f4c3917aSvijay rai "nfsroot=$serverip:$rootpath " \ 914f4c3917aSvijay rai "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 915f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 916f4c3917aSvijay rai "tftp $loadaddr $bootfile;" \ 917f4c3917aSvijay rai "tftp $fdtaddr $fdtfile;" \ 918f4c3917aSvijay rai "bootm $loadaddr - $fdtaddr" 919f4c3917aSvijay rai 920f4c3917aSvijay rai #define CONFIG_RAMBOOTCOMMAND \ 921f4c3917aSvijay rai "setenv bootargs root=/dev/ram rw " \ 922f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 923f4c3917aSvijay rai "tftp $ramdiskaddr $ramdiskfile;" \ 924f4c3917aSvijay rai "tftp $loadaddr $bootfile;" \ 925f4c3917aSvijay rai "tftp $fdtaddr $fdtfile;" \ 926f4c3917aSvijay rai "bootm $loadaddr $ramdiskaddr $fdtaddr" 927f4c3917aSvijay rai 928f4c3917aSvijay rai #define CONFIG_BOOTCOMMAND CONFIG_LINUX 929f4c3917aSvijay rai 930f4c3917aSvijay rai #include <asm/fsl_secure_boot.h> 931ef6c55a2SAneesh Bansal 932f4c3917aSvijay rai #endif /* __CONFIG_H */ 933