xref: /rk3399_rockchip-uboot/include/configs/T104xRDB.h (revision b24a4f6247d867f1301edc1c6390aca79ecbe16b)
1f4c3917aSvijay rai /*
2f4c3917aSvijay rai + * Copyright 2014 Freescale Semiconductor, Inc.
3f4c3917aSvijay rai + *
4f4c3917aSvijay rai + * SPDX-License-Identifier:     GPL-2.0+
5f4c3917aSvijay rai + */
6f4c3917aSvijay rai 
7f4c3917aSvijay rai #ifndef __CONFIG_H
8f4c3917aSvijay rai #define __CONFIG_H
9f4c3917aSvijay rai 
10f4c3917aSvijay rai /*
11f4c3917aSvijay rai  * T104x RDB board configuration file
12f4c3917aSvijay rai  */
13f4c3917aSvijay rai #define CONFIG_T104xRDB
14f4c3917aSvijay rai #define CONFIG_PHYS_64BIT
152aea6618Svijay rai #define CONFIG_DISPLAY_BOARDINFO
16f4c3917aSvijay rai 
179f074e67SPrabhakar Kushwaha #define CONFIG_E500			/* BOOKE e500 family */
189f074e67SPrabhakar Kushwaha #include <asm/config_mpc85xx.h>
199f074e67SPrabhakar Kushwaha 
20f4c3917aSvijay rai #ifdef CONFIG_RAMBOOT_PBL
21aa36c84eSSumit Garg 
22aa36c84eSSumit Garg #ifndef CONFIG_SECURE_BOOT
2318c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg
24aa36c84eSSumit Garg #else
25aa36c84eSSumit Garg #define CONFIG_SYS_FSL_PBL_PBI \
26aa36c84eSSumit Garg 		$(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg
27aa36c84eSSumit Garg #endif
28aa36c84eSSumit Garg 
2918c01445SPrabhakar Kushwaha #ifdef CONFIG_T1040RDB
3018c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1040_rcw.cfg
3118c01445SPrabhakar Kushwaha #endif
3218c01445SPrabhakar Kushwaha #ifdef CONFIG_T1042RDB_PI
33d087e0e2Svijay rai #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_rcw.cfg
34d087e0e2Svijay rai #endif
35d087e0e2Svijay rai #ifdef CONFIG_T1042RDB
3618c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1042_rcw.cfg
3718c01445SPrabhakar Kushwaha #endif
384b6067aeSPriyanka Jain #ifdef CONFIG_T1040D4RDB
394b6067aeSPriyanka Jain #define CONFIG_SYS_FSL_PBL_RCW \
404b6067aeSPriyanka Jain $(SRCTREE)/board/freescale/t104xrdb/t1040d4_rcw.cfg
414b6067aeSPriyanka Jain #endif
424b6067aeSPriyanka Jain #ifdef CONFIG_T1042D4RDB
434b6067aeSPriyanka Jain #define CONFIG_SYS_FSL_PBL_RCW \
444b6067aeSPriyanka Jain $(SRCTREE)/board/freescale/t104xrdb/t1042d4_rcw.cfg
454b6067aeSPriyanka Jain #endif
4618c01445SPrabhakar Kushwaha 
4718c01445SPrabhakar Kushwaha #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
4818c01445SPrabhakar Kushwaha #define CONFIG_SPL_ENV_SUPPORT
4918c01445SPrabhakar Kushwaha #define CONFIG_SPL_SERIAL_SUPPORT
5018c01445SPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE
5118c01445SPrabhakar Kushwaha #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
5218c01445SPrabhakar Kushwaha #define CONFIG_SPL_LIBGENERIC_SUPPORT
5318c01445SPrabhakar Kushwaha #define CONFIG_SPL_LIBCOMMON_SUPPORT
5418c01445SPrabhakar Kushwaha #define CONFIG_SPL_I2C_SUPPORT
5518c01445SPrabhakar Kushwaha #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
5618c01445SPrabhakar Kushwaha #define CONFIG_FSL_LAW                 /* Use common FSL init code */
57ce249d95STang Yuantian #define CONFIG_SYS_TEXT_BASE		0x30001000
5818c01445SPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
5918c01445SPrabhakar Kushwaha #define CONFIG_SPL_PAD_TO		0x40000
6018c01445SPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE		0x28000
6118c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
6218c01445SPrabhakar Kushwaha #define CONFIG_SPL_SKIP_RELOCATE
6318c01445SPrabhakar Kushwaha #define CONFIG_SPL_COMMON_INIT_DDR
6418c01445SPrabhakar Kushwaha #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
6518c01445SPrabhakar Kushwaha #define CONFIG_SYS_NO_FLASH
6618c01445SPrabhakar Kushwaha #endif
6718c01445SPrabhakar Kushwaha #define RESET_VECTOR_OFFSET		0x27FFC
6818c01445SPrabhakar Kushwaha #define BOOT_PAGE_OFFSET		0x27000
6918c01445SPrabhakar Kushwaha 
7018c01445SPrabhakar Kushwaha #ifdef CONFIG_NAND
7118c01445SPrabhakar Kushwaha #define CONFIG_SPL_NAND_SUPPORT
72aa36c84eSSumit Garg #ifdef CONFIG_SECURE_BOOT
73aa36c84eSSumit Garg #define CONFIG_U_BOOT_HDR_SIZE		(16 << 10)
74aa36c84eSSumit Garg /*
75aa36c84eSSumit Garg  * HDR would be appended at end of image and copied to DDR along
76aa36c84eSSumit Garg  * with U-Boot image.
77aa36c84eSSumit Garg  */
78aa36c84eSSumit Garg #define CONFIG_SYS_NAND_U_BOOT_SIZE	((768 << 10) + \
79aa36c84eSSumit Garg 					 CONFIG_U_BOOT_HDR_SIZE)
80aa36c84eSSumit Garg #else
8118c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
82aa36c84eSSumit Garg #endif
83ce249d95STang Yuantian #define CONFIG_SYS_NAND_U_BOOT_DST	0x30000000
84ce249d95STang Yuantian #define CONFIG_SYS_NAND_U_BOOT_START	0x30000000
8518c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
8618c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
8718c01445SPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT
8818c01445SPrabhakar Kushwaha #endif
8918c01445SPrabhakar Kushwaha 
9018c01445SPrabhakar Kushwaha #ifdef CONFIG_SPIFLASH
91ce249d95STang Yuantian #define	CONFIG_RESET_VECTOR_ADDRESS		0x30000FFC
9218c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_SUPPORT
9318c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_FLASH_SUPPORT
9418c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_FLASH_MINIMAL
9518c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
96ce249d95STang Yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x30000000)
97ce249d95STang Yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x30000000)
9818c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(256 << 10)
9918c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
10018c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD
10118c01445SPrabhakar Kushwaha #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
10218c01445SPrabhakar Kushwaha #endif
10318c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_BOOT
10418c01445SPrabhakar Kushwaha #endif
10518c01445SPrabhakar Kushwaha 
10618c01445SPrabhakar Kushwaha #ifdef CONFIG_SDCARD
107ce249d95STang Yuantian #define	CONFIG_RESET_VECTOR_ADDRESS		0x30000FFC
10818c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_SUPPORT
10918c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_MINIMAL
11018c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
111ce249d95STang Yuantian #define CONFIG_SYS_MMC_U_BOOT_DST	(0x30000000)
112ce249d95STang Yuantian #define CONFIG_SYS_MMC_U_BOOT_START	(0x30000000)
11318c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_OFFS	(260 << 10)
11418c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
11518c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD
11618c01445SPrabhakar Kushwaha #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
11718c01445SPrabhakar Kushwaha #endif
11818c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_BOOT
11918c01445SPrabhakar Kushwaha #endif
12018c01445SPrabhakar Kushwaha 
121f4c3917aSvijay rai #endif
122f4c3917aSvijay rai 
123f4c3917aSvijay rai /* High Level Configuration Options */
124f4c3917aSvijay rai #define CONFIG_BOOKE
125f4c3917aSvijay rai #define CONFIG_E500MC			/* BOOKE e500mc family */
126f4c3917aSvijay rai #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
127f4c3917aSvijay rai #define CONFIG_MP			/* support multiple processors */
128f4c3917aSvijay rai 
1295303a3deSTang Yuantian /* support deep sleep */
1305303a3deSTang Yuantian #define CONFIG_DEEP_SLEEP
13100233528STang Yuantian #if defined(CONFIG_DEEP_SLEEP)
13200233528STang Yuantian #define CONFIG_BOARD_EARLY_INIT_F
1335303a3deSTang Yuantian #define CONFIG_SILENT_CONSOLE
13400233528STang Yuantian #endif
1355303a3deSTang Yuantian 
136f4c3917aSvijay rai #ifndef CONFIG_SYS_TEXT_BASE
137f4c3917aSvijay rai #define CONFIG_SYS_TEXT_BASE	0xeff40000
138f4c3917aSvijay rai #endif
139f4c3917aSvijay rai 
140f4c3917aSvijay rai #ifndef CONFIG_RESET_VECTOR_ADDRESS
141f4c3917aSvijay rai #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
142f4c3917aSvijay rai #endif
143f4c3917aSvijay rai 
144f4c3917aSvijay rai #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
145f4c3917aSvijay rai #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
146f4c3917aSvijay rai #define CONFIG_FSL_IFC			/* Enable IFC Support */
147737537efSRuchika Gupta #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
148f4c3917aSvijay rai #define CONFIG_PCI			/* Enable PCI/PCIE */
149f4c3917aSvijay rai #define CONFIG_PCI_INDIRECT_BRIDGE
150b38eaec5SRobert P. J. Day #define CONFIG_PCIE1			/* PCIE controller 1 */
151b38eaec5SRobert P. J. Day #define CONFIG_PCIE2			/* PCIE controller 2 */
152b38eaec5SRobert P. J. Day #define CONFIG_PCIE3			/* PCIE controller 3 */
153b38eaec5SRobert P. J. Day #define CONFIG_PCIE4			/* PCIE controller 4 */
154f4c3917aSvijay rai 
155f4c3917aSvijay rai #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
156f4c3917aSvijay rai #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
157f4c3917aSvijay rai 
158f4c3917aSvijay rai #define CONFIG_FSL_LAW			/* Use common FSL init code */
159f4c3917aSvijay rai 
160f4c3917aSvijay rai #define CONFIG_ENV_OVERWRITE
161f4c3917aSvijay rai 
16218c01445SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH
163f4c3917aSvijay rai #define CONFIG_FLASH_CFI_DRIVER
164f4c3917aSvijay rai #define CONFIG_SYS_FLASH_CFI
165f4c3917aSvijay rai #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
166f4c3917aSvijay rai #endif
167f4c3917aSvijay rai 
168f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH)
169f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC
170f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_SPI_FLASH
171f4c3917aSvijay rai #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
172f4c3917aSvijay rai #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
173f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE            0x10000
174f4c3917aSvijay rai #elif defined(CONFIG_SDCARD)
175f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC
176f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_MMC
177f4c3917aSvijay rai #define CONFIG_SYS_MMC_ENV_DEV          0
178f4c3917aSvijay rai #define CONFIG_ENV_SIZE			0x2000
17918c01445SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET		(512 * 0x800)
180f4c3917aSvijay rai #elif defined(CONFIG_NAND)
181aa36c84eSSumit Garg #ifdef CONFIG_SECURE_BOOT
182aa36c84eSSumit Garg #define CONFIG_RAMBOOT_NAND
183aa36c84eSSumit Garg #define CONFIG_BOOTSCRIPT_COPY_RAM
184aa36c84eSSumit Garg #endif
185f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC
186f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_NAND
18718c01445SPrabhakar Kushwaha #define CONFIG_ENV_SIZE			0x2000
188f4c3917aSvijay rai #define CONFIG_ENV_OFFSET		(3 * CONFIG_SYS_NAND_BLOCK_SIZE)
189f4c3917aSvijay rai #else
190f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_FLASH
191f4c3917aSvijay rai #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
192f4c3917aSvijay rai #define CONFIG_ENV_SIZE		0x2000
193f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
194f4c3917aSvijay rai #endif
195f4c3917aSvijay rai 
196f4c3917aSvijay rai #define CONFIG_SYS_CLK_FREQ	100000000
197f4c3917aSvijay rai #define CONFIG_DDR_CLK_FREQ	66666666
198f4c3917aSvijay rai 
199f4c3917aSvijay rai /*
200f4c3917aSvijay rai  * These can be toggled for performance analysis, otherwise use default.
201f4c3917aSvijay rai  */
202f4c3917aSvijay rai #define CONFIG_SYS_CACHE_STASHING
203f4c3917aSvijay rai #define CONFIG_BACKSIDE_L2_CACHE
204f4c3917aSvijay rai #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
205f4c3917aSvijay rai #define CONFIG_BTB			/* toggle branch predition */
206f4c3917aSvijay rai #define CONFIG_DDR_ECC
207f4c3917aSvijay rai #ifdef CONFIG_DDR_ECC
208f4c3917aSvijay rai #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
209f4c3917aSvijay rai #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
210f4c3917aSvijay rai #endif
211f4c3917aSvijay rai 
212f4c3917aSvijay rai #define CONFIG_ENABLE_36BIT_PHYS
213f4c3917aSvijay rai 
214f4c3917aSvijay rai #define CONFIG_ADDR_MAP
215f4c3917aSvijay rai #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
216f4c3917aSvijay rai 
217f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
218f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_END		0x00400000
219f4c3917aSvijay rai #define CONFIG_SYS_ALT_MEMTEST
220f4c3917aSvijay rai #define CONFIG_PANIC_HANG	/* do not reset board on panic */
221f4c3917aSvijay rai 
222f4c3917aSvijay rai /*
223f4c3917aSvijay rai  *  Config the L3 Cache as L3 SRAM
224f4c3917aSvijay rai  */
225f4c3917aSvijay rai #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
226aa36c84eSSumit Garg /*
227aa36c84eSSumit Garg  * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
228aa36c84eSSumit Garg  * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
229aa36c84eSSumit Garg  * (CONFIG_SYS_INIT_L3_VADDR) will be different.
230aa36c84eSSumit Garg  */
231aa36c84eSSumit Garg #define CONFIG_SYS_INIT_L3_VADDR	0xFFFC0000
23218c01445SPrabhakar Kushwaha #define CONFIG_SYS_L3_SIZE		256 << 10
233aa36c84eSSumit Garg #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
23418c01445SPrabhakar Kushwaha #ifdef CONFIG_RAMBOOT_PBL
23518c01445SPrabhakar Kushwaha #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
23618c01445SPrabhakar Kushwaha #endif
23718c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
23818c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_SIZE	(30 << 10)
23918c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
24018c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
241f4c3917aSvijay rai 
242f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR		0xf0000000
243f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
244f4c3917aSvijay rai 
245f4c3917aSvijay rai /*
246f4c3917aSvijay rai  * DDR Setup
247f4c3917aSvijay rai  */
248f4c3917aSvijay rai #define CONFIG_VERY_BIG_RAM
249f4c3917aSvijay rai #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
250f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
251f4c3917aSvijay rai 
252f4c3917aSvijay rai /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
253f4c3917aSvijay rai #define CONFIG_DIMM_SLOTS_PER_CTLR	1
254f4c3917aSvijay rai #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
255f4c3917aSvijay rai 
256f4c3917aSvijay rai #define CONFIG_DDR_SPD
2574b6067aeSPriyanka Jain #ifndef CONFIG_SYS_FSL_DDR4
258f4c3917aSvijay rai #define CONFIG_SYS_FSL_DDR3
2594b6067aeSPriyanka Jain #endif
260f4c3917aSvijay rai 
261f4c3917aSvijay rai #define CONFIG_SYS_SPD_BUS_NUM	0
262f4c3917aSvijay rai #define SPD_EEPROM_ADDRESS	0x51
263f4c3917aSvijay rai 
264f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
265f4c3917aSvijay rai 
266f4c3917aSvijay rai /*
267f4c3917aSvijay rai  * IFC Definitions
268f4c3917aSvijay rai  */
269f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE	0xe8000000
270f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
271f4c3917aSvijay rai 
272f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR_EXT	(0xf)
273f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
274f4c3917aSvijay rai 				CSPR_PORT_SIZE_16 | \
275f4c3917aSvijay rai 				CSPR_MSEL_NOR | \
276f4c3917aSvijay rai 				CSPR_V)
277f4c3917aSvijay rai #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
278377ffcfaSSandeep Singh 
279377ffcfaSSandeep Singh /*
280377ffcfaSSandeep Singh  * TDM Definition
281377ffcfaSSandeep Singh  */
282377ffcfaSSandeep Singh #define T1040_TDM_QUIRK_CCSR_BASE	0xfe000000
283377ffcfaSSandeep Singh 
284f4c3917aSvijay rai /* NOR Flash Timing Params */
285f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
286f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
287f4c3917aSvijay rai 				FTIM0_NOR_TEADC(0x5) | \
288f4c3917aSvijay rai 				FTIM0_NOR_TEAHC(0x5))
289f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
290f4c3917aSvijay rai 				FTIM1_NOR_TRAD_NOR(0x1A) |\
291f4c3917aSvijay rai 				FTIM1_NOR_TSEQRAD_NOR(0x13))
292f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
293f4c3917aSvijay rai 				FTIM2_NOR_TCH(0x4) | \
294f4c3917aSvijay rai 				FTIM2_NOR_TWPH(0x0E) | \
295f4c3917aSvijay rai 				FTIM2_NOR_TWP(0x1c))
296f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM3	0x0
297f4c3917aSvijay rai 
298f4c3917aSvijay rai #define CONFIG_SYS_FLASH_QUIET_TEST
299f4c3917aSvijay rai #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
300f4c3917aSvijay rai 
301f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
302f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
303f4c3917aSvijay rai #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
304f4c3917aSvijay rai #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
305f4c3917aSvijay rai 
306f4c3917aSvijay rai #define CONFIG_SYS_FLASH_EMPTY_INFO
307f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
308f4c3917aSvijay rai 
309f4c3917aSvijay rai /* CPLD on IFC */
31055153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_MASK			0x3F
31155153d6cSPrabhakar Kushwaha #define CPLD_BANK_SEL_MASK		0x07
31255153d6cSPrabhakar Kushwaha #define CPLD_BANK_OVERRIDE		0x40
31355153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_ALTBANK		0x44 /* BANK OR | BANK 4 */
31455153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_DFLTBANK		0x40 /* BANK OR | BANK0 */
31555153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_RESET		0xFF
31655153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_SHIFT		0x03
3174b6067aeSPriyanka Jain 
3184b6067aeSPriyanka Jain #if defined(CONFIG_T1042RDB_PI)
319cf8ddacfSJason Jin #define CPLD_DIU_SEL_DFP		0x80
3204b6067aeSPriyanka Jain #elif defined(CONFIG_T1042D4RDB)
3214b6067aeSPriyanka Jain #define CPLD_DIU_SEL_DFP		0xc0
3224b6067aeSPriyanka Jain #endif
3234b6067aeSPriyanka Jain 
3244b6067aeSPriyanka Jain #if defined(CONFIG_T1040D4RDB)
3254b6067aeSPriyanka Jain #define CPLD_INT_MASK_ALL		0xFF
3264b6067aeSPriyanka Jain #define CPLD_INT_MASK_THERM		0x80
3274b6067aeSPriyanka Jain #define CPLD_INT_MASK_DVI_DFP		0x40
3284b6067aeSPriyanka Jain #define CPLD_INT_MASK_QSGMII1		0x20
3294b6067aeSPriyanka Jain #define CPLD_INT_MASK_QSGMII2		0x10
3304b6067aeSPriyanka Jain #define CPLD_INT_MASK_SGMI1		0x08
3314b6067aeSPriyanka Jain #define CPLD_INT_MASK_SGMI2		0x04
3324b6067aeSPriyanka Jain #define CPLD_INT_MASK_TDMR1		0x02
3334b6067aeSPriyanka Jain #define CPLD_INT_MASK_TDMR2		0x01
334cf8ddacfSJason Jin #endif
33555153d6cSPrabhakar Kushwaha 
336f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE	0xffdf0000
337f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_CPLD_BASE)
338f4c3917aSvijay rai #define CONFIG_SYS_CSPR2_EXT	(0xf)
339f4c3917aSvijay rai #define CONFIG_SYS_CSPR2	(CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
340f4c3917aSvijay rai 				| CSPR_PORT_SIZE_8 \
341f4c3917aSvijay rai 				| CSPR_MSEL_GPCM \
342f4c3917aSvijay rai 				| CSPR_V)
343f4c3917aSvijay rai #define CONFIG_SYS_AMASK2	IFC_AMASK(64*1024)
344f4c3917aSvijay rai #define CONFIG_SYS_CSOR2	0x0
345f4c3917aSvijay rai /* CPLD Timing parameters for IFC CS2 */
346f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
347f4c3917aSvijay rai 					FTIM0_GPCM_TEADC(0x0e) | \
348f4c3917aSvijay rai 					FTIM0_GPCM_TEAHC(0x0e))
349f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM1		(FTIM1_GPCM_TACO(0x0e) | \
350f4c3917aSvijay rai 					FTIM1_GPCM_TRAD(0x1f))
351f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
352de519163SShaohui Xie 					FTIM2_GPCM_TCH(0x8) | \
353f4c3917aSvijay rai 					FTIM2_GPCM_TWP(0x1f))
354f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM3		0x0
355f4c3917aSvijay rai 
356f4c3917aSvijay rai /* NAND Flash on IFC */
357f4c3917aSvijay rai #define CONFIG_NAND_FSL_IFC
358f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE		0xff800000
359f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
360f4c3917aSvijay rai 
361f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
362f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
363f4c3917aSvijay rai 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
364f4c3917aSvijay rai 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
365f4c3917aSvijay rai 				| CSPR_V)
366f4c3917aSvijay rai #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
367f4c3917aSvijay rai 
368f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
369f4c3917aSvijay rai 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
370f4c3917aSvijay rai 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
371f4c3917aSvijay rai 				| CSOR_NAND_RAL_3	/* RAL = 3Byes */ \
372f4c3917aSvijay rai 				| CSOR_NAND_PGS_4K	/* Page Size = 4K */ \
373f4c3917aSvijay rai 				| CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
374f4c3917aSvijay rai 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
375f4c3917aSvijay rai 
376f4c3917aSvijay rai #define CONFIG_SYS_NAND_ONFI_DETECTION
377f4c3917aSvijay rai 
378f4c3917aSvijay rai /* ONFI NAND Flash mode0 Timing Params */
379f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
380f4c3917aSvijay rai 					FTIM0_NAND_TWP(0x18)   | \
381f4c3917aSvijay rai 					FTIM0_NAND_TWCHT(0x07) | \
382f4c3917aSvijay rai 					FTIM0_NAND_TWH(0x0a))
383f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
384f4c3917aSvijay rai 					FTIM1_NAND_TWBE(0x39)  | \
385f4c3917aSvijay rai 					FTIM1_NAND_TRR(0x0e)   | \
386f4c3917aSvijay rai 					FTIM1_NAND_TRP(0x18))
387f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
388f4c3917aSvijay rai 					FTIM2_NAND_TREH(0x0a) | \
389f4c3917aSvijay rai 					FTIM2_NAND_TWHRE(0x1e))
390f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM3		0x0
391f4c3917aSvijay rai 
392f4c3917aSvijay rai #define CONFIG_SYS_NAND_DDR_LAW		11
393f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
394f4c3917aSvijay rai #define CONFIG_SYS_MAX_NAND_DEVICE	1
395f4c3917aSvijay rai #define CONFIG_CMD_NAND
396f4c3917aSvijay rai 
397f4c3917aSvijay rai #define CONFIG_SYS_NAND_BLOCK_SIZE	(512 * 1024)
398f4c3917aSvijay rai 
399f4c3917aSvijay rai #if defined(CONFIG_NAND)
400f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
401f4c3917aSvijay rai #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
402f4c3917aSvijay rai #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
403f4c3917aSvijay rai #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
404f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
405f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
406f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
407f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
408f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR_CSPR_EXT
409f4c3917aSvijay rai #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR_CSPR
410f4c3917aSvijay rai #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
411f4c3917aSvijay rai #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
412f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
413f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
414f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
415f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
416f4c3917aSvijay rai #else
417f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR_CSPR_EXT
418f4c3917aSvijay rai #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR_CSPR
419f4c3917aSvijay rai #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
420f4c3917aSvijay rai #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
421f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
422f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
423f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
424f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
425f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NAND_CSPR_EXT
426f4c3917aSvijay rai #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
427f4c3917aSvijay rai #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
428f4c3917aSvijay rai #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
429f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
430f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
431f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
432f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
433f4c3917aSvijay rai #endif
434f4c3917aSvijay rai 
43518c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
43618c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
43718c01445SPrabhakar Kushwaha #else
43818c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
43918c01445SPrabhakar Kushwaha #endif
440f4c3917aSvijay rai 
441f4c3917aSvijay rai #if defined(CONFIG_RAMBOOT_PBL)
442f4c3917aSvijay rai #define CONFIG_SYS_RAMBOOT
443f4c3917aSvijay rai #endif
444f4c3917aSvijay rai 
4459f074e67SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_ERRATUM_A008044
4469f074e67SPrabhakar Kushwaha #if defined(CONFIG_NAND)
4479f074e67SPrabhakar Kushwaha #define CONFIG_A008044_WORKAROUND
4489f074e67SPrabhakar Kushwaha #endif
4499f074e67SPrabhakar Kushwaha #endif
4509f074e67SPrabhakar Kushwaha 
451f4c3917aSvijay rai #define CONFIG_BOARD_EARLY_INIT_R
452f4c3917aSvijay rai #define CONFIG_MISC_INIT_R
453f4c3917aSvijay rai 
454f4c3917aSvijay rai #define CONFIG_HWCONFIG
455f4c3917aSvijay rai 
456f4c3917aSvijay rai /* define to use L1 as initial stack */
457f4c3917aSvijay rai #define CONFIG_L1_INIT_RAM
458f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_LOCK
459f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
460f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
461b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe03c000
462f4c3917aSvijay rai /* The assembler doesn't like typecast */
463f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
464f4c3917aSvijay rai 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
465f4c3917aSvijay rai 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
466f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
467f4c3917aSvijay rai 
468f4c3917aSvijay rai #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
469f4c3917aSvijay rai 					GENERATED_GBL_DATA_SIZE)
470f4c3917aSvijay rai #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
471f4c3917aSvijay rai 
4729307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
473f4c3917aSvijay rai #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
474f4c3917aSvijay rai 
475f4c3917aSvijay rai /* Serial Port - controlled on board with jumper J8
476f4c3917aSvijay rai  * open - index 2
477f4c3917aSvijay rai  * shorted - index 1
478f4c3917aSvijay rai  */
479f4c3917aSvijay rai #define CONFIG_CONS_INDEX	1
480f4c3917aSvijay rai #define CONFIG_SYS_NS16550_SERIAL
481f4c3917aSvijay rai #define CONFIG_SYS_NS16550_REG_SIZE	1
482f4c3917aSvijay rai #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
483f4c3917aSvijay rai 
484f4c3917aSvijay rai #define CONFIG_SYS_BAUDRATE_TABLE	\
485f4c3917aSvijay rai 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
486f4c3917aSvijay rai 
487f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
488f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
489f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
490f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
49118c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD
492f4c3917aSvijay rai #define CONFIG_SYS_CONSOLE_IS_IN_ENV	/* determine from environment */
49318c01445SPrabhakar Kushwaha #endif
494f4c3917aSvijay rai 
4954b6067aeSPriyanka Jain #if defined(CONFIG_T1042RDB_PI) || defined(CONFIG_T1042D4RDB)
496cf8ddacfSJason Jin /* Video */
497cf8ddacfSJason Jin #define CONFIG_FSL_DIU_FB
498cf8ddacfSJason Jin 
499cf8ddacfSJason Jin #ifdef CONFIG_FSL_DIU_FB
500cf8ddacfSJason Jin #define CONFIG_FSL_DIU_CH7301
501cf8ddacfSJason Jin #define CONFIG_SYS_DIU_ADDR	(CONFIG_SYS_CCSRBAR + 0x180000)
502cf8ddacfSJason Jin #define CONFIG_VIDEO
503cf8ddacfSJason Jin #define CONFIG_CMD_BMP
504cf8ddacfSJason Jin #define CONFIG_CFB_CONSOLE
505cf8ddacfSJason Jin #define CONFIG_CFB_CONSOLE_ANSI
506cf8ddacfSJason Jin #define CONFIG_VIDEO_SW_CURSOR
507cf8ddacfSJason Jin #define CONFIG_VGA_AS_SINGLE_DEVICE
508cf8ddacfSJason Jin #define CONFIG_VIDEO_LOGO
509cf8ddacfSJason Jin #define CONFIG_VIDEO_BMP_LOGO
510cf8ddacfSJason Jin #endif
511cf8ddacfSJason Jin #endif
512cf8ddacfSJason Jin 
513f4c3917aSvijay rai /* I2C */
514f4c3917aSvijay rai #define CONFIG_SYS_I2C
515f4c3917aSvijay rai #define CONFIG_SYS_I2C_FSL		/* Use FSL common I2C driver */
516f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SPEED	400000	/* I2C speed in Hz */
517b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED	400000
518b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SPEED	400000
519b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SPEED	400000
520f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
521f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
522b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SLAVE	0x7F
523b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SLAVE	0x7F
524f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
525b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
526b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_OFFSET	0x119000
527b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_OFFSET	0x119100
528f4c3917aSvijay rai 
529f4c3917aSvijay rai /* I2C bus multiplexer */
530f4c3917aSvijay rai #define I2C_MUX_PCA_ADDR                0x70
5314b6067aeSPriyanka Jain #if defined(CONFIG_T104xRDB) || defined(CONFIG_T104XD4RDB)
532f4c3917aSvijay rai #define I2C_MUX_CH_DEFAULT      0x8
533f4c3917aSvijay rai #endif
534f4c3917aSvijay rai 
5354b6067aeSPriyanka Jain #if defined(CONFIG_T1042RDB_PI) || defined(CONFIG_T104XD4RDB)
536cf8ddacfSJason Jin /* LDI/DVI Encoder for display */
537cf8ddacfSJason Jin #define CONFIG_SYS_I2C_LDI_ADDR		0x38
538cf8ddacfSJason Jin #define CONFIG_SYS_I2C_DVI_ADDR		0x75
539cf8ddacfSJason Jin 
540f4c3917aSvijay rai /*
541f4c3917aSvijay rai  * RTC configuration
542f4c3917aSvijay rai  */
543f4c3917aSvijay rai #define RTC
544f4c3917aSvijay rai #define CONFIG_RTC_DS1337               1
545f4c3917aSvijay rai #define CONFIG_SYS_I2C_RTC_ADDR         0x68
546f4c3917aSvijay rai 
547f4c3917aSvijay rai /*DVI encoder*/
548f4c3917aSvijay rai #define CONFIG_HDMI_ENCODER_I2C_ADDR  0x75
549f4c3917aSvijay rai #endif
550f4c3917aSvijay rai 
551f4c3917aSvijay rai /*
552f4c3917aSvijay rai  * eSPI - Enhanced SPI
553f4c3917aSvijay rai  */
5547172de33SZhiqiang Hou #define CONFIG_SPI_FLASH_BAR
555f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_SPEED         10000000
556f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_MODE          0
557f4c3917aSvijay rai #define CONFIG_ENV_SPI_BUS              0
558f4c3917aSvijay rai #define CONFIG_ENV_SPI_CS               0
559f4c3917aSvijay rai #define CONFIG_ENV_SPI_MAX_HZ           10000000
560f4c3917aSvijay rai #define CONFIG_ENV_SPI_MODE             0
561f4c3917aSvijay rai 
562f4c3917aSvijay rai /*
563f4c3917aSvijay rai  * General PCI
564f4c3917aSvijay rai  * Memory space is mapped 1-1, but I/O space must start from 0.
565f4c3917aSvijay rai  */
566f4c3917aSvijay rai 
567f4c3917aSvijay rai #ifdef CONFIG_PCI
568f4c3917aSvijay rai /* controller 1, direct to uli, tgtid 3, Base address 20000 */
569f4c3917aSvijay rai #ifdef CONFIG_PCIE1
570f4c3917aSvijay rai #define	CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
571f4c3917aSvijay rai #define	CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
572f4c3917aSvijay rai #define	CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
573f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
574f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
575f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
576f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
577f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
578f4c3917aSvijay rai #endif
579f4c3917aSvijay rai 
580f4c3917aSvijay rai /* controller 2, Slot 2, tgtid 2, Base address 201000 */
581f4c3917aSvijay rai #ifdef CONFIG_PCIE2
582f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_VIRT	0x90000000
583f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
584f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc10000000ull
585f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */
586f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
587f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
588f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
589f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
590f4c3917aSvijay rai #endif
591f4c3917aSvijay rai 
592f4c3917aSvijay rai /* controller 3, Slot 1, tgtid 1, Base address 202000 */
593f4c3917aSvijay rai #ifdef CONFIG_PCIE3
594f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_VIRT	0xa0000000
595f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
596f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc20000000ull
597f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_SIZE	0x10000000	/* 256M */
598f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
599f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
600f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
601f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
602f4c3917aSvijay rai #endif
603f4c3917aSvijay rai 
604f4c3917aSvijay rai /* controller 4, Base address 203000 */
605f4c3917aSvijay rai #ifdef CONFIG_PCIE4
606f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_VIRT	0xb0000000
607f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
608f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc30000000ull
609f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_SIZE	0x10000000	/* 256M */
610f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_VIRT	0xf8030000
611f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
612f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
613f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
614f4c3917aSvijay rai #endif
615f4c3917aSvijay rai 
616f4c3917aSvijay rai #define CONFIG_PCI_PNP			/* do pci plug-and-play */
617f4c3917aSvijay rai 
618f4c3917aSvijay rai #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
619f4c3917aSvijay rai #define CONFIG_DOS_PARTITION
620f4c3917aSvijay rai #endif	/* CONFIG_PCI */
621f4c3917aSvijay rai 
622f4c3917aSvijay rai /* SATA */
623f4c3917aSvijay rai #define CONFIG_FSL_SATA_V2
624f4c3917aSvijay rai #ifdef CONFIG_FSL_SATA_V2
625f4c3917aSvijay rai #define CONFIG_LIBATA
626f4c3917aSvijay rai #define CONFIG_FSL_SATA
627f4c3917aSvijay rai 
628f4c3917aSvijay rai #define CONFIG_SYS_SATA_MAX_DEVICE	1
629f4c3917aSvijay rai #define CONFIG_SATA1
630f4c3917aSvijay rai #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
631f4c3917aSvijay rai #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
632f4c3917aSvijay rai 
633f4c3917aSvijay rai #define CONFIG_LBA48
634f4c3917aSvijay rai #define CONFIG_CMD_SATA
635f4c3917aSvijay rai #define CONFIG_DOS_PARTITION
636f4c3917aSvijay rai #endif
637f4c3917aSvijay rai 
638f4c3917aSvijay rai /*
639f4c3917aSvijay rai * USB
640f4c3917aSvijay rai */
641f4c3917aSvijay rai #define CONFIG_HAS_FSL_DR_USB
642f4c3917aSvijay rai 
643f4c3917aSvijay rai #ifdef CONFIG_HAS_FSL_DR_USB
644f4c3917aSvijay rai #define CONFIG_USB_EHCI
645f4c3917aSvijay rai 
646f4c3917aSvijay rai #ifdef CONFIG_USB_EHCI
647f4c3917aSvijay rai #define CONFIG_USB_STORAGE
648f4c3917aSvijay rai #define CONFIG_USB_EHCI_FSL
649f4c3917aSvijay rai #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
650f4c3917aSvijay rai #endif
651f4c3917aSvijay rai #endif
652f4c3917aSvijay rai 
653f4c3917aSvijay rai #define CONFIG_MMC
654f4c3917aSvijay rai 
655f4c3917aSvijay rai #ifdef CONFIG_MMC
656f4c3917aSvijay rai #define CONFIG_FSL_ESDHC
657f4c3917aSvijay rai #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
658f4c3917aSvijay rai #define CONFIG_GENERIC_MMC
659f4c3917aSvijay rai #define CONFIG_DOS_PARTITION
660f4c3917aSvijay rai #endif
661f4c3917aSvijay rai 
662f4c3917aSvijay rai /* Qman/Bman */
663f4c3917aSvijay rai #ifndef CONFIG_NOBQFMAN
664f4c3917aSvijay rai #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
6652a8b3422SJeffrey Ladouceur #define CONFIG_SYS_BMAN_NUM_PORTALS	10
666f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
667f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
668f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
6693fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
6703fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
6713fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
6723fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
6733fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
6743fa66db4SJeffrey Ladouceur 					CONFIG_SYS_BMAN_CENA_SIZE)
6753fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
6763fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG	0xE08
6772a8b3422SJeffrey Ladouceur #define CONFIG_SYS_QMAN_NUM_PORTALS	10
678f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
679f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
680f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
6813fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
6823fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
6833fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
6843fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
6853fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
6863fa66db4SJeffrey Ladouceur 					CONFIG_SYS_QMAN_CENA_SIZE)
6873fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
6883fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
689f4c3917aSvijay rai 
690f4c3917aSvijay rai #define CONFIG_SYS_DPAA_FMAN
691f4c3917aSvijay rai #define CONFIG_SYS_DPAA_PME
692f4c3917aSvijay rai 
6934b6067aeSPriyanka Jain #if defined(CONFIG_T104xRDB) || defined(CONFIG_T104XD4RDB)
694f4c3917aSvijay rai #define CONFIG_QE
695f4c3917aSvijay rai #define CONFIG_U_QE
696099b86b7SPrabhakar Kushwaha #endif
697f4c3917aSvijay rai 
698f4c3917aSvijay rai /* Default address of microcode for the Linux Fman driver */
699f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH)
700f4c3917aSvijay rai /*
701f4c3917aSvijay rai  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
702f4c3917aSvijay rai  * env, so we got 0x110000.
703f4c3917aSvijay rai  */
704f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_IN_SPIFLASH
705f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
706f4c3917aSvijay rai #elif defined(CONFIG_SDCARD)
707f4c3917aSvijay rai /*
708f4c3917aSvijay rai  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
70918c01445SPrabhakar Kushwaha  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
71018c01445SPrabhakar Kushwaha  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
711f4c3917aSvijay rai  */
712f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
71318c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 0x820)
714f4c3917aSvijay rai #elif defined(CONFIG_NAND)
715f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
71618c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR	(5 * CONFIG_SYS_NAND_BLOCK_SIZE)
717f4c3917aSvijay rai #else
718f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
719f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR		0xEFF00000
72018c01445SPrabhakar Kushwaha #endif
72118c01445SPrabhakar Kushwaha 
7224b6067aeSPriyanka Jain #if defined(CONFIG_T104xRDB) || defined(CONFIG_T104XD4RDB)
72318c01445SPrabhakar Kushwaha #if defined(CONFIG_SPIFLASH)
72418c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR		0x130000
72518c01445SPrabhakar Kushwaha #elif defined(CONFIG_SDCARD)
72618c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR		(512 * 0x920)
72718c01445SPrabhakar Kushwaha #elif defined(CONFIG_NAND)
72818c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR		(7 * CONFIG_SYS_NAND_BLOCK_SIZE)
72918c01445SPrabhakar Kushwaha #else
730f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_ADDR		0xEFF10000
731f4c3917aSvijay rai #endif
73218c01445SPrabhakar Kushwaha #endif
73318c01445SPrabhakar Kushwaha 
734f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
735f4c3917aSvijay rai #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
736f4c3917aSvijay rai #endif /* CONFIG_NOBQFMAN */
737f4c3917aSvijay rai 
738f4c3917aSvijay rai #ifdef CONFIG_SYS_DPAA_FMAN
739f4c3917aSvijay rai #define CONFIG_FMAN_ENET
740f4c3917aSvijay rai #define CONFIG_PHY_VITESSE
741f4c3917aSvijay rai #define CONFIG_PHY_REALTEK
742f4c3917aSvijay rai #endif
743f4c3917aSvijay rai 
744f4c3917aSvijay rai #ifdef CONFIG_FMAN_ENET
745363fb32aSvijay rai #if defined(CONFIG_T1040RDB) || defined(CONFIG_T1042RDB)
746f4c3917aSvijay rai #define CONFIG_SYS_SGMII1_PHY_ADDR             0x03
74794af6842SCodrin Ciubotariu #elif defined(CONFIG_T1040D4RDB)
74894af6842SCodrin Ciubotariu #define CONFIG_SYS_SGMII1_PHY_ADDR             0x01
74994af6842SCodrin Ciubotariu #elif defined(CONFIG_T1042D4RDB)
7504b6067aeSPriyanka Jain #define CONFIG_SYS_SGMII1_PHY_ADDR             0x02
7514b6067aeSPriyanka Jain #define CONFIG_SYS_SGMII2_PHY_ADDR             0x03
7524b6067aeSPriyanka Jain #define CONFIG_SYS_SGMII3_PHY_ADDR             0x01
753f4c3917aSvijay rai #endif
7544b6067aeSPriyanka Jain 
7554b6067aeSPriyanka Jain #ifdef CONFIG_T104XD4RDB
7564b6067aeSPriyanka Jain #define CONFIG_SYS_RGMII1_PHY_ADDR             0x04
7574b6067aeSPriyanka Jain #define CONFIG_SYS_RGMII2_PHY_ADDR             0x05
7584b6067aeSPriyanka Jain #else
759f4c3917aSvijay rai #define CONFIG_SYS_RGMII1_PHY_ADDR             0x01
760f4c3917aSvijay rai #define CONFIG_SYS_RGMII2_PHY_ADDR             0x02
7614b6067aeSPriyanka Jain #endif
762f4c3917aSvijay rai 
763db4a1767SCodrin Ciubotariu /* Enable VSC9953 L2 Switch driver on T1040 SoC */
7644b6067aeSPriyanka Jain #if defined(CONFIG_T1040RDB) || defined(CONFIG_T1040D4RDB)
765db4a1767SCodrin Ciubotariu #define CONFIG_VSC9953
76624a23debSCodrin Ciubotariu #define CONFIG_CMD_ETHSW
7674b6067aeSPriyanka Jain #ifdef CONFIG_T1040RDB
768db4a1767SCodrin Ciubotariu #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR	0x04
769db4a1767SCodrin Ciubotariu #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR	0x08
7704b6067aeSPriyanka Jain #else
7714b6067aeSPriyanka Jain #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR	0x08
7724b6067aeSPriyanka Jain #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR	0x0c
7734b6067aeSPriyanka Jain #endif
774db4a1767SCodrin Ciubotariu #endif
775db4a1767SCodrin Ciubotariu 
776f4c3917aSvijay rai #define CONFIG_MII		/* MII PHY management */
777f4c3917aSvijay rai #define CONFIG_ETHPRIME		"FM1@DTSEC4"
778f4c3917aSvijay rai #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
779f4c3917aSvijay rai #endif
780f4c3917aSvijay rai 
781f4c3917aSvijay rai /*
782f4c3917aSvijay rai  * Environment
783f4c3917aSvijay rai  */
784f4c3917aSvijay rai #define CONFIG_LOADS_ECHO		/* echo on for serial download */
785f4c3917aSvijay rai #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
786f4c3917aSvijay rai 
787f4c3917aSvijay rai /*
788f4c3917aSvijay rai  * Command line configuration.
789f4c3917aSvijay rai  */
790f4c3917aSvijay rai #ifdef CONFIG_T1042RDB_PI
791f4c3917aSvijay rai #define CONFIG_CMD_DATE
792f4c3917aSvijay rai #endif
793f4c3917aSvijay rai #define CONFIG_CMD_ERRATA
794f4c3917aSvijay rai #define CONFIG_CMD_IRQ
795f4c3917aSvijay rai #define CONFIG_CMD_REGINFO
796f4c3917aSvijay rai 
797f4c3917aSvijay rai #ifdef CONFIG_PCI
798f4c3917aSvijay rai #define CONFIG_CMD_PCI
799f4c3917aSvijay rai #endif
800f4c3917aSvijay rai 
801737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
802737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM
803737537efSRuchika Gupta #define CONFIG_CMD_HASH
804737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL
805737537efSRuchika Gupta #endif
806737537efSRuchika Gupta 
807f4c3917aSvijay rai /*
808f4c3917aSvijay rai  * Miscellaneous configurable options
809f4c3917aSvijay rai  */
810f4c3917aSvijay rai #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
811f4c3917aSvijay rai #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
812f4c3917aSvijay rai #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
813f4c3917aSvijay rai #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
814f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB
815f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
816f4c3917aSvijay rai #else
817f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
818f4c3917aSvijay rai #endif
819f4c3917aSvijay rai #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
820f4c3917aSvijay rai #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
821f4c3917aSvijay rai #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
822f4c3917aSvijay rai 
823f4c3917aSvijay rai /*
824f4c3917aSvijay rai  * For booting Linux, the board info and command line data
825f4c3917aSvijay rai  * have to be in the first 64 MB of memory, since this is
826f4c3917aSvijay rai  * the maximum mapped by the Linux kernel during initialization.
827f4c3917aSvijay rai  */
828f4c3917aSvijay rai #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
829f4c3917aSvijay rai #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
830f4c3917aSvijay rai 
831f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB
832f4c3917aSvijay rai #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
833f4c3917aSvijay rai #endif
834f4c3917aSvijay rai 
835f4c3917aSvijay rai /*
83668b74739SPrabhakar Kushwaha  * Dynamic MTD Partition support with mtdparts
83768b74739SPrabhakar Kushwaha  */
83868b74739SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH
83968b74739SPrabhakar Kushwaha #define CONFIG_MTD_DEVICE
84068b74739SPrabhakar Kushwaha #define CONFIG_MTD_PARTITIONS
84168b74739SPrabhakar Kushwaha #define CONFIG_CMD_MTDPARTS
84268b74739SPrabhakar Kushwaha #define CONFIG_FLASH_CFI_MTD
84368b74739SPrabhakar Kushwaha #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
84468b74739SPrabhakar Kushwaha 			"spi0=spife110000.0"
84568b74739SPrabhakar Kushwaha #define MTDPARTS_DEFAULT	"mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
84668b74739SPrabhakar Kushwaha 				"128k(dtb),96m(fs),-(user);"\
84768b74739SPrabhakar Kushwaha 				"fff800000.flash:2m(uboot),9m(kernel),"\
84868b74739SPrabhakar Kushwaha 				"128k(dtb),96m(fs),-(user);spife110000.0:" \
84968b74739SPrabhakar Kushwaha 				"2m(uboot),9m(kernel),128k(dtb),-(user)"
85068b74739SPrabhakar Kushwaha #endif
85168b74739SPrabhakar Kushwaha 
85268b74739SPrabhakar Kushwaha /*
853f4c3917aSvijay rai  * Environment Configuration
854f4c3917aSvijay rai  */
855f4c3917aSvijay rai #define CONFIG_ROOTPATH		"/opt/nfsroot"
856f4c3917aSvijay rai #define CONFIG_BOOTFILE		"uImage"
857f4c3917aSvijay rai #define CONFIG_UBOOTPATH	"u-boot.bin"	/* U-Boot image on TFTP server*/
858f4c3917aSvijay rai 
859f4c3917aSvijay rai /* default location for tftp and bootm */
860f4c3917aSvijay rai #define CONFIG_LOADADDR		1000000
861f4c3917aSvijay rai 
862f4c3917aSvijay rai 
863f4c3917aSvijay rai #define CONFIG_BAUDRATE	115200
864f4c3917aSvijay rai 
865f4c3917aSvijay rai #define __USB_PHY_TYPE	utmi
866363fb32aSvijay rai #define RAMDISKFILE	"t104xrdb/ramdisk.uboot"
867f4c3917aSvijay rai 
868f4c3917aSvijay rai #ifdef CONFIG_T1040RDB
869f4c3917aSvijay rai #define FDTFILE		"t1040rdb/t1040rdb.dtb"
870363fb32aSvijay rai #elif defined(CONFIG_T1042RDB_PI)
871363fb32aSvijay rai #define FDTFILE		"t1042rdb_pi/t1042rdb_pi.dtb"
872363fb32aSvijay rai #elif defined(CONFIG_T1042RDB)
873363fb32aSvijay rai #define FDTFILE		"t1042rdb/t1042rdb.dtb"
8744b6067aeSPriyanka Jain #elif defined(CONFIG_T1040D4RDB)
8754b6067aeSPriyanka Jain #define FDTFILE		"t1042rdb/t1040d4rdb.dtb"
8764b6067aeSPriyanka Jain #elif defined(CONFIG_T1042D4RDB)
8774b6067aeSPriyanka Jain #define FDTFILE		"t1042rdb/t1042d4rdb.dtb"
878f4c3917aSvijay rai #endif
879f4c3917aSvijay rai 
880cf8ddacfSJason Jin #ifdef CONFIG_FSL_DIU_FB
881cf8ddacfSJason Jin #define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
882cf8ddacfSJason Jin #else
883cf8ddacfSJason Jin #define DIU_ENVIRONMENT
884cf8ddacfSJason Jin #endif
885cf8ddacfSJason Jin 
886f4c3917aSvijay rai #define	CONFIG_EXTRA_ENV_SETTINGS				\
887f4c3917aSvijay rai 	"hwconfig=fsl_ddr:bank_intlv=cs0_cs1;"			\
888f4c3917aSvijay rai 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
889f4c3917aSvijay rai 	"usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
890f4c3917aSvijay rai 	"netdev=eth0\0"						\
891cf8ddacfSJason Jin 	"video-mode=" __stringify(DIU_ENVIRONMENT) "\0"		\
892f4c3917aSvijay rai 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
893f4c3917aSvijay rai 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
894f4c3917aSvijay rai 	"tftpflash=tftpboot $loadaddr $uboot && "		\
895f4c3917aSvijay rai 	"protect off $ubootaddr +$filesize && "			\
896f4c3917aSvijay rai 	"erase $ubootaddr +$filesize && "			\
897f4c3917aSvijay rai 	"cp.b $loadaddr $ubootaddr $filesize && "		\
898f4c3917aSvijay rai 	"protect on $ubootaddr +$filesize && "			\
899f4c3917aSvijay rai 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
900f4c3917aSvijay rai 	"consoledev=ttyS0\0"					\
901f4c3917aSvijay rai 	"ramdiskaddr=2000000\0"					\
902f4c3917aSvijay rai 	"ramdiskfile=" __stringify(RAMDISKFILE) "\0"		\
903*b24a4f62SScott Wood 	"fdtaddr=1e00000\0"					\
904f4c3917aSvijay rai 	"fdtfile=" __stringify(FDTFILE) "\0"			\
9053246584dSKim Phillips 	"bdev=sda3\0"
906f4c3917aSvijay rai 
907f4c3917aSvijay rai #define CONFIG_LINUX                       \
908f4c3917aSvijay rai 	"setenv bootargs root=/dev/ram rw "            \
909f4c3917aSvijay rai 	"console=$consoledev,$baudrate $othbootargs;"  \
910f4c3917aSvijay rai 	"setenv ramdiskaddr 0x02000000;"               \
911f4c3917aSvijay rai 	"setenv fdtaddr 0x00c00000;"		       \
912f4c3917aSvijay rai 	"setenv loadaddr 0x1000000;"		       \
913f4c3917aSvijay rai 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
914f4c3917aSvijay rai 
915f4c3917aSvijay rai #define CONFIG_HDBOOT					\
916f4c3917aSvijay rai 	"setenv bootargs root=/dev/$bdev rw "		\
917f4c3917aSvijay rai 	"console=$consoledev,$baudrate $othbootargs;"	\
918f4c3917aSvijay rai 	"tftp $loadaddr $bootfile;"			\
919f4c3917aSvijay rai 	"tftp $fdtaddr $fdtfile;"			\
920f4c3917aSvijay rai 	"bootm $loadaddr - $fdtaddr"
921f4c3917aSvijay rai 
922f4c3917aSvijay rai #define CONFIG_NFSBOOTCOMMAND			\
923f4c3917aSvijay rai 	"setenv bootargs root=/dev/nfs rw "	\
924f4c3917aSvijay rai 	"nfsroot=$serverip:$rootpath "		\
925f4c3917aSvijay rai 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
926f4c3917aSvijay rai 	"console=$consoledev,$baudrate $othbootargs;"	\
927f4c3917aSvijay rai 	"tftp $loadaddr $bootfile;"		\
928f4c3917aSvijay rai 	"tftp $fdtaddr $fdtfile;"		\
929f4c3917aSvijay rai 	"bootm $loadaddr - $fdtaddr"
930f4c3917aSvijay rai 
931f4c3917aSvijay rai #define CONFIG_RAMBOOTCOMMAND				\
932f4c3917aSvijay rai 	"setenv bootargs root=/dev/ram rw "		\
933f4c3917aSvijay rai 	"console=$consoledev,$baudrate $othbootargs;"	\
934f4c3917aSvijay rai 	"tftp $ramdiskaddr $ramdiskfile;"		\
935f4c3917aSvijay rai 	"tftp $loadaddr $bootfile;"			\
936f4c3917aSvijay rai 	"tftp $fdtaddr $fdtfile;"			\
937f4c3917aSvijay rai 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
938f4c3917aSvijay rai 
939f4c3917aSvijay rai #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
940f4c3917aSvijay rai 
941f4c3917aSvijay rai #include <asm/fsl_secure_boot.h>
942ef6c55a2SAneesh Bansal 
943f4c3917aSvijay rai #endif	/* __CONFIG_H */
944