1f4c3917aSvijay rai /* 2f4c3917aSvijay rai + * Copyright 2014 Freescale Semiconductor, Inc. 3f4c3917aSvijay rai + * 4f4c3917aSvijay rai + * SPDX-License-Identifier: GPL-2.0+ 5f4c3917aSvijay rai + */ 6f4c3917aSvijay rai 7f4c3917aSvijay rai #ifndef __CONFIG_H 8f4c3917aSvijay rai #define __CONFIG_H 9f4c3917aSvijay rai 10f4c3917aSvijay rai /* 11f4c3917aSvijay rai * T104x RDB board configuration file 12f4c3917aSvijay rai */ 13f4c3917aSvijay rai #define CONFIG_T104xRDB 14f4c3917aSvijay rai #define CONFIG_PHYS_64BIT 15f4c3917aSvijay rai 16f4c3917aSvijay rai #ifdef CONFIG_RAMBOOT_PBL 1718c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg 1818c01445SPrabhakar Kushwaha #ifdef CONFIG_T1040RDB 1918c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1040_rcw.cfg 2018c01445SPrabhakar Kushwaha #endif 2118c01445SPrabhakar Kushwaha #ifdef CONFIG_T1042RDB_PI 2218c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1042_rcw.cfg 2318c01445SPrabhakar Kushwaha #endif 2418c01445SPrabhakar Kushwaha 2518c01445SPrabhakar Kushwaha #define CONFIG_SPL 2618c01445SPrabhakar Kushwaha #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 2718c01445SPrabhakar Kushwaha #define CONFIG_SPL_ENV_SUPPORT 2818c01445SPrabhakar Kushwaha #define CONFIG_SPL_SERIAL_SUPPORT 2918c01445SPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE 3018c01445SPrabhakar Kushwaha #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 3118c01445SPrabhakar Kushwaha #define CONFIG_SPL_LIBGENERIC_SUPPORT 3218c01445SPrabhakar Kushwaha #define CONFIG_SPL_LIBCOMMON_SUPPORT 3318c01445SPrabhakar Kushwaha #define CONFIG_SPL_I2C_SUPPORT 3418c01445SPrabhakar Kushwaha #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 3518c01445SPrabhakar Kushwaha #define CONFIG_FSL_LAW /* Use common FSL init code */ 3618c01445SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE 0x00201000 3718c01445SPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 3818c01445SPrabhakar Kushwaha #define CONFIG_SPL_PAD_TO 0x40000 3918c01445SPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE 0x28000 4018c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 4118c01445SPrabhakar Kushwaha #define CONFIG_SPL_SKIP_RELOCATE 4218c01445SPrabhakar Kushwaha #define CONFIG_SPL_COMMON_INIT_DDR 4318c01445SPrabhakar Kushwaha #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 4418c01445SPrabhakar Kushwaha #define CONFIG_SYS_NO_FLASH 4518c01445SPrabhakar Kushwaha #endif 4618c01445SPrabhakar Kushwaha #define RESET_VECTOR_OFFSET 0x27FFC 4718c01445SPrabhakar Kushwaha #define BOOT_PAGE_OFFSET 0x27000 4818c01445SPrabhakar Kushwaha 4918c01445SPrabhakar Kushwaha #ifdef CONFIG_NAND 5018c01445SPrabhakar Kushwaha #define CONFIG_SPL_NAND_SUPPORT 5118c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) 5218c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000 5318c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 5418c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) 5518c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 5618c01445SPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT 5718c01445SPrabhakar Kushwaha #endif 5818c01445SPrabhakar Kushwaha 5918c01445SPrabhakar Kushwaha #ifdef CONFIG_SPIFLASH 6018c01445SPrabhakar Kushwaha #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC 6118c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_SUPPORT 6218c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_FLASH_SUPPORT 6318c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_FLASH_MINIMAL 6418c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) 6518c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000) 6618c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000) 6718c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) 6818c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 6918c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD 7018c01445SPrabhakar Kushwaha #define CONFIG_SYS_MPC85XX_NO_RESETVEC 7118c01445SPrabhakar Kushwaha #endif 7218c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_BOOT 7318c01445SPrabhakar Kushwaha #endif 7418c01445SPrabhakar Kushwaha 7518c01445SPrabhakar Kushwaha #ifdef CONFIG_SDCARD 7618c01445SPrabhakar Kushwaha #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC 7718c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_SUPPORT 7818c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_MINIMAL 7918c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) 8018c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000) 8118c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_START (0x00200000) 8218c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) 8318c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 8418c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD 8518c01445SPrabhakar Kushwaha #define CONFIG_SYS_MPC85XX_NO_RESETVEC 8618c01445SPrabhakar Kushwaha #endif 8718c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_BOOT 8818c01445SPrabhakar Kushwaha #endif 8918c01445SPrabhakar Kushwaha 90f4c3917aSvijay rai #endif 91f4c3917aSvijay rai 92f4c3917aSvijay rai /* High Level Configuration Options */ 93f4c3917aSvijay rai #define CONFIG_BOOKE 94f4c3917aSvijay rai #define CONFIG_E500 /* BOOKE e500 family */ 95f4c3917aSvijay rai #define CONFIG_E500MC /* BOOKE e500mc family */ 96f4c3917aSvijay rai #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 97f4c3917aSvijay rai #define CONFIG_MP /* support multiple processors */ 98f4c3917aSvijay rai 995303a3deSTang Yuantian /* support deep sleep */ 1005303a3deSTang Yuantian #define CONFIG_DEEP_SLEEP 1015303a3deSTang Yuantian #define CONFIG_SILENT_CONSOLE 1025303a3deSTang Yuantian 103f4c3917aSvijay rai #ifndef CONFIG_SYS_TEXT_BASE 104f4c3917aSvijay rai #define CONFIG_SYS_TEXT_BASE 0xeff40000 105f4c3917aSvijay rai #endif 106f4c3917aSvijay rai 107f4c3917aSvijay rai #ifndef CONFIG_RESET_VECTOR_ADDRESS 108f4c3917aSvijay rai #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 109f4c3917aSvijay rai #endif 110f4c3917aSvijay rai 111f4c3917aSvijay rai #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 112f4c3917aSvijay rai #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 113f4c3917aSvijay rai #define CONFIG_FSL_IFC /* Enable IFC Support */ 114f4c3917aSvijay rai #define CONFIG_PCI /* Enable PCI/PCIE */ 115f4c3917aSvijay rai #define CONFIG_PCI_INDIRECT_BRIDGE 116f4c3917aSvijay rai #define CONFIG_PCIE1 /* PCIE controler 1 */ 117f4c3917aSvijay rai #define CONFIG_PCIE2 /* PCIE controler 2 */ 118f4c3917aSvijay rai #define CONFIG_PCIE3 /* PCIE controler 3 */ 119f4c3917aSvijay rai #define CONFIG_PCIE4 /* PCIE controler 4 */ 120f4c3917aSvijay rai 121f4c3917aSvijay rai #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 122f4c3917aSvijay rai #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 123f4c3917aSvijay rai 124f4c3917aSvijay rai #define CONFIG_FSL_LAW /* Use common FSL init code */ 125f4c3917aSvijay rai 126f4c3917aSvijay rai #define CONFIG_ENV_OVERWRITE 127f4c3917aSvijay rai 12818c01445SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH 129f4c3917aSvijay rai #define CONFIG_FLASH_CFI_DRIVER 130f4c3917aSvijay rai #define CONFIG_SYS_FLASH_CFI 131f4c3917aSvijay rai #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 132f4c3917aSvijay rai #endif 133f4c3917aSvijay rai 134f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH) 135f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC 136f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_SPI_FLASH 137f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 138f4c3917aSvijay rai #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 139f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE 0x10000 140f4c3917aSvijay rai #elif defined(CONFIG_SDCARD) 141f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC 142f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_MMC 143f4c3917aSvijay rai #define CONFIG_SYS_MMC_ENV_DEV 0 144f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 14518c01445SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (512 * 0x800) 146f4c3917aSvijay rai #elif defined(CONFIG_NAND) 147f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC 148f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_NAND 14918c01445SPrabhakar Kushwaha #define CONFIG_ENV_SIZE 0x2000 150f4c3917aSvijay rai #define CONFIG_ENV_OFFSET (3 * CONFIG_SYS_NAND_BLOCK_SIZE) 151f4c3917aSvijay rai #else 152f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_FLASH 153f4c3917aSvijay rai #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 154f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 155f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 156f4c3917aSvijay rai #endif 157f4c3917aSvijay rai 158f4c3917aSvijay rai #define CONFIG_SYS_CLK_FREQ 100000000 159f4c3917aSvijay rai #define CONFIG_DDR_CLK_FREQ 66666666 160f4c3917aSvijay rai 161f4c3917aSvijay rai /* 162f4c3917aSvijay rai * These can be toggled for performance analysis, otherwise use default. 163f4c3917aSvijay rai */ 164f4c3917aSvijay rai #define CONFIG_SYS_CACHE_STASHING 165f4c3917aSvijay rai #define CONFIG_BACKSIDE_L2_CACHE 166f4c3917aSvijay rai #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 167f4c3917aSvijay rai #define CONFIG_BTB /* toggle branch predition */ 168f4c3917aSvijay rai #define CONFIG_DDR_ECC 169f4c3917aSvijay rai #ifdef CONFIG_DDR_ECC 170f4c3917aSvijay rai #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 171f4c3917aSvijay rai #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 172f4c3917aSvijay rai #endif 173f4c3917aSvijay rai 174f4c3917aSvijay rai #define CONFIG_ENABLE_36BIT_PHYS 175f4c3917aSvijay rai 176f4c3917aSvijay rai #define CONFIG_ADDR_MAP 177f4c3917aSvijay rai #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 178f4c3917aSvijay rai 179f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 180f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_END 0x00400000 181f4c3917aSvijay rai #define CONFIG_SYS_ALT_MEMTEST 182f4c3917aSvijay rai #define CONFIG_PANIC_HANG /* do not reset board on panic */ 183f4c3917aSvijay rai 184f4c3917aSvijay rai /* 185f4c3917aSvijay rai * Config the L3 Cache as L3 SRAM 186f4c3917aSvijay rai */ 187f4c3917aSvijay rai #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 18818c01445SPrabhakar Kushwaha #define CONFIG_SYS_L3_SIZE 256 << 10 18918c01445SPrabhakar Kushwaha #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024) 19018c01445SPrabhakar Kushwaha #ifdef CONFIG_RAMBOOT_PBL 19118c01445SPrabhakar Kushwaha #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) 19218c01445SPrabhakar Kushwaha #endif 19318c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) 19418c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10) 19518c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) 19618c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) 197f4c3917aSvijay rai 198f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR 0xf0000000 199f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 200f4c3917aSvijay rai 201f4c3917aSvijay rai /* 202f4c3917aSvijay rai * DDR Setup 203f4c3917aSvijay rai */ 204f4c3917aSvijay rai #define CONFIG_VERY_BIG_RAM 205f4c3917aSvijay rai #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 206f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 207f4c3917aSvijay rai 208f4c3917aSvijay rai /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */ 209f4c3917aSvijay rai #define CONFIG_DIMM_SLOTS_PER_CTLR 1 210f4c3917aSvijay rai #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 211f4c3917aSvijay rai 212f4c3917aSvijay rai #define CONFIG_DDR_SPD 213f4c3917aSvijay rai #define CONFIG_SYS_DDR_RAW_TIMING 214f4c3917aSvijay rai #define CONFIG_SYS_FSL_DDR3 215f4c3917aSvijay rai 216f4c3917aSvijay rai #define CONFIG_SYS_SPD_BUS_NUM 0 217f4c3917aSvijay rai #define SPD_EEPROM_ADDRESS 0x51 218f4c3917aSvijay rai 219f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 220f4c3917aSvijay rai 221f4c3917aSvijay rai /* 222f4c3917aSvijay rai * IFC Definitions 223f4c3917aSvijay rai */ 224f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE 0xe8000000 225f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 226f4c3917aSvijay rai 227f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR_EXT (0xf) 228f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \ 229f4c3917aSvijay rai CSPR_PORT_SIZE_16 | \ 230f4c3917aSvijay rai CSPR_MSEL_NOR | \ 231f4c3917aSvijay rai CSPR_V) 232f4c3917aSvijay rai #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 233377ffcfaSSandeep Singh 234377ffcfaSSandeep Singh /* 235377ffcfaSSandeep Singh * TDM Definition 236377ffcfaSSandeep Singh */ 237377ffcfaSSandeep Singh #define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000 238377ffcfaSSandeep Singh 239f4c3917aSvijay rai /* NOR Flash Timing Params */ 240f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 241f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 242f4c3917aSvijay rai FTIM0_NOR_TEADC(0x5) | \ 243f4c3917aSvijay rai FTIM0_NOR_TEAHC(0x5)) 244f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 245f4c3917aSvijay rai FTIM1_NOR_TRAD_NOR(0x1A) |\ 246f4c3917aSvijay rai FTIM1_NOR_TSEQRAD_NOR(0x13)) 247f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 248f4c3917aSvijay rai FTIM2_NOR_TCH(0x4) | \ 249f4c3917aSvijay rai FTIM2_NOR_TWPH(0x0E) | \ 250f4c3917aSvijay rai FTIM2_NOR_TWP(0x1c)) 251f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM3 0x0 252f4c3917aSvijay rai 253f4c3917aSvijay rai #define CONFIG_SYS_FLASH_QUIET_TEST 254f4c3917aSvijay rai #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 255f4c3917aSvijay rai 256f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 257f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 258f4c3917aSvijay rai #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 259f4c3917aSvijay rai #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 260f4c3917aSvijay rai 261f4c3917aSvijay rai #define CONFIG_SYS_FLASH_EMPTY_INFO 262f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 263f4c3917aSvijay rai 264f4c3917aSvijay rai /* CPLD on IFC */ 26555153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_MASK 0x3F 26655153d6cSPrabhakar Kushwaha #define CPLD_BANK_SEL_MASK 0x07 26755153d6cSPrabhakar Kushwaha #define CPLD_BANK_OVERRIDE 0x40 26855153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */ 26955153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */ 27055153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_RESET 0xFF 27155153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_SHIFT 0x03 27255153d6cSPrabhakar Kushwaha 273f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE 0xffdf0000 274f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE) 275f4c3917aSvijay rai #define CONFIG_SYS_CSPR2_EXT (0xf) 276f4c3917aSvijay rai #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \ 277f4c3917aSvijay rai | CSPR_PORT_SIZE_8 \ 278f4c3917aSvijay rai | CSPR_MSEL_GPCM \ 279f4c3917aSvijay rai | CSPR_V) 280f4c3917aSvijay rai #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) 281f4c3917aSvijay rai #define CONFIG_SYS_CSOR2 0x0 282f4c3917aSvijay rai /* CPLD Timing parameters for IFC CS2 */ 283f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 284f4c3917aSvijay rai FTIM0_GPCM_TEADC(0x0e) | \ 285f4c3917aSvijay rai FTIM0_GPCM_TEAHC(0x0e)) 286f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 287f4c3917aSvijay rai FTIM1_GPCM_TRAD(0x1f)) 288f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 289de519163SShaohui Xie FTIM2_GPCM_TCH(0x8) | \ 290f4c3917aSvijay rai FTIM2_GPCM_TWP(0x1f)) 291f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM3 0x0 292f4c3917aSvijay rai 293f4c3917aSvijay rai /* NAND Flash on IFC */ 294f4c3917aSvijay rai #define CONFIG_NAND_FSL_IFC 295f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE 0xff800000 296f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 297f4c3917aSvijay rai 298f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 299f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 300f4c3917aSvijay rai | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 301f4c3917aSvijay rai | CSPR_MSEL_NAND /* MSEL = NAND */ \ 302f4c3917aSvijay rai | CSPR_V) 303f4c3917aSvijay rai #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 304f4c3917aSvijay rai 305f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 306f4c3917aSvijay rai | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 307f4c3917aSvijay rai | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 308f4c3917aSvijay rai | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ 309f4c3917aSvijay rai | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ 310f4c3917aSvijay rai | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \ 311f4c3917aSvijay rai | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 312f4c3917aSvijay rai 313f4c3917aSvijay rai #define CONFIG_SYS_NAND_ONFI_DETECTION 314f4c3917aSvijay rai 315f4c3917aSvijay rai /* ONFI NAND Flash mode0 Timing Params */ 316f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 317f4c3917aSvijay rai FTIM0_NAND_TWP(0x18) | \ 318f4c3917aSvijay rai FTIM0_NAND_TWCHT(0x07) | \ 319f4c3917aSvijay rai FTIM0_NAND_TWH(0x0a)) 320f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 321f4c3917aSvijay rai FTIM1_NAND_TWBE(0x39) | \ 322f4c3917aSvijay rai FTIM1_NAND_TRR(0x0e) | \ 323f4c3917aSvijay rai FTIM1_NAND_TRP(0x18)) 324f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 325f4c3917aSvijay rai FTIM2_NAND_TREH(0x0a) | \ 326f4c3917aSvijay rai FTIM2_NAND_TWHRE(0x1e)) 327f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM3 0x0 328f4c3917aSvijay rai 329f4c3917aSvijay rai #define CONFIG_SYS_NAND_DDR_LAW 11 330f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 331f4c3917aSvijay rai #define CONFIG_SYS_MAX_NAND_DEVICE 1 332f4c3917aSvijay rai #define CONFIG_MTD_NAND_VERIFY_WRITE 333f4c3917aSvijay rai #define CONFIG_CMD_NAND 334f4c3917aSvijay rai 335f4c3917aSvijay rai #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024) 336f4c3917aSvijay rai 337f4c3917aSvijay rai #if defined(CONFIG_NAND) 338f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 339f4c3917aSvijay rai #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 340f4c3917aSvijay rai #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 341f4c3917aSvijay rai #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 342f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 343f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 344f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 345f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 346f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT 347f4c3917aSvijay rai #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR 348f4c3917aSvijay rai #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 349f4c3917aSvijay rai #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 350f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 351f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 352f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 353f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 354f4c3917aSvijay rai #else 355f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT 356f4c3917aSvijay rai #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR 357f4c3917aSvijay rai #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 358f4c3917aSvijay rai #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 359f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 360f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 361f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 362f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 363f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT 364f4c3917aSvijay rai #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 365f4c3917aSvijay rai #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 366f4c3917aSvijay rai #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 367f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 368f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 369f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 370f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 371f4c3917aSvijay rai #endif 372f4c3917aSvijay rai 37318c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 37418c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 37518c01445SPrabhakar Kushwaha #else 37618c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 37718c01445SPrabhakar Kushwaha #endif 378f4c3917aSvijay rai 379f4c3917aSvijay rai #if defined(CONFIG_RAMBOOT_PBL) 380f4c3917aSvijay rai #define CONFIG_SYS_RAMBOOT 381f4c3917aSvijay rai #endif 382f4c3917aSvijay rai 383f4c3917aSvijay rai #define CONFIG_BOARD_EARLY_INIT_R 384f4c3917aSvijay rai #define CONFIG_MISC_INIT_R 385f4c3917aSvijay rai 386f4c3917aSvijay rai #define CONFIG_HWCONFIG 387f4c3917aSvijay rai 388f4c3917aSvijay rai /* define to use L1 as initial stack */ 389f4c3917aSvijay rai #define CONFIG_L1_INIT_RAM 390f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_LOCK 391f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 392f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 393f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe0ec000 394f4c3917aSvijay rai /* The assembler doesn't like typecast */ 395f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 396f4c3917aSvijay rai ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 397f4c3917aSvijay rai CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 398f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 399f4c3917aSvijay rai 400f4c3917aSvijay rai #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 401f4c3917aSvijay rai GENERATED_GBL_DATA_SIZE) 402f4c3917aSvijay rai #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 403f4c3917aSvijay rai 4049307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 405f4c3917aSvijay rai #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) 406f4c3917aSvijay rai 407f4c3917aSvijay rai /* Serial Port - controlled on board with jumper J8 408f4c3917aSvijay rai * open - index 2 409f4c3917aSvijay rai * shorted - index 1 410f4c3917aSvijay rai */ 411f4c3917aSvijay rai #define CONFIG_CONS_INDEX 1 412f4c3917aSvijay rai #define CONFIG_SYS_NS16550 413f4c3917aSvijay rai #define CONFIG_SYS_NS16550_SERIAL 414f4c3917aSvijay rai #define CONFIG_SYS_NS16550_REG_SIZE 1 415f4c3917aSvijay rai #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 416f4c3917aSvijay rai 417f4c3917aSvijay rai #define CONFIG_SYS_BAUDRATE_TABLE \ 418f4c3917aSvijay rai {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 419f4c3917aSvijay rai 420f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 421f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 422f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 423f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 424f4c3917aSvijay rai #define CONFIG_SERIAL_MULTI /* Enable both serial ports */ 42518c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD 426f4c3917aSvijay rai #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */ 42718c01445SPrabhakar Kushwaha #endif 428f4c3917aSvijay rai 429f4c3917aSvijay rai /* Use the HUSH parser */ 430f4c3917aSvijay rai #define CONFIG_SYS_HUSH_PARSER 431f4c3917aSvijay rai #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 432f4c3917aSvijay rai 433f4c3917aSvijay rai /* pass open firmware flat tree */ 434f4c3917aSvijay rai #define CONFIG_OF_LIBFDT 435f4c3917aSvijay rai #define CONFIG_OF_BOARD_SETUP 436f4c3917aSvijay rai #define CONFIG_OF_STDOUT_VIA_ALIAS 437f4c3917aSvijay rai 438f4c3917aSvijay rai /* new uImage format support */ 439f4c3917aSvijay rai #define CONFIG_FIT 440f4c3917aSvijay rai #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 441f4c3917aSvijay rai 442f4c3917aSvijay rai /* I2C */ 443f4c3917aSvijay rai #define CONFIG_SYS_I2C 444f4c3917aSvijay rai #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */ 445f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */ 446*b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED 400000 447*b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SPEED 400000 448*b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SPEED 400000 449f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 450f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 451*b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F 452*b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F 453f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 454*b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 455*b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000 456*b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100 457f4c3917aSvijay rai 458f4c3917aSvijay rai /* I2C bus multiplexer */ 459f4c3917aSvijay rai #define I2C_MUX_PCA_ADDR 0x70 460f4c3917aSvijay rai #ifdef CONFIG_T1040RDB 461f4c3917aSvijay rai #define I2C_MUX_CH_DEFAULT 0x8 462f4c3917aSvijay rai #endif 463f4c3917aSvijay rai 464f4c3917aSvijay rai #ifdef CONFIG_T1042RDB_PI 465f4c3917aSvijay rai /* 466f4c3917aSvijay rai * RTC configuration 467f4c3917aSvijay rai */ 468f4c3917aSvijay rai #define RTC 469f4c3917aSvijay rai #define CONFIG_RTC_DS1337 1 470f4c3917aSvijay rai #define CONFIG_SYS_I2C_RTC_ADDR 0x68 471f4c3917aSvijay rai 472f4c3917aSvijay rai /*DVI encoder*/ 473f4c3917aSvijay rai #define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75 474f4c3917aSvijay rai #endif 475f4c3917aSvijay rai 476f4c3917aSvijay rai /* 477f4c3917aSvijay rai * eSPI - Enhanced SPI 478f4c3917aSvijay rai */ 479f4c3917aSvijay rai #define CONFIG_FSL_ESPI 480f4c3917aSvijay rai #define CONFIG_SPI_FLASH 481f4c3917aSvijay rai #define CONFIG_SPI_FLASH_STMICRO 482f4c3917aSvijay rai #define CONFIG_CMD_SF 483f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_SPEED 10000000 484f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_MODE 0 485f4c3917aSvijay rai #define CONFIG_ENV_SPI_BUS 0 486f4c3917aSvijay rai #define CONFIG_ENV_SPI_CS 0 487f4c3917aSvijay rai #define CONFIG_ENV_SPI_MAX_HZ 10000000 488f4c3917aSvijay rai #define CONFIG_ENV_SPI_MODE 0 489f4c3917aSvijay rai 490f4c3917aSvijay rai /* 491f4c3917aSvijay rai * General PCI 492f4c3917aSvijay rai * Memory space is mapped 1-1, but I/O space must start from 0. 493f4c3917aSvijay rai */ 494f4c3917aSvijay rai 495f4c3917aSvijay rai #ifdef CONFIG_PCI 496f4c3917aSvijay rai /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 497f4c3917aSvijay rai #ifdef CONFIG_PCIE1 498f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 499f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 500f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 501f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 502f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 503f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 504f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 505f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 506f4c3917aSvijay rai #endif 507f4c3917aSvijay rai 508f4c3917aSvijay rai /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 509f4c3917aSvijay rai #ifdef CONFIG_PCIE2 510f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000 511f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 512f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull 513f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 514f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 515f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 516f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 517f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 518f4c3917aSvijay rai #endif 519f4c3917aSvijay rai 520f4c3917aSvijay rai /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 521f4c3917aSvijay rai #ifdef CONFIG_PCIE3 522f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 523f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 524f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull 525f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */ 526f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 527f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 528f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 529f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 530f4c3917aSvijay rai #endif 531f4c3917aSvijay rai 532f4c3917aSvijay rai /* controller 4, Base address 203000 */ 533f4c3917aSvijay rai #ifdef CONFIG_PCIE4 534f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000 535f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 536f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull 537f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */ 538f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000 539f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 540f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 541f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 542f4c3917aSvijay rai #endif 543f4c3917aSvijay rai 544f4c3917aSvijay rai #define CONFIG_PCI_PNP /* do pci plug-and-play */ 545f4c3917aSvijay rai #define CONFIG_E1000 546f4c3917aSvijay rai 547f4c3917aSvijay rai #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 548f4c3917aSvijay rai #define CONFIG_DOS_PARTITION 549f4c3917aSvijay rai #endif /* CONFIG_PCI */ 550f4c3917aSvijay rai 551f4c3917aSvijay rai /* SATA */ 552f4c3917aSvijay rai #define CONFIG_FSL_SATA_V2 553f4c3917aSvijay rai #ifdef CONFIG_FSL_SATA_V2 554f4c3917aSvijay rai #define CONFIG_LIBATA 555f4c3917aSvijay rai #define CONFIG_FSL_SATA 556f4c3917aSvijay rai 557f4c3917aSvijay rai #define CONFIG_SYS_SATA_MAX_DEVICE 1 558f4c3917aSvijay rai #define CONFIG_SATA1 559f4c3917aSvijay rai #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 560f4c3917aSvijay rai #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 561f4c3917aSvijay rai 562f4c3917aSvijay rai #define CONFIG_LBA48 563f4c3917aSvijay rai #define CONFIG_CMD_SATA 564f4c3917aSvijay rai #define CONFIG_DOS_PARTITION 565f4c3917aSvijay rai #define CONFIG_CMD_EXT2 566f4c3917aSvijay rai #endif 567f4c3917aSvijay rai 568f4c3917aSvijay rai /* 569f4c3917aSvijay rai * USB 570f4c3917aSvijay rai */ 571f4c3917aSvijay rai #define CONFIG_HAS_FSL_DR_USB 572f4c3917aSvijay rai 573f4c3917aSvijay rai #ifdef CONFIG_HAS_FSL_DR_USB 574f4c3917aSvijay rai #define CONFIG_USB_EHCI 575f4c3917aSvijay rai 576f4c3917aSvijay rai #ifdef CONFIG_USB_EHCI 577f4c3917aSvijay rai #define CONFIG_CMD_USB 578f4c3917aSvijay rai #define CONFIG_USB_STORAGE 579f4c3917aSvijay rai #define CONFIG_USB_EHCI_FSL 580f4c3917aSvijay rai #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 581f4c3917aSvijay rai #define CONFIG_CMD_EXT2 582f4c3917aSvijay rai #endif 583f4c3917aSvijay rai #endif 584f4c3917aSvijay rai 585f4c3917aSvijay rai #define CONFIG_MMC 586f4c3917aSvijay rai 587f4c3917aSvijay rai #ifdef CONFIG_MMC 588f4c3917aSvijay rai #define CONFIG_FSL_ESDHC 589f4c3917aSvijay rai #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 590f4c3917aSvijay rai #define CONFIG_CMD_MMC 591f4c3917aSvijay rai #define CONFIG_GENERIC_MMC 592f4c3917aSvijay rai #define CONFIG_CMD_EXT2 593f4c3917aSvijay rai #define CONFIG_CMD_FAT 594f4c3917aSvijay rai #define CONFIG_DOS_PARTITION 595f4c3917aSvijay rai #endif 596f4c3917aSvijay rai 597f4c3917aSvijay rai /* Qman/Bman */ 598f4c3917aSvijay rai #ifndef CONFIG_NOBQFMAN 599f4c3917aSvijay rai #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 600f4c3917aSvijay rai #define CONFIG_SYS_BMAN_NUM_PORTALS 25 601f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 602f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 603f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 604f4c3917aSvijay rai #define CONFIG_SYS_QMAN_NUM_PORTALS 25 605f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 606f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 607f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 608f4c3917aSvijay rai 609f4c3917aSvijay rai #define CONFIG_SYS_DPAA_FMAN 610f4c3917aSvijay rai #define CONFIG_SYS_DPAA_PME 611f4c3917aSvijay rai 612099b86b7SPrabhakar Kushwaha #ifdef CONFIG_T1040RDB 613f4c3917aSvijay rai #define CONFIG_QE 614f4c3917aSvijay rai #define CONFIG_U_QE 615099b86b7SPrabhakar Kushwaha #endif 616f4c3917aSvijay rai 617f4c3917aSvijay rai /* Default address of microcode for the Linux Fman driver */ 618f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH) 619f4c3917aSvijay rai /* 620f4c3917aSvijay rai * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 621f4c3917aSvijay rai * env, so we got 0x110000. 622f4c3917aSvijay rai */ 623f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_IN_SPIFLASH 624f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 625f4c3917aSvijay rai #elif defined(CONFIG_SDCARD) 626f4c3917aSvijay rai /* 627f4c3917aSvijay rai * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 62818c01445SPrabhakar Kushwaha * about 1MB (2048 blocks), Env is stored after the image, and the env size is 62918c01445SPrabhakar Kushwaha * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080. 630f4c3917aSvijay rai */ 631f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 63218c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 633f4c3917aSvijay rai #elif defined(CONFIG_NAND) 634f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 63518c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE) 636f4c3917aSvijay rai #else 637f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 638f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 63918c01445SPrabhakar Kushwaha #endif 64018c01445SPrabhakar Kushwaha 64118c01445SPrabhakar Kushwaha #ifdef CONFIG_T1040RDB 64218c01445SPrabhakar Kushwaha #if defined(CONFIG_SPIFLASH) 64318c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR 0x130000 64418c01445SPrabhakar Kushwaha #elif defined(CONFIG_SDCARD) 64518c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920) 64618c01445SPrabhakar Kushwaha #elif defined(CONFIG_NAND) 64718c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE) 64818c01445SPrabhakar Kushwaha #else 649f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_ADDR 0xEFF10000 650f4c3917aSvijay rai #endif 65118c01445SPrabhakar Kushwaha #endif 65218c01445SPrabhakar Kushwaha 65318c01445SPrabhakar Kushwaha 654f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 655f4c3917aSvijay rai #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 656f4c3917aSvijay rai #endif /* CONFIG_NOBQFMAN */ 657f4c3917aSvijay rai 658f4c3917aSvijay rai #ifdef CONFIG_SYS_DPAA_FMAN 659f4c3917aSvijay rai #define CONFIG_FMAN_ENET 660f4c3917aSvijay rai #define CONFIG_PHY_VITESSE 661f4c3917aSvijay rai #define CONFIG_PHY_REALTEK 662f4c3917aSvijay rai #endif 663f4c3917aSvijay rai 664f4c3917aSvijay rai #ifdef CONFIG_FMAN_ENET 665f4c3917aSvijay rai #ifdef CONFIG_T1040RDB 666f4c3917aSvijay rai #define CONFIG_SYS_SGMII1_PHY_ADDR 0x03 667f4c3917aSvijay rai #endif 668f4c3917aSvijay rai #define CONFIG_SYS_RGMII1_PHY_ADDR 0x01 669f4c3917aSvijay rai #define CONFIG_SYS_RGMII2_PHY_ADDR 0x02 670f4c3917aSvijay rai 671f4c3917aSvijay rai #define CONFIG_MII /* MII PHY management */ 672f4c3917aSvijay rai #define CONFIG_ETHPRIME "FM1@DTSEC4" 673f4c3917aSvijay rai #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 674f4c3917aSvijay rai #endif 675f4c3917aSvijay rai 676f4c3917aSvijay rai /* 677f4c3917aSvijay rai * Environment 678f4c3917aSvijay rai */ 679f4c3917aSvijay rai #define CONFIG_LOADS_ECHO /* echo on for serial download */ 680f4c3917aSvijay rai #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 681f4c3917aSvijay rai 682f4c3917aSvijay rai /* 683f4c3917aSvijay rai * Command line configuration. 684f4c3917aSvijay rai */ 685f4c3917aSvijay rai #include <config_cmd_default.h> 686f4c3917aSvijay rai 687f4c3917aSvijay rai #ifdef CONFIG_T1042RDB_PI 688f4c3917aSvijay rai #define CONFIG_CMD_DATE 689f4c3917aSvijay rai #endif 690f4c3917aSvijay rai #define CONFIG_CMD_DHCP 691f4c3917aSvijay rai #define CONFIG_CMD_ELF 692f4c3917aSvijay rai #define CONFIG_CMD_ERRATA 693f4c3917aSvijay rai #define CONFIG_CMD_GREPENV 694f4c3917aSvijay rai #define CONFIG_CMD_IRQ 695f4c3917aSvijay rai #define CONFIG_CMD_I2C 696f4c3917aSvijay rai #define CONFIG_CMD_MII 697f4c3917aSvijay rai #define CONFIG_CMD_PING 698f4c3917aSvijay rai #define CONFIG_CMD_REGINFO 699f4c3917aSvijay rai #define CONFIG_CMD_SETEXPR 700f4c3917aSvijay rai 701f4c3917aSvijay rai #ifdef CONFIG_PCI 702f4c3917aSvijay rai #define CONFIG_CMD_PCI 703f4c3917aSvijay rai #define CONFIG_CMD_NET 704f4c3917aSvijay rai #endif 705f4c3917aSvijay rai 706f4c3917aSvijay rai /* 707f4c3917aSvijay rai * Miscellaneous configurable options 708f4c3917aSvijay rai */ 709f4c3917aSvijay rai #define CONFIG_SYS_LONGHELP /* undef to save memory */ 710f4c3917aSvijay rai #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 711f4c3917aSvijay rai #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 712f4c3917aSvijay rai #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 713f4c3917aSvijay rai #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 714f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB 715f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 716f4c3917aSvijay rai #else 717f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 718f4c3917aSvijay rai #endif 719f4c3917aSvijay rai #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 720f4c3917aSvijay rai #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 721f4c3917aSvijay rai #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ 722f4c3917aSvijay rai 723f4c3917aSvijay rai /* 724f4c3917aSvijay rai * For booting Linux, the board info and command line data 725f4c3917aSvijay rai * have to be in the first 64 MB of memory, since this is 726f4c3917aSvijay rai * the maximum mapped by the Linux kernel during initialization. 727f4c3917aSvijay rai */ 728f4c3917aSvijay rai #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 729f4c3917aSvijay rai #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 730f4c3917aSvijay rai 731f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB 732f4c3917aSvijay rai #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 733f4c3917aSvijay rai #endif 734f4c3917aSvijay rai 735f4c3917aSvijay rai /* 73668b74739SPrabhakar Kushwaha * Dynamic MTD Partition support with mtdparts 73768b74739SPrabhakar Kushwaha */ 73868b74739SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH 73968b74739SPrabhakar Kushwaha #define CONFIG_MTD_DEVICE 74068b74739SPrabhakar Kushwaha #define CONFIG_MTD_PARTITIONS 74168b74739SPrabhakar Kushwaha #define CONFIG_CMD_MTDPARTS 74268b74739SPrabhakar Kushwaha #define CONFIG_FLASH_CFI_MTD 74368b74739SPrabhakar Kushwaha #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \ 74468b74739SPrabhakar Kushwaha "spi0=spife110000.0" 74568b74739SPrabhakar Kushwaha #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \ 74668b74739SPrabhakar Kushwaha "128k(dtb),96m(fs),-(user);"\ 74768b74739SPrabhakar Kushwaha "fff800000.flash:2m(uboot),9m(kernel),"\ 74868b74739SPrabhakar Kushwaha "128k(dtb),96m(fs),-(user);spife110000.0:" \ 74968b74739SPrabhakar Kushwaha "2m(uboot),9m(kernel),128k(dtb),-(user)" 75068b74739SPrabhakar Kushwaha #endif 75168b74739SPrabhakar Kushwaha 75268b74739SPrabhakar Kushwaha /* 753f4c3917aSvijay rai * Environment Configuration 754f4c3917aSvijay rai */ 755f4c3917aSvijay rai #define CONFIG_ROOTPATH "/opt/nfsroot" 756f4c3917aSvijay rai #define CONFIG_BOOTFILE "uImage" 757f4c3917aSvijay rai #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/ 758f4c3917aSvijay rai 759f4c3917aSvijay rai /* default location for tftp and bootm */ 760f4c3917aSvijay rai #define CONFIG_LOADADDR 1000000 761f4c3917aSvijay rai 762f4c3917aSvijay rai #define CONFIG_BOOTDELAY 10 /*-1 disables auto-boot*/ 763f4c3917aSvijay rai 764f4c3917aSvijay rai #define CONFIG_BAUDRATE 115200 765f4c3917aSvijay rai 766f4c3917aSvijay rai #define __USB_PHY_TYPE utmi 767f4c3917aSvijay rai 768f4c3917aSvijay rai #ifdef CONFIG_T1040RDB 769f4c3917aSvijay rai #define FDTFILE "t1040rdb/t1040rdb.dtb" 770f4c3917aSvijay rai #define RAMDISKFILE "t1040rdb/ramdisk.uboot" 771f4c3917aSvijay rai #elif CONFIG_T1042RDB_PI 772f4c3917aSvijay rai #define FDTFILE "t1040rdb_pi/t1040rdb_pi.dtb" 773f4c3917aSvijay rai #define RAMDISKFILE "t1040rdb_pi/ramdisk.uboot" 774f4c3917aSvijay rai #endif 775f4c3917aSvijay rai 776f4c3917aSvijay rai #define CONFIG_EXTRA_ENV_SETTINGS \ 777f4c3917aSvijay rai "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \ 778f4c3917aSvijay rai "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\ 779f4c3917aSvijay rai "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 780f4c3917aSvijay rai "netdev=eth0\0" \ 781f4c3917aSvijay rai "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 782f4c3917aSvijay rai "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 783f4c3917aSvijay rai "tftpflash=tftpboot $loadaddr $uboot && " \ 784f4c3917aSvijay rai "protect off $ubootaddr +$filesize && " \ 785f4c3917aSvijay rai "erase $ubootaddr +$filesize && " \ 786f4c3917aSvijay rai "cp.b $loadaddr $ubootaddr $filesize && " \ 787f4c3917aSvijay rai "protect on $ubootaddr +$filesize && " \ 788f4c3917aSvijay rai "cmp.b $loadaddr $ubootaddr $filesize\0" \ 789f4c3917aSvijay rai "consoledev=ttyS0\0" \ 790f4c3917aSvijay rai "ramdiskaddr=2000000\0" \ 791f4c3917aSvijay rai "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \ 792f4c3917aSvijay rai "fdtaddr=c00000\0" \ 793f4c3917aSvijay rai "fdtfile=" __stringify(FDTFILE) "\0" \ 7943246584dSKim Phillips "bdev=sda3\0" 795f4c3917aSvijay rai 796f4c3917aSvijay rai #define CONFIG_LINUX \ 797f4c3917aSvijay rai "setenv bootargs root=/dev/ram rw " \ 798f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 799f4c3917aSvijay rai "setenv ramdiskaddr 0x02000000;" \ 800f4c3917aSvijay rai "setenv fdtaddr 0x00c00000;" \ 801f4c3917aSvijay rai "setenv loadaddr 0x1000000;" \ 802f4c3917aSvijay rai "bootm $loadaddr $ramdiskaddr $fdtaddr" 803f4c3917aSvijay rai 804f4c3917aSvijay rai #define CONFIG_HDBOOT \ 805f4c3917aSvijay rai "setenv bootargs root=/dev/$bdev rw " \ 806f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 807f4c3917aSvijay rai "tftp $loadaddr $bootfile;" \ 808f4c3917aSvijay rai "tftp $fdtaddr $fdtfile;" \ 809f4c3917aSvijay rai "bootm $loadaddr - $fdtaddr" 810f4c3917aSvijay rai 811f4c3917aSvijay rai #define CONFIG_NFSBOOTCOMMAND \ 812f4c3917aSvijay rai "setenv bootargs root=/dev/nfs rw " \ 813f4c3917aSvijay rai "nfsroot=$serverip:$rootpath " \ 814f4c3917aSvijay rai "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 815f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 816f4c3917aSvijay rai "tftp $loadaddr $bootfile;" \ 817f4c3917aSvijay rai "tftp $fdtaddr $fdtfile;" \ 818f4c3917aSvijay rai "bootm $loadaddr - $fdtaddr" 819f4c3917aSvijay rai 820f4c3917aSvijay rai #define CONFIG_RAMBOOTCOMMAND \ 821f4c3917aSvijay rai "setenv bootargs root=/dev/ram rw " \ 822f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 823f4c3917aSvijay rai "tftp $ramdiskaddr $ramdiskfile;" \ 824f4c3917aSvijay rai "tftp $loadaddr $bootfile;" \ 825f4c3917aSvijay rai "tftp $fdtaddr $fdtfile;" \ 826f4c3917aSvijay rai "bootm $loadaddr $ramdiskaddr $fdtaddr" 827f4c3917aSvijay rai 828f4c3917aSvijay rai #define CONFIG_BOOTCOMMAND CONFIG_LINUX 829f4c3917aSvijay rai 830f4c3917aSvijay rai #ifdef CONFIG_SECURE_BOOT 831f4c3917aSvijay rai #include <asm/fsl_secure_boot.h> 832f4c3917aSvijay rai #endif 833f4c3917aSvijay rai 834f4c3917aSvijay rai #endif /* __CONFIG_H */ 835