1f4c3917aSvijay rai /* 2f4c3917aSvijay rai + * Copyright 2014 Freescale Semiconductor, Inc. 3f4c3917aSvijay rai + * 4f4c3917aSvijay rai + * SPDX-License-Identifier: GPL-2.0+ 5f4c3917aSvijay rai + */ 6f4c3917aSvijay rai 7f4c3917aSvijay rai #ifndef __CONFIG_H 8f4c3917aSvijay rai #define __CONFIG_H 9f4c3917aSvijay rai 10f4c3917aSvijay rai /* 11f4c3917aSvijay rai * T104x RDB board configuration file 12f4c3917aSvijay rai */ 13f4c3917aSvijay rai #define CONFIG_T104xRDB 14f4c3917aSvijay rai 159f074e67SPrabhakar Kushwaha #define CONFIG_E500 /* BOOKE e500 family */ 169f074e67SPrabhakar Kushwaha #include <asm/config_mpc85xx.h> 179f074e67SPrabhakar Kushwaha 18f4c3917aSvijay rai #ifdef CONFIG_RAMBOOT_PBL 19aa36c84eSSumit Garg 20aa36c84eSSumit Garg #ifndef CONFIG_SECURE_BOOT 2118c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg 22aa36c84eSSumit Garg #else 23aa36c84eSSumit Garg #define CONFIG_SYS_FSL_PBL_PBI \ 24aa36c84eSSumit Garg $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg 25aa36c84eSSumit Garg #endif 26aa36c84eSSumit Garg 2718c01445SPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE 2818c01445SPrabhakar Kushwaha #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 2918c01445SPrabhakar Kushwaha #define CONFIG_FSL_LAW /* Use common FSL init code */ 30ce249d95STang Yuantian #define CONFIG_SYS_TEXT_BASE 0x30001000 3118c01445SPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 3218c01445SPrabhakar Kushwaha #define CONFIG_SPL_PAD_TO 0x40000 3318c01445SPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE 0x28000 3418c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 3518c01445SPrabhakar Kushwaha #define CONFIG_SPL_SKIP_RELOCATE 3618c01445SPrabhakar Kushwaha #define CONFIG_SPL_COMMON_INIT_DDR 3718c01445SPrabhakar Kushwaha #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 3818c01445SPrabhakar Kushwaha #define CONFIG_SYS_NO_FLASH 3918c01445SPrabhakar Kushwaha #endif 4018c01445SPrabhakar Kushwaha #define RESET_VECTOR_OFFSET 0x27FFC 4118c01445SPrabhakar Kushwaha #define BOOT_PAGE_OFFSET 0x27000 4218c01445SPrabhakar Kushwaha 4318c01445SPrabhakar Kushwaha #ifdef CONFIG_NAND 44aa36c84eSSumit Garg #ifdef CONFIG_SECURE_BOOT 45aa36c84eSSumit Garg #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) 46aa36c84eSSumit Garg /* 47aa36c84eSSumit Garg * HDR would be appended at end of image and copied to DDR along 48aa36c84eSSumit Garg * with U-Boot image. 49aa36c84eSSumit Garg */ 50aa36c84eSSumit Garg #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \ 51aa36c84eSSumit Garg CONFIG_U_BOOT_HDR_SIZE) 52aa36c84eSSumit Garg #else 5318c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) 54aa36c84eSSumit Garg #endif 55ce249d95STang Yuantian #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000 56ce249d95STang Yuantian #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000 5718c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) 5818c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 59ec90ac73SZhao Qiang #ifdef CONFIG_T1040RDB 60ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 61ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040_nand_rcw.cfg 62ec90ac73SZhao Qiang #endif 63ec90ac73SZhao Qiang #ifdef CONFIG_T1042RDB_PI 64ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 65ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_nand_rcw.cfg 66ec90ac73SZhao Qiang #endif 67ec90ac73SZhao Qiang #ifdef CONFIG_T1042RDB 68ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 69ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_nand_rcw.cfg 70ec90ac73SZhao Qiang #endif 71*a016735cSYork Sun #ifdef CONFIG_TARGET_T1040D4RDB 72ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 73ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040d4_nand_rcw.cfg 74ec90ac73SZhao Qiang #endif 75ec90ac73SZhao Qiang #ifdef CONFIG_T1042D4RDB 76ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 77ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042d4_nand_rcw.cfg 78ec90ac73SZhao Qiang #endif 7918c01445SPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT 8018c01445SPrabhakar Kushwaha #endif 8118c01445SPrabhakar Kushwaha 8218c01445SPrabhakar Kushwaha #ifdef CONFIG_SPIFLASH 83ce249d95STang Yuantian #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC 8418c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_FLASH_MINIMAL 8518c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) 86ce249d95STang Yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000) 87ce249d95STang Yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000) 8818c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) 8918c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 9018c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD 9118c01445SPrabhakar Kushwaha #define CONFIG_SYS_MPC85XX_NO_RESETVEC 9218c01445SPrabhakar Kushwaha #endif 93ec90ac73SZhao Qiang #ifdef CONFIG_T1040RDB 94ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 95ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040_spi_rcw.cfg 96ec90ac73SZhao Qiang #endif 97ec90ac73SZhao Qiang #ifdef CONFIG_T1042RDB_PI 98ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 99ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_spi_rcw.cfg 100ec90ac73SZhao Qiang #endif 101ec90ac73SZhao Qiang #ifdef CONFIG_T1042RDB 102ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 103ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_spi_rcw.cfg 104ec90ac73SZhao Qiang #endif 105*a016735cSYork Sun #ifdef CONFIG_TARGET_T1040D4RDB 106ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 107ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040d4_spi_rcw.cfg 108ec90ac73SZhao Qiang #endif 109ec90ac73SZhao Qiang #ifdef CONFIG_T1042D4RDB 110ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 111ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042d4_spi_rcw.cfg 112ec90ac73SZhao Qiang #endif 11318c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_BOOT 11418c01445SPrabhakar Kushwaha #endif 11518c01445SPrabhakar Kushwaha 11618c01445SPrabhakar Kushwaha #ifdef CONFIG_SDCARD 117ce249d95STang Yuantian #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC 11818c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_MINIMAL 11918c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) 120ce249d95STang Yuantian #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000) 121ce249d95STang Yuantian #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000) 12218c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) 12318c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 12418c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD 12518c01445SPrabhakar Kushwaha #define CONFIG_SYS_MPC85XX_NO_RESETVEC 12618c01445SPrabhakar Kushwaha #endif 127ec90ac73SZhao Qiang #ifdef CONFIG_T1040RDB 128ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 129ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040_sd_rcw.cfg 130ec90ac73SZhao Qiang #endif 131ec90ac73SZhao Qiang #ifdef CONFIG_T1042RDB_PI 132ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 133ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_sd_rcw.cfg 134ec90ac73SZhao Qiang #endif 135ec90ac73SZhao Qiang #ifdef CONFIG_T1042RDB 136ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 137ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_sd_rcw.cfg 138ec90ac73SZhao Qiang #endif 139*a016735cSYork Sun #ifdef CONFIG_TARGET_T1040D4RDB 140ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 141ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040d4_sd_rcw.cfg 142ec90ac73SZhao Qiang #endif 143ec90ac73SZhao Qiang #ifdef CONFIG_T1042D4RDB 144ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 145ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042d4_sd_rcw.cfg 146ec90ac73SZhao Qiang #endif 14718c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_BOOT 14818c01445SPrabhakar Kushwaha #endif 14918c01445SPrabhakar Kushwaha 150f4c3917aSvijay rai #endif 151f4c3917aSvijay rai 152f4c3917aSvijay rai /* High Level Configuration Options */ 153f4c3917aSvijay rai #define CONFIG_BOOKE 154f4c3917aSvijay rai #define CONFIG_E500MC /* BOOKE e500mc family */ 155f4c3917aSvijay rai #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 156f4c3917aSvijay rai #define CONFIG_MP /* support multiple processors */ 157f4c3917aSvijay rai 1585303a3deSTang Yuantian /* support deep sleep */ 1595303a3deSTang Yuantian #define CONFIG_DEEP_SLEEP 16000233528STang Yuantian #if defined(CONFIG_DEEP_SLEEP) 16100233528STang Yuantian #define CONFIG_BOARD_EARLY_INIT_F 16200233528STang Yuantian #endif 1635303a3deSTang Yuantian 164f4c3917aSvijay rai #ifndef CONFIG_SYS_TEXT_BASE 165f4c3917aSvijay rai #define CONFIG_SYS_TEXT_BASE 0xeff40000 166f4c3917aSvijay rai #endif 167f4c3917aSvijay rai 168f4c3917aSvijay rai #ifndef CONFIG_RESET_VECTOR_ADDRESS 169f4c3917aSvijay rai #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 170f4c3917aSvijay rai #endif 171f4c3917aSvijay rai 172f4c3917aSvijay rai #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 173f4c3917aSvijay rai #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 174f4c3917aSvijay rai #define CONFIG_FSL_IFC /* Enable IFC Support */ 175737537efSRuchika Gupta #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 176f4c3917aSvijay rai #define CONFIG_PCI_INDIRECT_BRIDGE 177b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 */ 178b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 /* PCIE controller 2 */ 179b38eaec5SRobert P. J. Day #define CONFIG_PCIE3 /* PCIE controller 3 */ 180b38eaec5SRobert P. J. Day #define CONFIG_PCIE4 /* PCIE controller 4 */ 181f4c3917aSvijay rai 182f4c3917aSvijay rai #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 183f4c3917aSvijay rai #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 184f4c3917aSvijay rai 185f4c3917aSvijay rai #define CONFIG_FSL_LAW /* Use common FSL init code */ 186f4c3917aSvijay rai 187f4c3917aSvijay rai #define CONFIG_ENV_OVERWRITE 188f4c3917aSvijay rai 18918c01445SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH 190f4c3917aSvijay rai #define CONFIG_FLASH_CFI_DRIVER 191f4c3917aSvijay rai #define CONFIG_SYS_FLASH_CFI 192f4c3917aSvijay rai #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 193f4c3917aSvijay rai #endif 194f4c3917aSvijay rai 195f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH) 196f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC 197f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_SPI_FLASH 198f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 199f4c3917aSvijay rai #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 200f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE 0x10000 201f4c3917aSvijay rai #elif defined(CONFIG_SDCARD) 202f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC 203f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_MMC 204f4c3917aSvijay rai #define CONFIG_SYS_MMC_ENV_DEV 0 205f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 20618c01445SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (512 * 0x800) 207f4c3917aSvijay rai #elif defined(CONFIG_NAND) 208aa36c84eSSumit Garg #ifdef CONFIG_SECURE_BOOT 209aa36c84eSSumit Garg #define CONFIG_RAMBOOT_NAND 210aa36c84eSSumit Garg #define CONFIG_BOOTSCRIPT_COPY_RAM 211aa36c84eSSumit Garg #endif 212f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC 213f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_NAND 21418c01445SPrabhakar Kushwaha #define CONFIG_ENV_SIZE 0x2000 215f4c3917aSvijay rai #define CONFIG_ENV_OFFSET (3 * CONFIG_SYS_NAND_BLOCK_SIZE) 216f4c3917aSvijay rai #else 217f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_FLASH 218f4c3917aSvijay rai #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 219f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 220f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 221f4c3917aSvijay rai #endif 222f4c3917aSvijay rai 223f4c3917aSvijay rai #define CONFIG_SYS_CLK_FREQ 100000000 224f4c3917aSvijay rai #define CONFIG_DDR_CLK_FREQ 66666666 225f4c3917aSvijay rai 226f4c3917aSvijay rai /* 227f4c3917aSvijay rai * These can be toggled for performance analysis, otherwise use default. 228f4c3917aSvijay rai */ 229f4c3917aSvijay rai #define CONFIG_SYS_CACHE_STASHING 230f4c3917aSvijay rai #define CONFIG_BACKSIDE_L2_CACHE 231f4c3917aSvijay rai #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 232f4c3917aSvijay rai #define CONFIG_BTB /* toggle branch predition */ 233f4c3917aSvijay rai #define CONFIG_DDR_ECC 234f4c3917aSvijay rai #ifdef CONFIG_DDR_ECC 235f4c3917aSvijay rai #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 236f4c3917aSvijay rai #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 237f4c3917aSvijay rai #endif 238f4c3917aSvijay rai 239f4c3917aSvijay rai #define CONFIG_ENABLE_36BIT_PHYS 240f4c3917aSvijay rai 241f4c3917aSvijay rai #define CONFIG_ADDR_MAP 242f4c3917aSvijay rai #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 243f4c3917aSvijay rai 244f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 245f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_END 0x00400000 246f4c3917aSvijay rai #define CONFIG_SYS_ALT_MEMTEST 247f4c3917aSvijay rai #define CONFIG_PANIC_HANG /* do not reset board on panic */ 248f4c3917aSvijay rai 249f4c3917aSvijay rai /* 250f4c3917aSvijay rai * Config the L3 Cache as L3 SRAM 251f4c3917aSvijay rai */ 252f4c3917aSvijay rai #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 253aa36c84eSSumit Garg /* 254aa36c84eSSumit Garg * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence 255aa36c84eSSumit Garg * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address 256aa36c84eSSumit Garg * (CONFIG_SYS_INIT_L3_VADDR) will be different. 257aa36c84eSSumit Garg */ 258aa36c84eSSumit Garg #define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000 25918c01445SPrabhakar Kushwaha #define CONFIG_SYS_L3_SIZE 256 << 10 260aa36c84eSSumit Garg #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024) 26118c01445SPrabhakar Kushwaha #ifdef CONFIG_RAMBOOT_PBL 26218c01445SPrabhakar Kushwaha #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) 26318c01445SPrabhakar Kushwaha #endif 26418c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) 26518c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10) 26618c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) 26718c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) 268f4c3917aSvijay rai 269f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR 0xf0000000 270f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 271f4c3917aSvijay rai 272f4c3917aSvijay rai /* 273f4c3917aSvijay rai * DDR Setup 274f4c3917aSvijay rai */ 275f4c3917aSvijay rai #define CONFIG_VERY_BIG_RAM 276f4c3917aSvijay rai #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 277f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 278f4c3917aSvijay rai 279f4c3917aSvijay rai /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */ 280f4c3917aSvijay rai #define CONFIG_DIMM_SLOTS_PER_CTLR 1 281f4c3917aSvijay rai #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 282f4c3917aSvijay rai 283f4c3917aSvijay rai #define CONFIG_DDR_SPD 2844b6067aeSPriyanka Jain #ifndef CONFIG_SYS_FSL_DDR4 285f4c3917aSvijay rai #define CONFIG_SYS_FSL_DDR3 2864b6067aeSPriyanka Jain #endif 287f4c3917aSvijay rai 288f4c3917aSvijay rai #define CONFIG_SYS_SPD_BUS_NUM 0 289f4c3917aSvijay rai #define SPD_EEPROM_ADDRESS 0x51 290f4c3917aSvijay rai 291f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 292f4c3917aSvijay rai 293f4c3917aSvijay rai /* 294f4c3917aSvijay rai * IFC Definitions 295f4c3917aSvijay rai */ 296f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE 0xe8000000 297f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 298f4c3917aSvijay rai 299f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR_EXT (0xf) 300f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \ 301f4c3917aSvijay rai CSPR_PORT_SIZE_16 | \ 302f4c3917aSvijay rai CSPR_MSEL_NOR | \ 303f4c3917aSvijay rai CSPR_V) 304f4c3917aSvijay rai #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 305377ffcfaSSandeep Singh 306377ffcfaSSandeep Singh /* 307377ffcfaSSandeep Singh * TDM Definition 308377ffcfaSSandeep Singh */ 309377ffcfaSSandeep Singh #define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000 310377ffcfaSSandeep Singh 311f4c3917aSvijay rai /* NOR Flash Timing Params */ 312f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 313f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 314f4c3917aSvijay rai FTIM0_NOR_TEADC(0x5) | \ 315f4c3917aSvijay rai FTIM0_NOR_TEAHC(0x5)) 316f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 317f4c3917aSvijay rai FTIM1_NOR_TRAD_NOR(0x1A) |\ 318f4c3917aSvijay rai FTIM1_NOR_TSEQRAD_NOR(0x13)) 319f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 320f4c3917aSvijay rai FTIM2_NOR_TCH(0x4) | \ 321f4c3917aSvijay rai FTIM2_NOR_TWPH(0x0E) | \ 322f4c3917aSvijay rai FTIM2_NOR_TWP(0x1c)) 323f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM3 0x0 324f4c3917aSvijay rai 325f4c3917aSvijay rai #define CONFIG_SYS_FLASH_QUIET_TEST 326f4c3917aSvijay rai #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 327f4c3917aSvijay rai 328f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 329f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 330f4c3917aSvijay rai #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 331f4c3917aSvijay rai #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 332f4c3917aSvijay rai 333f4c3917aSvijay rai #define CONFIG_SYS_FLASH_EMPTY_INFO 334f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 335f4c3917aSvijay rai 336f4c3917aSvijay rai /* CPLD on IFC */ 33755153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_MASK 0x3F 33855153d6cSPrabhakar Kushwaha #define CPLD_BANK_SEL_MASK 0x07 33955153d6cSPrabhakar Kushwaha #define CPLD_BANK_OVERRIDE 0x40 34055153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */ 34155153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */ 34255153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_RESET 0xFF 34355153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_SHIFT 0x03 3444b6067aeSPriyanka Jain 3454b6067aeSPriyanka Jain #if defined(CONFIG_T1042RDB_PI) 346cf8ddacfSJason Jin #define CPLD_DIU_SEL_DFP 0x80 3474b6067aeSPriyanka Jain #elif defined(CONFIG_T1042D4RDB) 3484b6067aeSPriyanka Jain #define CPLD_DIU_SEL_DFP 0xc0 3494b6067aeSPriyanka Jain #endif 3504b6067aeSPriyanka Jain 351*a016735cSYork Sun #if defined(CONFIG_TARGET_T1040D4RDB) 3524b6067aeSPriyanka Jain #define CPLD_INT_MASK_ALL 0xFF 3534b6067aeSPriyanka Jain #define CPLD_INT_MASK_THERM 0x80 3544b6067aeSPriyanka Jain #define CPLD_INT_MASK_DVI_DFP 0x40 3554b6067aeSPriyanka Jain #define CPLD_INT_MASK_QSGMII1 0x20 3564b6067aeSPriyanka Jain #define CPLD_INT_MASK_QSGMII2 0x10 3574b6067aeSPriyanka Jain #define CPLD_INT_MASK_SGMI1 0x08 3584b6067aeSPriyanka Jain #define CPLD_INT_MASK_SGMI2 0x04 3594b6067aeSPriyanka Jain #define CPLD_INT_MASK_TDMR1 0x02 3604b6067aeSPriyanka Jain #define CPLD_INT_MASK_TDMR2 0x01 361cf8ddacfSJason Jin #endif 36255153d6cSPrabhakar Kushwaha 363f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE 0xffdf0000 364f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE) 365f4c3917aSvijay rai #define CONFIG_SYS_CSPR2_EXT (0xf) 366f4c3917aSvijay rai #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \ 367f4c3917aSvijay rai | CSPR_PORT_SIZE_8 \ 368f4c3917aSvijay rai | CSPR_MSEL_GPCM \ 369f4c3917aSvijay rai | CSPR_V) 370f4c3917aSvijay rai #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) 371f4c3917aSvijay rai #define CONFIG_SYS_CSOR2 0x0 372f4c3917aSvijay rai /* CPLD Timing parameters for IFC CS2 */ 373f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 374f4c3917aSvijay rai FTIM0_GPCM_TEADC(0x0e) | \ 375f4c3917aSvijay rai FTIM0_GPCM_TEAHC(0x0e)) 376f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 377f4c3917aSvijay rai FTIM1_GPCM_TRAD(0x1f)) 378f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 379de519163SShaohui Xie FTIM2_GPCM_TCH(0x8) | \ 380f4c3917aSvijay rai FTIM2_GPCM_TWP(0x1f)) 381f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM3 0x0 382f4c3917aSvijay rai 383f4c3917aSvijay rai /* NAND Flash on IFC */ 384f4c3917aSvijay rai #define CONFIG_NAND_FSL_IFC 385f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE 0xff800000 386f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 387f4c3917aSvijay rai 388f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 389f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 390f4c3917aSvijay rai | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 391f4c3917aSvijay rai | CSPR_MSEL_NAND /* MSEL = NAND */ \ 392f4c3917aSvijay rai | CSPR_V) 393f4c3917aSvijay rai #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 394f4c3917aSvijay rai 395f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 396f4c3917aSvijay rai | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 397f4c3917aSvijay rai | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 398f4c3917aSvijay rai | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ 399f4c3917aSvijay rai | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ 400f4c3917aSvijay rai | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \ 401f4c3917aSvijay rai | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 402f4c3917aSvijay rai 403f4c3917aSvijay rai #define CONFIG_SYS_NAND_ONFI_DETECTION 404f4c3917aSvijay rai 405f4c3917aSvijay rai /* ONFI NAND Flash mode0 Timing Params */ 406f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 407f4c3917aSvijay rai FTIM0_NAND_TWP(0x18) | \ 408f4c3917aSvijay rai FTIM0_NAND_TWCHT(0x07) | \ 409f4c3917aSvijay rai FTIM0_NAND_TWH(0x0a)) 410f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 411f4c3917aSvijay rai FTIM1_NAND_TWBE(0x39) | \ 412f4c3917aSvijay rai FTIM1_NAND_TRR(0x0e) | \ 413f4c3917aSvijay rai FTIM1_NAND_TRP(0x18)) 414f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 415f4c3917aSvijay rai FTIM2_NAND_TREH(0x0a) | \ 416f4c3917aSvijay rai FTIM2_NAND_TWHRE(0x1e)) 417f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM3 0x0 418f4c3917aSvijay rai 419f4c3917aSvijay rai #define CONFIG_SYS_NAND_DDR_LAW 11 420f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 421f4c3917aSvijay rai #define CONFIG_SYS_MAX_NAND_DEVICE 1 422f4c3917aSvijay rai #define CONFIG_CMD_NAND 423f4c3917aSvijay rai 424f4c3917aSvijay rai #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024) 425f4c3917aSvijay rai 426f4c3917aSvijay rai #if defined(CONFIG_NAND) 427f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 428f4c3917aSvijay rai #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 429f4c3917aSvijay rai #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 430f4c3917aSvijay rai #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 431f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 432f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 433f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 434f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 435f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT 436f4c3917aSvijay rai #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR 437f4c3917aSvijay rai #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 438f4c3917aSvijay rai #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 439f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 440f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 441f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 442f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 443f4c3917aSvijay rai #else 444f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT 445f4c3917aSvijay rai #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR 446f4c3917aSvijay rai #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 447f4c3917aSvijay rai #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 448f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 449f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 450f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 451f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 452f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT 453f4c3917aSvijay rai #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 454f4c3917aSvijay rai #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 455f4c3917aSvijay rai #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 456f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 457f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 458f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 459f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 460f4c3917aSvijay rai #endif 461f4c3917aSvijay rai 46218c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 46318c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 46418c01445SPrabhakar Kushwaha #else 46518c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 46618c01445SPrabhakar Kushwaha #endif 467f4c3917aSvijay rai 468f4c3917aSvijay rai #if defined(CONFIG_RAMBOOT_PBL) 469f4c3917aSvijay rai #define CONFIG_SYS_RAMBOOT 470f4c3917aSvijay rai #endif 471f4c3917aSvijay rai 4729f074e67SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_ERRATUM_A008044 4739f074e67SPrabhakar Kushwaha #if defined(CONFIG_NAND) 4749f074e67SPrabhakar Kushwaha #define CONFIG_A008044_WORKAROUND 4759f074e67SPrabhakar Kushwaha #endif 4769f074e67SPrabhakar Kushwaha #endif 4779f074e67SPrabhakar Kushwaha 478f4c3917aSvijay rai #define CONFIG_BOARD_EARLY_INIT_R 479f4c3917aSvijay rai #define CONFIG_MISC_INIT_R 480f4c3917aSvijay rai 481f4c3917aSvijay rai #define CONFIG_HWCONFIG 482f4c3917aSvijay rai 483f4c3917aSvijay rai /* define to use L1 as initial stack */ 484f4c3917aSvijay rai #define CONFIG_L1_INIT_RAM 485f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_LOCK 486f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 487f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 488b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 489f4c3917aSvijay rai /* The assembler doesn't like typecast */ 490f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 491f4c3917aSvijay rai ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 492f4c3917aSvijay rai CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 493f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 494f4c3917aSvijay rai 495f4c3917aSvijay rai #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 496f4c3917aSvijay rai GENERATED_GBL_DATA_SIZE) 497f4c3917aSvijay rai #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 498f4c3917aSvijay rai 4999307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 500f4c3917aSvijay rai #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) 501f4c3917aSvijay rai 502f4c3917aSvijay rai /* Serial Port - controlled on board with jumper J8 503f4c3917aSvijay rai * open - index 2 504f4c3917aSvijay rai * shorted - index 1 505f4c3917aSvijay rai */ 506f4c3917aSvijay rai #define CONFIG_CONS_INDEX 1 507f4c3917aSvijay rai #define CONFIG_SYS_NS16550_SERIAL 508f4c3917aSvijay rai #define CONFIG_SYS_NS16550_REG_SIZE 1 509f4c3917aSvijay rai #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 510f4c3917aSvijay rai 511f4c3917aSvijay rai #define CONFIG_SYS_BAUDRATE_TABLE \ 512f4c3917aSvijay rai {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 513f4c3917aSvijay rai 514f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 515f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 516f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 517f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 518f4c3917aSvijay rai 5194b6067aeSPriyanka Jain #if defined(CONFIG_T1042RDB_PI) || defined(CONFIG_T1042D4RDB) 520cf8ddacfSJason Jin /* Video */ 521cf8ddacfSJason Jin #define CONFIG_FSL_DIU_FB 522cf8ddacfSJason Jin 523cf8ddacfSJason Jin #ifdef CONFIG_FSL_DIU_FB 524cf8ddacfSJason Jin #define CONFIG_FSL_DIU_CH7301 525cf8ddacfSJason Jin #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000) 526cf8ddacfSJason Jin #define CONFIG_CMD_BMP 527cf8ddacfSJason Jin #define CONFIG_VIDEO_LOGO 528cf8ddacfSJason Jin #define CONFIG_VIDEO_BMP_LOGO 529cf8ddacfSJason Jin #endif 530cf8ddacfSJason Jin #endif 531cf8ddacfSJason Jin 532f4c3917aSvijay rai /* I2C */ 533f4c3917aSvijay rai #define CONFIG_SYS_I2C 534f4c3917aSvijay rai #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */ 535f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */ 536b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED 400000 537b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SPEED 400000 538b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SPEED 400000 539f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 540f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 541b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F 542b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F 543f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 544b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 545b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000 546b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100 547f4c3917aSvijay rai 548f4c3917aSvijay rai /* I2C bus multiplexer */ 549f4c3917aSvijay rai #define I2C_MUX_PCA_ADDR 0x70 5504b6067aeSPriyanka Jain #if defined(CONFIG_T104xRDB) || defined(CONFIG_T104XD4RDB) 551f4c3917aSvijay rai #define I2C_MUX_CH_DEFAULT 0x8 552f4c3917aSvijay rai #endif 553f4c3917aSvijay rai 5544b6067aeSPriyanka Jain #if defined(CONFIG_T1042RDB_PI) || defined(CONFIG_T104XD4RDB) 555cf8ddacfSJason Jin /* LDI/DVI Encoder for display */ 556cf8ddacfSJason Jin #define CONFIG_SYS_I2C_LDI_ADDR 0x38 557cf8ddacfSJason Jin #define CONFIG_SYS_I2C_DVI_ADDR 0x75 558cf8ddacfSJason Jin 559f4c3917aSvijay rai /* 560f4c3917aSvijay rai * RTC configuration 561f4c3917aSvijay rai */ 562f4c3917aSvijay rai #define RTC 563f4c3917aSvijay rai #define CONFIG_RTC_DS1337 1 564f4c3917aSvijay rai #define CONFIG_SYS_I2C_RTC_ADDR 0x68 565f4c3917aSvijay rai 566f4c3917aSvijay rai /*DVI encoder*/ 567f4c3917aSvijay rai #define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75 568f4c3917aSvijay rai #endif 569f4c3917aSvijay rai 570f4c3917aSvijay rai /* 571f4c3917aSvijay rai * eSPI - Enhanced SPI 572f4c3917aSvijay rai */ 5737172de33SZhiqiang Hou #define CONFIG_SPI_FLASH_BAR 574f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_SPEED 10000000 575f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_MODE 0 576f4c3917aSvijay rai #define CONFIG_ENV_SPI_BUS 0 577f4c3917aSvijay rai #define CONFIG_ENV_SPI_CS 0 578f4c3917aSvijay rai #define CONFIG_ENV_SPI_MAX_HZ 10000000 579f4c3917aSvijay rai #define CONFIG_ENV_SPI_MODE 0 580f4c3917aSvijay rai 581f4c3917aSvijay rai /* 582f4c3917aSvijay rai * General PCI 583f4c3917aSvijay rai * Memory space is mapped 1-1, but I/O space must start from 0. 584f4c3917aSvijay rai */ 585f4c3917aSvijay rai 586f4c3917aSvijay rai #ifdef CONFIG_PCI 587f4c3917aSvijay rai /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 588f4c3917aSvijay rai #ifdef CONFIG_PCIE1 589f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 590f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 591f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 592f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 593f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 594f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 595f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 596f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 597f4c3917aSvijay rai #endif 598f4c3917aSvijay rai 599f4c3917aSvijay rai /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 600f4c3917aSvijay rai #ifdef CONFIG_PCIE2 601f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000 602f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 603f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull 604f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 605f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 606f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 607f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 608f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 609f4c3917aSvijay rai #endif 610f4c3917aSvijay rai 611f4c3917aSvijay rai /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 612f4c3917aSvijay rai #ifdef CONFIG_PCIE3 613f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 614f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 615f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull 616f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */ 617f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 618f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 619f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 620f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 621f4c3917aSvijay rai #endif 622f4c3917aSvijay rai 623f4c3917aSvijay rai /* controller 4, Base address 203000 */ 624f4c3917aSvijay rai #ifdef CONFIG_PCIE4 625f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000 626f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 627f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull 628f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */ 629f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000 630f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 631f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 632f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 633f4c3917aSvijay rai #endif 634f4c3917aSvijay rai 635f4c3917aSvijay rai #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 636f4c3917aSvijay rai #define CONFIG_DOS_PARTITION 637f4c3917aSvijay rai #endif /* CONFIG_PCI */ 638f4c3917aSvijay rai 639f4c3917aSvijay rai /* SATA */ 640f4c3917aSvijay rai #define CONFIG_FSL_SATA_V2 641f4c3917aSvijay rai #ifdef CONFIG_FSL_SATA_V2 642f4c3917aSvijay rai #define CONFIG_LIBATA 643f4c3917aSvijay rai #define CONFIG_FSL_SATA 644f4c3917aSvijay rai 645f4c3917aSvijay rai #define CONFIG_SYS_SATA_MAX_DEVICE 1 646f4c3917aSvijay rai #define CONFIG_SATA1 647f4c3917aSvijay rai #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 648f4c3917aSvijay rai #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 649f4c3917aSvijay rai 650f4c3917aSvijay rai #define CONFIG_LBA48 651f4c3917aSvijay rai #define CONFIG_CMD_SATA 652f4c3917aSvijay rai #define CONFIG_DOS_PARTITION 653f4c3917aSvijay rai #endif 654f4c3917aSvijay rai 655f4c3917aSvijay rai /* 656f4c3917aSvijay rai * USB 657f4c3917aSvijay rai */ 658f4c3917aSvijay rai #define CONFIG_HAS_FSL_DR_USB 659f4c3917aSvijay rai 660f4c3917aSvijay rai #ifdef CONFIG_HAS_FSL_DR_USB 661f4c3917aSvijay rai #define CONFIG_USB_EHCI 662f4c3917aSvijay rai 663f4c3917aSvijay rai #ifdef CONFIG_USB_EHCI 664f4c3917aSvijay rai #define CONFIG_USB_EHCI_FSL 665f4c3917aSvijay rai #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 666f4c3917aSvijay rai #endif 667f4c3917aSvijay rai #endif 668f4c3917aSvijay rai 669f4c3917aSvijay rai #define CONFIG_MMC 670f4c3917aSvijay rai 671f4c3917aSvijay rai #ifdef CONFIG_MMC 672f4c3917aSvijay rai #define CONFIG_FSL_ESDHC 673f4c3917aSvijay rai #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 674f4c3917aSvijay rai #define CONFIG_GENERIC_MMC 675f4c3917aSvijay rai #define CONFIG_DOS_PARTITION 676f4c3917aSvijay rai #endif 677f4c3917aSvijay rai 678f4c3917aSvijay rai /* Qman/Bman */ 679f4c3917aSvijay rai #ifndef CONFIG_NOBQFMAN 680f4c3917aSvijay rai #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 6812a8b3422SJeffrey Ladouceur #define CONFIG_SYS_BMAN_NUM_PORTALS 10 682f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 683f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 684f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 6853fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 6863fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 6873fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 6883fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 6893fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 6903fa66db4SJeffrey Ladouceur CONFIG_SYS_BMAN_CENA_SIZE) 6913fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 6923fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 6932a8b3422SJeffrey Ladouceur #define CONFIG_SYS_QMAN_NUM_PORTALS 10 694f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 695f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 696f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 6973fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 6983fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 6993fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 7003fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 7013fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 7023fa66db4SJeffrey Ladouceur CONFIG_SYS_QMAN_CENA_SIZE) 7033fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 7043fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 705f4c3917aSvijay rai 706f4c3917aSvijay rai #define CONFIG_SYS_DPAA_FMAN 707f4c3917aSvijay rai #define CONFIG_SYS_DPAA_PME 708f4c3917aSvijay rai 7094b6067aeSPriyanka Jain #if defined(CONFIG_T104xRDB) || defined(CONFIG_T104XD4RDB) 710f4c3917aSvijay rai #define CONFIG_QE 711f4c3917aSvijay rai #define CONFIG_U_QE 712099b86b7SPrabhakar Kushwaha #endif 713f4c3917aSvijay rai 714f4c3917aSvijay rai /* Default address of microcode for the Linux Fman driver */ 715f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH) 716f4c3917aSvijay rai /* 717f4c3917aSvijay rai * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 718f4c3917aSvijay rai * env, so we got 0x110000. 719f4c3917aSvijay rai */ 720f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_IN_SPIFLASH 721f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 722f4c3917aSvijay rai #elif defined(CONFIG_SDCARD) 723f4c3917aSvijay rai /* 724f4c3917aSvijay rai * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 72518c01445SPrabhakar Kushwaha * about 1MB (2048 blocks), Env is stored after the image, and the env size is 72618c01445SPrabhakar Kushwaha * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080. 727f4c3917aSvijay rai */ 728f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 72918c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 730f4c3917aSvijay rai #elif defined(CONFIG_NAND) 731f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 73218c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE) 733f4c3917aSvijay rai #else 734f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 735f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 73618c01445SPrabhakar Kushwaha #endif 73718c01445SPrabhakar Kushwaha 7384b6067aeSPriyanka Jain #if defined(CONFIG_T104xRDB) || defined(CONFIG_T104XD4RDB) 73918c01445SPrabhakar Kushwaha #if defined(CONFIG_SPIFLASH) 74018c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR 0x130000 74118c01445SPrabhakar Kushwaha #elif defined(CONFIG_SDCARD) 74218c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920) 74318c01445SPrabhakar Kushwaha #elif defined(CONFIG_NAND) 74418c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE) 74518c01445SPrabhakar Kushwaha #else 746f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_ADDR 0xEFF10000 747f4c3917aSvijay rai #endif 74818c01445SPrabhakar Kushwaha #endif 74918c01445SPrabhakar Kushwaha 750f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 751f4c3917aSvijay rai #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 752f4c3917aSvijay rai #endif /* CONFIG_NOBQFMAN */ 753f4c3917aSvijay rai 754f4c3917aSvijay rai #ifdef CONFIG_SYS_DPAA_FMAN 755f4c3917aSvijay rai #define CONFIG_FMAN_ENET 756f4c3917aSvijay rai #define CONFIG_PHY_VITESSE 757f4c3917aSvijay rai #define CONFIG_PHY_REALTEK 758f4c3917aSvijay rai #endif 759f4c3917aSvijay rai 760f4c3917aSvijay rai #ifdef CONFIG_FMAN_ENET 761363fb32aSvijay rai #if defined(CONFIG_T1040RDB) || defined(CONFIG_T1042RDB) 762f4c3917aSvijay rai #define CONFIG_SYS_SGMII1_PHY_ADDR 0x03 763*a016735cSYork Sun #elif defined(CONFIG_TARGET_T1040D4RDB) 76494af6842SCodrin Ciubotariu #define CONFIG_SYS_SGMII1_PHY_ADDR 0x01 76594af6842SCodrin Ciubotariu #elif defined(CONFIG_T1042D4RDB) 7664b6067aeSPriyanka Jain #define CONFIG_SYS_SGMII1_PHY_ADDR 0x02 7674b6067aeSPriyanka Jain #define CONFIG_SYS_SGMII2_PHY_ADDR 0x03 7684b6067aeSPriyanka Jain #define CONFIG_SYS_SGMII3_PHY_ADDR 0x01 769f4c3917aSvijay rai #endif 7704b6067aeSPriyanka Jain 7714b6067aeSPriyanka Jain #ifdef CONFIG_T104XD4RDB 7724b6067aeSPriyanka Jain #define CONFIG_SYS_RGMII1_PHY_ADDR 0x04 7734b6067aeSPriyanka Jain #define CONFIG_SYS_RGMII2_PHY_ADDR 0x05 7744b6067aeSPriyanka Jain #else 775f4c3917aSvijay rai #define CONFIG_SYS_RGMII1_PHY_ADDR 0x01 776f4c3917aSvijay rai #define CONFIG_SYS_RGMII2_PHY_ADDR 0x02 7774b6067aeSPriyanka Jain #endif 778f4c3917aSvijay rai 779db4a1767SCodrin Ciubotariu /* Enable VSC9953 L2 Switch driver on T1040 SoC */ 780*a016735cSYork Sun #if defined(CONFIG_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB) 781db4a1767SCodrin Ciubotariu #define CONFIG_VSC9953 78224a23debSCodrin Ciubotariu #define CONFIG_CMD_ETHSW 7834b6067aeSPriyanka Jain #ifdef CONFIG_T1040RDB 784db4a1767SCodrin Ciubotariu #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04 785db4a1767SCodrin Ciubotariu #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08 7864b6067aeSPriyanka Jain #else 7874b6067aeSPriyanka Jain #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08 7884b6067aeSPriyanka Jain #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c 7894b6067aeSPriyanka Jain #endif 790db4a1767SCodrin Ciubotariu #endif 791db4a1767SCodrin Ciubotariu 792f4c3917aSvijay rai #define CONFIG_MII /* MII PHY management */ 793f4c3917aSvijay rai #define CONFIG_ETHPRIME "FM1@DTSEC4" 794f4c3917aSvijay rai #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 795f4c3917aSvijay rai #endif 796f4c3917aSvijay rai 797f4c3917aSvijay rai /* 798f4c3917aSvijay rai * Environment 799f4c3917aSvijay rai */ 800f4c3917aSvijay rai #define CONFIG_LOADS_ECHO /* echo on for serial download */ 801f4c3917aSvijay rai #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 802f4c3917aSvijay rai 803f4c3917aSvijay rai /* 804f4c3917aSvijay rai * Command line configuration. 805f4c3917aSvijay rai */ 806f4c3917aSvijay rai #ifdef CONFIG_T1042RDB_PI 807f4c3917aSvijay rai #define CONFIG_CMD_DATE 808f4c3917aSvijay rai #endif 809f4c3917aSvijay rai #define CONFIG_CMD_ERRATA 810f4c3917aSvijay rai #define CONFIG_CMD_IRQ 811f4c3917aSvijay rai #define CONFIG_CMD_REGINFO 812f4c3917aSvijay rai 813f4c3917aSvijay rai #ifdef CONFIG_PCI 814f4c3917aSvijay rai #define CONFIG_CMD_PCI 815f4c3917aSvijay rai #endif 816f4c3917aSvijay rai 817737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 818737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM 819737537efSRuchika Gupta #define CONFIG_CMD_HASH 820737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL 821737537efSRuchika Gupta #endif 822737537efSRuchika Gupta 823f4c3917aSvijay rai /* 824f4c3917aSvijay rai * Miscellaneous configurable options 825f4c3917aSvijay rai */ 826f4c3917aSvijay rai #define CONFIG_SYS_LONGHELP /* undef to save memory */ 827f4c3917aSvijay rai #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 828f4c3917aSvijay rai #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 829f4c3917aSvijay rai #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 830f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB 831f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 832f4c3917aSvijay rai #else 833f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 834f4c3917aSvijay rai #endif 835f4c3917aSvijay rai #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 836f4c3917aSvijay rai #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 837f4c3917aSvijay rai #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ 838f4c3917aSvijay rai 839f4c3917aSvijay rai /* 840f4c3917aSvijay rai * For booting Linux, the board info and command line data 841f4c3917aSvijay rai * have to be in the first 64 MB of memory, since this is 842f4c3917aSvijay rai * the maximum mapped by the Linux kernel during initialization. 843f4c3917aSvijay rai */ 844f4c3917aSvijay rai #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 845f4c3917aSvijay rai #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 846f4c3917aSvijay rai 847f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB 848f4c3917aSvijay rai #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 849f4c3917aSvijay rai #endif 850f4c3917aSvijay rai 851f4c3917aSvijay rai /* 85268b74739SPrabhakar Kushwaha * Dynamic MTD Partition support with mtdparts 85368b74739SPrabhakar Kushwaha */ 85468b74739SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH 85568b74739SPrabhakar Kushwaha #define CONFIG_MTD_DEVICE 85668b74739SPrabhakar Kushwaha #define CONFIG_MTD_PARTITIONS 85768b74739SPrabhakar Kushwaha #define CONFIG_CMD_MTDPARTS 85868b74739SPrabhakar Kushwaha #define CONFIG_FLASH_CFI_MTD 85968b74739SPrabhakar Kushwaha #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \ 86068b74739SPrabhakar Kushwaha "spi0=spife110000.0" 86168b74739SPrabhakar Kushwaha #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \ 86268b74739SPrabhakar Kushwaha "128k(dtb),96m(fs),-(user);"\ 86368b74739SPrabhakar Kushwaha "fff800000.flash:2m(uboot),9m(kernel),"\ 86468b74739SPrabhakar Kushwaha "128k(dtb),96m(fs),-(user);spife110000.0:" \ 86568b74739SPrabhakar Kushwaha "2m(uboot),9m(kernel),128k(dtb),-(user)" 86668b74739SPrabhakar Kushwaha #endif 86768b74739SPrabhakar Kushwaha 86868b74739SPrabhakar Kushwaha /* 869f4c3917aSvijay rai * Environment Configuration 870f4c3917aSvijay rai */ 871f4c3917aSvijay rai #define CONFIG_ROOTPATH "/opt/nfsroot" 872f4c3917aSvijay rai #define CONFIG_BOOTFILE "uImage" 873f4c3917aSvijay rai #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/ 874f4c3917aSvijay rai 875f4c3917aSvijay rai /* default location for tftp and bootm */ 876f4c3917aSvijay rai #define CONFIG_LOADADDR 1000000 877f4c3917aSvijay rai 878f4c3917aSvijay rai 879f4c3917aSvijay rai #define CONFIG_BAUDRATE 115200 880f4c3917aSvijay rai 881f4c3917aSvijay rai #define __USB_PHY_TYPE utmi 882363fb32aSvijay rai #define RAMDISKFILE "t104xrdb/ramdisk.uboot" 883f4c3917aSvijay rai 884f4c3917aSvijay rai #ifdef CONFIG_T1040RDB 885f4c3917aSvijay rai #define FDTFILE "t1040rdb/t1040rdb.dtb" 886363fb32aSvijay rai #elif defined(CONFIG_T1042RDB_PI) 887363fb32aSvijay rai #define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb" 888363fb32aSvijay rai #elif defined(CONFIG_T1042RDB) 889363fb32aSvijay rai #define FDTFILE "t1042rdb/t1042rdb.dtb" 890*a016735cSYork Sun #elif defined(CONFIG_TARGET_T1040D4RDB) 8914b6067aeSPriyanka Jain #define FDTFILE "t1042rdb/t1040d4rdb.dtb" 8924b6067aeSPriyanka Jain #elif defined(CONFIG_T1042D4RDB) 8934b6067aeSPriyanka Jain #define FDTFILE "t1042rdb/t1042d4rdb.dtb" 894f4c3917aSvijay rai #endif 895f4c3917aSvijay rai 896cf8ddacfSJason Jin #ifdef CONFIG_FSL_DIU_FB 897cf8ddacfSJason Jin #define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi" 898cf8ddacfSJason Jin #else 899cf8ddacfSJason Jin #define DIU_ENVIRONMENT 900cf8ddacfSJason Jin #endif 901cf8ddacfSJason Jin 902f4c3917aSvijay rai #define CONFIG_EXTRA_ENV_SETTINGS \ 903f4c3917aSvijay rai "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \ 904f4c3917aSvijay rai "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\ 905f4c3917aSvijay rai "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 906f4c3917aSvijay rai "netdev=eth0\0" \ 907cf8ddacfSJason Jin "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \ 908f4c3917aSvijay rai "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 909f4c3917aSvijay rai "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 910f4c3917aSvijay rai "tftpflash=tftpboot $loadaddr $uboot && " \ 911f4c3917aSvijay rai "protect off $ubootaddr +$filesize && " \ 912f4c3917aSvijay rai "erase $ubootaddr +$filesize && " \ 913f4c3917aSvijay rai "cp.b $loadaddr $ubootaddr $filesize && " \ 914f4c3917aSvijay rai "protect on $ubootaddr +$filesize && " \ 915f4c3917aSvijay rai "cmp.b $loadaddr $ubootaddr $filesize\0" \ 916f4c3917aSvijay rai "consoledev=ttyS0\0" \ 917f4c3917aSvijay rai "ramdiskaddr=2000000\0" \ 918f4c3917aSvijay rai "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \ 919b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 920f4c3917aSvijay rai "fdtfile=" __stringify(FDTFILE) "\0" \ 9213246584dSKim Phillips "bdev=sda3\0" 922f4c3917aSvijay rai 923f4c3917aSvijay rai #define CONFIG_LINUX \ 924f4c3917aSvijay rai "setenv bootargs root=/dev/ram rw " \ 925f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 926f4c3917aSvijay rai "setenv ramdiskaddr 0x02000000;" \ 927f4c3917aSvijay rai "setenv fdtaddr 0x00c00000;" \ 928f4c3917aSvijay rai "setenv loadaddr 0x1000000;" \ 929f4c3917aSvijay rai "bootm $loadaddr $ramdiskaddr $fdtaddr" 930f4c3917aSvijay rai 931f4c3917aSvijay rai #define CONFIG_HDBOOT \ 932f4c3917aSvijay rai "setenv bootargs root=/dev/$bdev rw " \ 933f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 934f4c3917aSvijay rai "tftp $loadaddr $bootfile;" \ 935f4c3917aSvijay rai "tftp $fdtaddr $fdtfile;" \ 936f4c3917aSvijay rai "bootm $loadaddr - $fdtaddr" 937f4c3917aSvijay rai 938f4c3917aSvijay rai #define CONFIG_NFSBOOTCOMMAND \ 939f4c3917aSvijay rai "setenv bootargs root=/dev/nfs rw " \ 940f4c3917aSvijay rai "nfsroot=$serverip:$rootpath " \ 941f4c3917aSvijay rai "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 942f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 943f4c3917aSvijay rai "tftp $loadaddr $bootfile;" \ 944f4c3917aSvijay rai "tftp $fdtaddr $fdtfile;" \ 945f4c3917aSvijay rai "bootm $loadaddr - $fdtaddr" 946f4c3917aSvijay rai 947f4c3917aSvijay rai #define CONFIG_RAMBOOTCOMMAND \ 948f4c3917aSvijay rai "setenv bootargs root=/dev/ram rw " \ 949f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 950f4c3917aSvijay rai "tftp $ramdiskaddr $ramdiskfile;" \ 951f4c3917aSvijay rai "tftp $loadaddr $bootfile;" \ 952f4c3917aSvijay rai "tftp $fdtaddr $fdtfile;" \ 953f4c3917aSvijay rai "bootm $loadaddr $ramdiskaddr $fdtaddr" 954f4c3917aSvijay rai 955f4c3917aSvijay rai #define CONFIG_BOOTCOMMAND CONFIG_LINUX 956f4c3917aSvijay rai 957f4c3917aSvijay rai #include <asm/fsl_secure_boot.h> 958ef6c55a2SAneesh Bansal 959f4c3917aSvijay rai #endif /* __CONFIG_H */ 960