1f4c3917aSvijay rai /* 2f4c3917aSvijay rai + * Copyright 2014 Freescale Semiconductor, Inc. 3f4c3917aSvijay rai + * 4f4c3917aSvijay rai + * SPDX-License-Identifier: GPL-2.0+ 5f4c3917aSvijay rai + */ 6f4c3917aSvijay rai 7f4c3917aSvijay rai #ifndef __CONFIG_H 8f4c3917aSvijay rai #define __CONFIG_H 9f4c3917aSvijay rai 10f4c3917aSvijay rai /* 11f4c3917aSvijay rai * T104x RDB board configuration file 12f4c3917aSvijay rai */ 13f4c3917aSvijay rai #define CONFIG_T104xRDB 14f4c3917aSvijay rai #define CONFIG_PHYS_64BIT 15f4c3917aSvijay rai 16*9f074e67SPrabhakar Kushwaha #define CONFIG_E500 /* BOOKE e500 family */ 17*9f074e67SPrabhakar Kushwaha #include <asm/config_mpc85xx.h> 18*9f074e67SPrabhakar Kushwaha 19f4c3917aSvijay rai #ifdef CONFIG_RAMBOOT_PBL 2018c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg 2118c01445SPrabhakar Kushwaha #ifdef CONFIG_T1040RDB 2218c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1040_rcw.cfg 2318c01445SPrabhakar Kushwaha #endif 2418c01445SPrabhakar Kushwaha #ifdef CONFIG_T1042RDB_PI 25d087e0e2Svijay rai #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_rcw.cfg 26d087e0e2Svijay rai #endif 27d087e0e2Svijay rai #ifdef CONFIG_T1042RDB 2818c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1042_rcw.cfg 2918c01445SPrabhakar Kushwaha #endif 3018c01445SPrabhakar Kushwaha 3118c01445SPrabhakar Kushwaha #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 3218c01445SPrabhakar Kushwaha #define CONFIG_SPL_ENV_SUPPORT 3318c01445SPrabhakar Kushwaha #define CONFIG_SPL_SERIAL_SUPPORT 3418c01445SPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE 3518c01445SPrabhakar Kushwaha #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 3618c01445SPrabhakar Kushwaha #define CONFIG_SPL_LIBGENERIC_SUPPORT 3718c01445SPrabhakar Kushwaha #define CONFIG_SPL_LIBCOMMON_SUPPORT 3818c01445SPrabhakar Kushwaha #define CONFIG_SPL_I2C_SUPPORT 3918c01445SPrabhakar Kushwaha #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 4018c01445SPrabhakar Kushwaha #define CONFIG_FSL_LAW /* Use common FSL init code */ 41ce249d95STang Yuantian #define CONFIG_SYS_TEXT_BASE 0x30001000 4218c01445SPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 4318c01445SPrabhakar Kushwaha #define CONFIG_SPL_PAD_TO 0x40000 4418c01445SPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE 0x28000 4518c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 4618c01445SPrabhakar Kushwaha #define CONFIG_SPL_SKIP_RELOCATE 4718c01445SPrabhakar Kushwaha #define CONFIG_SPL_COMMON_INIT_DDR 4818c01445SPrabhakar Kushwaha #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 4918c01445SPrabhakar Kushwaha #define CONFIG_SYS_NO_FLASH 5018c01445SPrabhakar Kushwaha #endif 5118c01445SPrabhakar Kushwaha #define RESET_VECTOR_OFFSET 0x27FFC 5218c01445SPrabhakar Kushwaha #define BOOT_PAGE_OFFSET 0x27000 5318c01445SPrabhakar Kushwaha 5418c01445SPrabhakar Kushwaha #ifdef CONFIG_NAND 5518c01445SPrabhakar Kushwaha #define CONFIG_SPL_NAND_SUPPORT 5618c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) 57ce249d95STang Yuantian #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000 58ce249d95STang Yuantian #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000 5918c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) 6018c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 6118c01445SPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT 6218c01445SPrabhakar Kushwaha #endif 6318c01445SPrabhakar Kushwaha 6418c01445SPrabhakar Kushwaha #ifdef CONFIG_SPIFLASH 65ce249d95STang Yuantian #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC 6618c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_SUPPORT 6718c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_FLASH_SUPPORT 6818c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_FLASH_MINIMAL 6918c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) 70ce249d95STang Yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000) 71ce249d95STang Yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000) 7218c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) 7318c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 7418c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD 7518c01445SPrabhakar Kushwaha #define CONFIG_SYS_MPC85XX_NO_RESETVEC 7618c01445SPrabhakar Kushwaha #endif 7718c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_BOOT 7818c01445SPrabhakar Kushwaha #endif 7918c01445SPrabhakar Kushwaha 8018c01445SPrabhakar Kushwaha #ifdef CONFIG_SDCARD 81ce249d95STang Yuantian #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC 8218c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_SUPPORT 8318c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_MINIMAL 8418c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) 85ce249d95STang Yuantian #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000) 86ce249d95STang Yuantian #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000) 8718c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) 8818c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 8918c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD 9018c01445SPrabhakar Kushwaha #define CONFIG_SYS_MPC85XX_NO_RESETVEC 9118c01445SPrabhakar Kushwaha #endif 9218c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_BOOT 9318c01445SPrabhakar Kushwaha #endif 9418c01445SPrabhakar Kushwaha 95f4c3917aSvijay rai #endif 96f4c3917aSvijay rai 97f4c3917aSvijay rai /* High Level Configuration Options */ 98f4c3917aSvijay rai #define CONFIG_BOOKE 99f4c3917aSvijay rai #define CONFIG_E500MC /* BOOKE e500mc family */ 100f4c3917aSvijay rai #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 101f4c3917aSvijay rai #define CONFIG_MP /* support multiple processors */ 102f4c3917aSvijay rai 1035303a3deSTang Yuantian /* support deep sleep */ 1045303a3deSTang Yuantian #define CONFIG_DEEP_SLEEP 1055303a3deSTang Yuantian #define CONFIG_SILENT_CONSOLE 1065303a3deSTang Yuantian 107f4c3917aSvijay rai #ifndef CONFIG_SYS_TEXT_BASE 108f4c3917aSvijay rai #define CONFIG_SYS_TEXT_BASE 0xeff40000 109f4c3917aSvijay rai #endif 110f4c3917aSvijay rai 111f4c3917aSvijay rai #ifndef CONFIG_RESET_VECTOR_ADDRESS 112f4c3917aSvijay rai #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 113f4c3917aSvijay rai #endif 114f4c3917aSvijay rai 115f4c3917aSvijay rai #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 116f4c3917aSvijay rai #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 117f4c3917aSvijay rai #define CONFIG_FSL_IFC /* Enable IFC Support */ 118737537efSRuchika Gupta #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 119f4c3917aSvijay rai #define CONFIG_PCI /* Enable PCI/PCIE */ 120f4c3917aSvijay rai #define CONFIG_PCI_INDIRECT_BRIDGE 121f4c3917aSvijay rai #define CONFIG_PCIE1 /* PCIE controler 1 */ 122f4c3917aSvijay rai #define CONFIG_PCIE2 /* PCIE controler 2 */ 123f4c3917aSvijay rai #define CONFIG_PCIE3 /* PCIE controler 3 */ 124f4c3917aSvijay rai #define CONFIG_PCIE4 /* PCIE controler 4 */ 125f4c3917aSvijay rai 126f4c3917aSvijay rai #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 127f4c3917aSvijay rai #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 128f4c3917aSvijay rai 129f4c3917aSvijay rai #define CONFIG_FSL_LAW /* Use common FSL init code */ 130f4c3917aSvijay rai 131f4c3917aSvijay rai #define CONFIG_ENV_OVERWRITE 132f4c3917aSvijay rai 13318c01445SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH 134f4c3917aSvijay rai #define CONFIG_FLASH_CFI_DRIVER 135f4c3917aSvijay rai #define CONFIG_SYS_FLASH_CFI 136f4c3917aSvijay rai #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 137f4c3917aSvijay rai #endif 138f4c3917aSvijay rai 139f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH) 140f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC 141f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_SPI_FLASH 142f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 143f4c3917aSvijay rai #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 144f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE 0x10000 145f4c3917aSvijay rai #elif defined(CONFIG_SDCARD) 146f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC 147f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_MMC 148f4c3917aSvijay rai #define CONFIG_SYS_MMC_ENV_DEV 0 149f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 15018c01445SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (512 * 0x800) 151f4c3917aSvijay rai #elif defined(CONFIG_NAND) 152f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC 153f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_NAND 15418c01445SPrabhakar Kushwaha #define CONFIG_ENV_SIZE 0x2000 155f4c3917aSvijay rai #define CONFIG_ENV_OFFSET (3 * CONFIG_SYS_NAND_BLOCK_SIZE) 156f4c3917aSvijay rai #else 157f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_FLASH 158f4c3917aSvijay rai #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 159f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 160f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 161f4c3917aSvijay rai #endif 162f4c3917aSvijay rai 163f4c3917aSvijay rai #define CONFIG_SYS_CLK_FREQ 100000000 164f4c3917aSvijay rai #define CONFIG_DDR_CLK_FREQ 66666666 165f4c3917aSvijay rai 166f4c3917aSvijay rai /* 167f4c3917aSvijay rai * These can be toggled for performance analysis, otherwise use default. 168f4c3917aSvijay rai */ 169f4c3917aSvijay rai #define CONFIG_SYS_CACHE_STASHING 170f4c3917aSvijay rai #define CONFIG_BACKSIDE_L2_CACHE 171f4c3917aSvijay rai #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 172f4c3917aSvijay rai #define CONFIG_BTB /* toggle branch predition */ 173f4c3917aSvijay rai #define CONFIG_DDR_ECC 174f4c3917aSvijay rai #ifdef CONFIG_DDR_ECC 175f4c3917aSvijay rai #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 176f4c3917aSvijay rai #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 177f4c3917aSvijay rai #endif 178f4c3917aSvijay rai 179f4c3917aSvijay rai #define CONFIG_ENABLE_36BIT_PHYS 180f4c3917aSvijay rai 181f4c3917aSvijay rai #define CONFIG_ADDR_MAP 182f4c3917aSvijay rai #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 183f4c3917aSvijay rai 184f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 185f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_END 0x00400000 186f4c3917aSvijay rai #define CONFIG_SYS_ALT_MEMTEST 187f4c3917aSvijay rai #define CONFIG_PANIC_HANG /* do not reset board on panic */ 188f4c3917aSvijay rai 189f4c3917aSvijay rai /* 190f4c3917aSvijay rai * Config the L3 Cache as L3 SRAM 191f4c3917aSvijay rai */ 192f4c3917aSvijay rai #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 19318c01445SPrabhakar Kushwaha #define CONFIG_SYS_L3_SIZE 256 << 10 19418c01445SPrabhakar Kushwaha #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024) 19518c01445SPrabhakar Kushwaha #ifdef CONFIG_RAMBOOT_PBL 19618c01445SPrabhakar Kushwaha #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) 19718c01445SPrabhakar Kushwaha #endif 19818c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) 19918c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10) 20018c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) 20118c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) 202f4c3917aSvijay rai 203f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR 0xf0000000 204f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 205f4c3917aSvijay rai 206f4c3917aSvijay rai /* 207f4c3917aSvijay rai * DDR Setup 208f4c3917aSvijay rai */ 209f4c3917aSvijay rai #define CONFIG_VERY_BIG_RAM 210f4c3917aSvijay rai #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 211f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 212f4c3917aSvijay rai 213f4c3917aSvijay rai /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */ 214f4c3917aSvijay rai #define CONFIG_DIMM_SLOTS_PER_CTLR 1 215f4c3917aSvijay rai #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 216f4c3917aSvijay rai 217f4c3917aSvijay rai #define CONFIG_DDR_SPD 218f4c3917aSvijay rai #define CONFIG_SYS_DDR_RAW_TIMING 219f4c3917aSvijay rai #define CONFIG_SYS_FSL_DDR3 220f4c3917aSvijay rai 221f4c3917aSvijay rai #define CONFIG_SYS_SPD_BUS_NUM 0 222f4c3917aSvijay rai #define SPD_EEPROM_ADDRESS 0x51 223f4c3917aSvijay rai 224f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 225f4c3917aSvijay rai 226f4c3917aSvijay rai /* 227f4c3917aSvijay rai * IFC Definitions 228f4c3917aSvijay rai */ 229f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE 0xe8000000 230f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 231f4c3917aSvijay rai 232f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR_EXT (0xf) 233f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \ 234f4c3917aSvijay rai CSPR_PORT_SIZE_16 | \ 235f4c3917aSvijay rai CSPR_MSEL_NOR | \ 236f4c3917aSvijay rai CSPR_V) 237f4c3917aSvijay rai #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 238377ffcfaSSandeep Singh 239377ffcfaSSandeep Singh /* 240377ffcfaSSandeep Singh * TDM Definition 241377ffcfaSSandeep Singh */ 242377ffcfaSSandeep Singh #define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000 243377ffcfaSSandeep Singh 244f4c3917aSvijay rai /* NOR Flash Timing Params */ 245f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 246f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 247f4c3917aSvijay rai FTIM0_NOR_TEADC(0x5) | \ 248f4c3917aSvijay rai FTIM0_NOR_TEAHC(0x5)) 249f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 250f4c3917aSvijay rai FTIM1_NOR_TRAD_NOR(0x1A) |\ 251f4c3917aSvijay rai FTIM1_NOR_TSEQRAD_NOR(0x13)) 252f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 253f4c3917aSvijay rai FTIM2_NOR_TCH(0x4) | \ 254f4c3917aSvijay rai FTIM2_NOR_TWPH(0x0E) | \ 255f4c3917aSvijay rai FTIM2_NOR_TWP(0x1c)) 256f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM3 0x0 257f4c3917aSvijay rai 258f4c3917aSvijay rai #define CONFIG_SYS_FLASH_QUIET_TEST 259f4c3917aSvijay rai #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 260f4c3917aSvijay rai 261f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 262f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 263f4c3917aSvijay rai #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 264f4c3917aSvijay rai #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 265f4c3917aSvijay rai 266f4c3917aSvijay rai #define CONFIG_SYS_FLASH_EMPTY_INFO 267f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 268f4c3917aSvijay rai 269f4c3917aSvijay rai /* CPLD on IFC */ 27055153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_MASK 0x3F 27155153d6cSPrabhakar Kushwaha #define CPLD_BANK_SEL_MASK 0x07 27255153d6cSPrabhakar Kushwaha #define CPLD_BANK_OVERRIDE 0x40 27355153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */ 27455153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */ 27555153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_RESET 0xFF 27655153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_SHIFT 0x03 277cf8ddacfSJason Jin #ifdef CONFIG_T1042RDB_PI 278cf8ddacfSJason Jin #define CPLD_DIU_SEL_DFP 0x80 279cf8ddacfSJason Jin #endif 28055153d6cSPrabhakar Kushwaha 281f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE 0xffdf0000 282f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE) 283f4c3917aSvijay rai #define CONFIG_SYS_CSPR2_EXT (0xf) 284f4c3917aSvijay rai #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \ 285f4c3917aSvijay rai | CSPR_PORT_SIZE_8 \ 286f4c3917aSvijay rai | CSPR_MSEL_GPCM \ 287f4c3917aSvijay rai | CSPR_V) 288f4c3917aSvijay rai #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) 289f4c3917aSvijay rai #define CONFIG_SYS_CSOR2 0x0 290f4c3917aSvijay rai /* CPLD Timing parameters for IFC CS2 */ 291f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 292f4c3917aSvijay rai FTIM0_GPCM_TEADC(0x0e) | \ 293f4c3917aSvijay rai FTIM0_GPCM_TEAHC(0x0e)) 294f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 295f4c3917aSvijay rai FTIM1_GPCM_TRAD(0x1f)) 296f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 297de519163SShaohui Xie FTIM2_GPCM_TCH(0x8) | \ 298f4c3917aSvijay rai FTIM2_GPCM_TWP(0x1f)) 299f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM3 0x0 300f4c3917aSvijay rai 301f4c3917aSvijay rai /* NAND Flash on IFC */ 302f4c3917aSvijay rai #define CONFIG_NAND_FSL_IFC 303f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE 0xff800000 304f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 305f4c3917aSvijay rai 306f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 307f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 308f4c3917aSvijay rai | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 309f4c3917aSvijay rai | CSPR_MSEL_NAND /* MSEL = NAND */ \ 310f4c3917aSvijay rai | CSPR_V) 311f4c3917aSvijay rai #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 312f4c3917aSvijay rai 313f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 314f4c3917aSvijay rai | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 315f4c3917aSvijay rai | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 316f4c3917aSvijay rai | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ 317f4c3917aSvijay rai | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ 318f4c3917aSvijay rai | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \ 319f4c3917aSvijay rai | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 320f4c3917aSvijay rai 321f4c3917aSvijay rai #define CONFIG_SYS_NAND_ONFI_DETECTION 322f4c3917aSvijay rai 323f4c3917aSvijay rai /* ONFI NAND Flash mode0 Timing Params */ 324f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 325f4c3917aSvijay rai FTIM0_NAND_TWP(0x18) | \ 326f4c3917aSvijay rai FTIM0_NAND_TWCHT(0x07) | \ 327f4c3917aSvijay rai FTIM0_NAND_TWH(0x0a)) 328f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 329f4c3917aSvijay rai FTIM1_NAND_TWBE(0x39) | \ 330f4c3917aSvijay rai FTIM1_NAND_TRR(0x0e) | \ 331f4c3917aSvijay rai FTIM1_NAND_TRP(0x18)) 332f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 333f4c3917aSvijay rai FTIM2_NAND_TREH(0x0a) | \ 334f4c3917aSvijay rai FTIM2_NAND_TWHRE(0x1e)) 335f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM3 0x0 336f4c3917aSvijay rai 337f4c3917aSvijay rai #define CONFIG_SYS_NAND_DDR_LAW 11 338f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 339f4c3917aSvijay rai #define CONFIG_SYS_MAX_NAND_DEVICE 1 340f4c3917aSvijay rai #define CONFIG_MTD_NAND_VERIFY_WRITE 341f4c3917aSvijay rai #define CONFIG_CMD_NAND 342f4c3917aSvijay rai 343f4c3917aSvijay rai #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024) 344f4c3917aSvijay rai 345f4c3917aSvijay rai #if defined(CONFIG_NAND) 346f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 347f4c3917aSvijay rai #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 348f4c3917aSvijay rai #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 349f4c3917aSvijay rai #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 350f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 351f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 352f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 353f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 354f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT 355f4c3917aSvijay rai #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR 356f4c3917aSvijay rai #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 357f4c3917aSvijay rai #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 358f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 359f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 360f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 361f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 362f4c3917aSvijay rai #else 363f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT 364f4c3917aSvijay rai #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR 365f4c3917aSvijay rai #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 366f4c3917aSvijay rai #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 367f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 368f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 369f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 370f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 371f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT 372f4c3917aSvijay rai #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 373f4c3917aSvijay rai #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 374f4c3917aSvijay rai #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 375f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 376f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 377f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 378f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 379f4c3917aSvijay rai #endif 380f4c3917aSvijay rai 38118c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 38218c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 38318c01445SPrabhakar Kushwaha #else 38418c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 38518c01445SPrabhakar Kushwaha #endif 386f4c3917aSvijay rai 387f4c3917aSvijay rai #if defined(CONFIG_RAMBOOT_PBL) 388f4c3917aSvijay rai #define CONFIG_SYS_RAMBOOT 389f4c3917aSvijay rai #endif 390f4c3917aSvijay rai 391*9f074e67SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_ERRATUM_A008044 392*9f074e67SPrabhakar Kushwaha #if defined(CONFIG_NAND) 393*9f074e67SPrabhakar Kushwaha #define CONFIG_A008044_WORKAROUND 394*9f074e67SPrabhakar Kushwaha #endif 395*9f074e67SPrabhakar Kushwaha #endif 396*9f074e67SPrabhakar Kushwaha 397f4c3917aSvijay rai #define CONFIG_BOARD_EARLY_INIT_R 398f4c3917aSvijay rai #define CONFIG_MISC_INIT_R 399f4c3917aSvijay rai 400f4c3917aSvijay rai #define CONFIG_HWCONFIG 401f4c3917aSvijay rai 402f4c3917aSvijay rai /* define to use L1 as initial stack */ 403f4c3917aSvijay rai #define CONFIG_L1_INIT_RAM 404f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_LOCK 405f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 406f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 407f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe0ec000 408f4c3917aSvijay rai /* The assembler doesn't like typecast */ 409f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 410f4c3917aSvijay rai ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 411f4c3917aSvijay rai CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 412f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 413f4c3917aSvijay rai 414f4c3917aSvijay rai #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 415f4c3917aSvijay rai GENERATED_GBL_DATA_SIZE) 416f4c3917aSvijay rai #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 417f4c3917aSvijay rai 4189307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 419f4c3917aSvijay rai #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) 420f4c3917aSvijay rai 421f4c3917aSvijay rai /* Serial Port - controlled on board with jumper J8 422f4c3917aSvijay rai * open - index 2 423f4c3917aSvijay rai * shorted - index 1 424f4c3917aSvijay rai */ 425f4c3917aSvijay rai #define CONFIG_CONS_INDEX 1 426f4c3917aSvijay rai #define CONFIG_SYS_NS16550 427f4c3917aSvijay rai #define CONFIG_SYS_NS16550_SERIAL 428f4c3917aSvijay rai #define CONFIG_SYS_NS16550_REG_SIZE 1 429f4c3917aSvijay rai #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 430f4c3917aSvijay rai 431f4c3917aSvijay rai #define CONFIG_SYS_BAUDRATE_TABLE \ 432f4c3917aSvijay rai {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 433f4c3917aSvijay rai 434f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 435f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 436f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 437f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 438f4c3917aSvijay rai #define CONFIG_SERIAL_MULTI /* Enable both serial ports */ 43918c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD 440f4c3917aSvijay rai #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */ 44118c01445SPrabhakar Kushwaha #endif 442f4c3917aSvijay rai 443f4c3917aSvijay rai /* Use the HUSH parser */ 444f4c3917aSvijay rai #define CONFIG_SYS_HUSH_PARSER 445f4c3917aSvijay rai #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 446f4c3917aSvijay rai 447cf8ddacfSJason Jin #ifdef CONFIG_T1042RDB_PI 448cf8ddacfSJason Jin /* Video */ 449cf8ddacfSJason Jin #define CONFIG_FSL_DIU_FB 450cf8ddacfSJason Jin 451cf8ddacfSJason Jin #ifdef CONFIG_FSL_DIU_FB 452cf8ddacfSJason Jin #define CONFIG_FSL_DIU_CH7301 453cf8ddacfSJason Jin #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000) 454cf8ddacfSJason Jin #define CONFIG_VIDEO 455cf8ddacfSJason Jin #define CONFIG_CMD_BMP 456cf8ddacfSJason Jin #define CONFIG_CFB_CONSOLE 457cf8ddacfSJason Jin #define CONFIG_CFB_CONSOLE_ANSI 458cf8ddacfSJason Jin #define CONFIG_VIDEO_SW_CURSOR 459cf8ddacfSJason Jin #define CONFIG_VGA_AS_SINGLE_DEVICE 460cf8ddacfSJason Jin #define CONFIG_VIDEO_LOGO 461cf8ddacfSJason Jin #define CONFIG_VIDEO_BMP_LOGO 462cf8ddacfSJason Jin #endif 463cf8ddacfSJason Jin #endif 464cf8ddacfSJason Jin 465f4c3917aSvijay rai /* pass open firmware flat tree */ 466f4c3917aSvijay rai #define CONFIG_OF_LIBFDT 467f4c3917aSvijay rai #define CONFIG_OF_BOARD_SETUP 468f4c3917aSvijay rai #define CONFIG_OF_STDOUT_VIA_ALIAS 469f4c3917aSvijay rai 470f4c3917aSvijay rai /* new uImage format support */ 471f4c3917aSvijay rai #define CONFIG_FIT 472f4c3917aSvijay rai #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 473f4c3917aSvijay rai 474f4c3917aSvijay rai /* I2C */ 475f4c3917aSvijay rai #define CONFIG_SYS_I2C 476f4c3917aSvijay rai #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */ 477f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */ 478b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED 400000 479b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SPEED 400000 480b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SPEED 400000 481f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 482f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 483b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F 484b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F 485f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 486b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 487b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000 488b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100 489f4c3917aSvijay rai 490f4c3917aSvijay rai /* I2C bus multiplexer */ 491f4c3917aSvijay rai #define I2C_MUX_PCA_ADDR 0x70 492363fb32aSvijay rai #if defined(CONFIG_T1040RDB) || defined(CONFIG_T1042RDB) 493f4c3917aSvijay rai #define I2C_MUX_CH_DEFAULT 0x8 494f4c3917aSvijay rai #endif 495f4c3917aSvijay rai 496f4c3917aSvijay rai #ifdef CONFIG_T1042RDB_PI 497cf8ddacfSJason Jin /* LDI/DVI Encoder for display */ 498cf8ddacfSJason Jin #define CONFIG_SYS_I2C_LDI_ADDR 0x38 499cf8ddacfSJason Jin #define CONFIG_SYS_I2C_DVI_ADDR 0x75 500cf8ddacfSJason Jin 501f4c3917aSvijay rai /* 502f4c3917aSvijay rai * RTC configuration 503f4c3917aSvijay rai */ 504f4c3917aSvijay rai #define RTC 505f4c3917aSvijay rai #define CONFIG_RTC_DS1337 1 506f4c3917aSvijay rai #define CONFIG_SYS_I2C_RTC_ADDR 0x68 507f4c3917aSvijay rai 508f4c3917aSvijay rai /*DVI encoder*/ 509f4c3917aSvijay rai #define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75 510f4c3917aSvijay rai #endif 511f4c3917aSvijay rai 512f4c3917aSvijay rai /* 513f4c3917aSvijay rai * eSPI - Enhanced SPI 514f4c3917aSvijay rai */ 515f4c3917aSvijay rai #define CONFIG_FSL_ESPI 516f4c3917aSvijay rai #define CONFIG_SPI_FLASH 517f4c3917aSvijay rai #define CONFIG_SPI_FLASH_STMICRO 5187172de33SZhiqiang Hou #define CONFIG_SPI_FLASH_BAR 519f4c3917aSvijay rai #define CONFIG_CMD_SF 520f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_SPEED 10000000 521f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_MODE 0 522f4c3917aSvijay rai #define CONFIG_ENV_SPI_BUS 0 523f4c3917aSvijay rai #define CONFIG_ENV_SPI_CS 0 524f4c3917aSvijay rai #define CONFIG_ENV_SPI_MAX_HZ 10000000 525f4c3917aSvijay rai #define CONFIG_ENV_SPI_MODE 0 526f4c3917aSvijay rai 527f4c3917aSvijay rai /* 528f4c3917aSvijay rai * General PCI 529f4c3917aSvijay rai * Memory space is mapped 1-1, but I/O space must start from 0. 530f4c3917aSvijay rai */ 531f4c3917aSvijay rai 532f4c3917aSvijay rai #ifdef CONFIG_PCI 533f4c3917aSvijay rai /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 534f4c3917aSvijay rai #ifdef CONFIG_PCIE1 535f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 536f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 537f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 538f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 539f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 540f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 541f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 542f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 543f4c3917aSvijay rai #endif 544f4c3917aSvijay rai 545f4c3917aSvijay rai /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 546f4c3917aSvijay rai #ifdef CONFIG_PCIE2 547f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000 548f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 549f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull 550f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 551f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 552f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 553f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 554f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 555f4c3917aSvijay rai #endif 556f4c3917aSvijay rai 557f4c3917aSvijay rai /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 558f4c3917aSvijay rai #ifdef CONFIG_PCIE3 559f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 560f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 561f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull 562f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */ 563f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 564f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 565f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 566f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 567f4c3917aSvijay rai #endif 568f4c3917aSvijay rai 569f4c3917aSvijay rai /* controller 4, Base address 203000 */ 570f4c3917aSvijay rai #ifdef CONFIG_PCIE4 571f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000 572f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 573f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull 574f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */ 575f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000 576f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 577f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 578f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 579f4c3917aSvijay rai #endif 580f4c3917aSvijay rai 581f4c3917aSvijay rai #define CONFIG_PCI_PNP /* do pci plug-and-play */ 582f4c3917aSvijay rai #define CONFIG_E1000 583f4c3917aSvijay rai 584f4c3917aSvijay rai #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 585f4c3917aSvijay rai #define CONFIG_DOS_PARTITION 586f4c3917aSvijay rai #endif /* CONFIG_PCI */ 587f4c3917aSvijay rai 588f4c3917aSvijay rai /* SATA */ 589f4c3917aSvijay rai #define CONFIG_FSL_SATA_V2 590f4c3917aSvijay rai #ifdef CONFIG_FSL_SATA_V2 591f4c3917aSvijay rai #define CONFIG_LIBATA 592f4c3917aSvijay rai #define CONFIG_FSL_SATA 593f4c3917aSvijay rai 594f4c3917aSvijay rai #define CONFIG_SYS_SATA_MAX_DEVICE 1 595f4c3917aSvijay rai #define CONFIG_SATA1 596f4c3917aSvijay rai #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 597f4c3917aSvijay rai #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 598f4c3917aSvijay rai 599f4c3917aSvijay rai #define CONFIG_LBA48 600f4c3917aSvijay rai #define CONFIG_CMD_SATA 601f4c3917aSvijay rai #define CONFIG_DOS_PARTITION 602f4c3917aSvijay rai #define CONFIG_CMD_EXT2 603f4c3917aSvijay rai #endif 604f4c3917aSvijay rai 605f4c3917aSvijay rai /* 606f4c3917aSvijay rai * USB 607f4c3917aSvijay rai */ 608f4c3917aSvijay rai #define CONFIG_HAS_FSL_DR_USB 609f4c3917aSvijay rai 610f4c3917aSvijay rai #ifdef CONFIG_HAS_FSL_DR_USB 611f4c3917aSvijay rai #define CONFIG_USB_EHCI 612f4c3917aSvijay rai 613f4c3917aSvijay rai #ifdef CONFIG_USB_EHCI 614f4c3917aSvijay rai #define CONFIG_CMD_USB 615f4c3917aSvijay rai #define CONFIG_USB_STORAGE 616f4c3917aSvijay rai #define CONFIG_USB_EHCI_FSL 617f4c3917aSvijay rai #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 618f4c3917aSvijay rai #define CONFIG_CMD_EXT2 619f4c3917aSvijay rai #endif 620f4c3917aSvijay rai #endif 621f4c3917aSvijay rai 622f4c3917aSvijay rai #define CONFIG_MMC 623f4c3917aSvijay rai 624f4c3917aSvijay rai #ifdef CONFIG_MMC 625f4c3917aSvijay rai #define CONFIG_FSL_ESDHC 626f4c3917aSvijay rai #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 627f4c3917aSvijay rai #define CONFIG_CMD_MMC 628f4c3917aSvijay rai #define CONFIG_GENERIC_MMC 629f4c3917aSvijay rai #define CONFIG_CMD_EXT2 630f4c3917aSvijay rai #define CONFIG_CMD_FAT 631f4c3917aSvijay rai #define CONFIG_DOS_PARTITION 632f4c3917aSvijay rai #endif 633f4c3917aSvijay rai 634f4c3917aSvijay rai /* Qman/Bman */ 635f4c3917aSvijay rai #ifndef CONFIG_NOBQFMAN 636f4c3917aSvijay rai #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 637f4c3917aSvijay rai #define CONFIG_SYS_BMAN_NUM_PORTALS 25 638f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 639f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 640f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 641f4c3917aSvijay rai #define CONFIG_SYS_QMAN_NUM_PORTALS 25 642f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 643f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 644f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 645f4c3917aSvijay rai 646f4c3917aSvijay rai #define CONFIG_SYS_DPAA_FMAN 647f4c3917aSvijay rai #define CONFIG_SYS_DPAA_PME 648f4c3917aSvijay rai 649363fb32aSvijay rai #if defined(CONFIG_T1040RDB) || defined(CONFIG_T1042RDB) 650f4c3917aSvijay rai #define CONFIG_QE 651f4c3917aSvijay rai #define CONFIG_U_QE 652099b86b7SPrabhakar Kushwaha #endif 653f4c3917aSvijay rai 654f4c3917aSvijay rai /* Default address of microcode for the Linux Fman driver */ 655f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH) 656f4c3917aSvijay rai /* 657f4c3917aSvijay rai * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 658f4c3917aSvijay rai * env, so we got 0x110000. 659f4c3917aSvijay rai */ 660f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_IN_SPIFLASH 661f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 662f4c3917aSvijay rai #elif defined(CONFIG_SDCARD) 663f4c3917aSvijay rai /* 664f4c3917aSvijay rai * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 66518c01445SPrabhakar Kushwaha * about 1MB (2048 blocks), Env is stored after the image, and the env size is 66618c01445SPrabhakar Kushwaha * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080. 667f4c3917aSvijay rai */ 668f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 66918c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 670f4c3917aSvijay rai #elif defined(CONFIG_NAND) 671f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 67218c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE) 673f4c3917aSvijay rai #else 674f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 675f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 67618c01445SPrabhakar Kushwaha #endif 67718c01445SPrabhakar Kushwaha 678363fb32aSvijay rai #if defined(CONFIG_T1040RDB) || defined(CONFIG_T1042RDB) 67918c01445SPrabhakar Kushwaha #if defined(CONFIG_SPIFLASH) 68018c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR 0x130000 68118c01445SPrabhakar Kushwaha #elif defined(CONFIG_SDCARD) 68218c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920) 68318c01445SPrabhakar Kushwaha #elif defined(CONFIG_NAND) 68418c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE) 68518c01445SPrabhakar Kushwaha #else 686f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_ADDR 0xEFF10000 687f4c3917aSvijay rai #endif 68818c01445SPrabhakar Kushwaha #endif 68918c01445SPrabhakar Kushwaha 69018c01445SPrabhakar Kushwaha 691f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 692f4c3917aSvijay rai #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 693f4c3917aSvijay rai #endif /* CONFIG_NOBQFMAN */ 694f4c3917aSvijay rai 695f4c3917aSvijay rai #ifdef CONFIG_SYS_DPAA_FMAN 696f4c3917aSvijay rai #define CONFIG_FMAN_ENET 697f4c3917aSvijay rai #define CONFIG_PHY_VITESSE 698f4c3917aSvijay rai #define CONFIG_PHY_REALTEK 699f4c3917aSvijay rai #endif 700f4c3917aSvijay rai 701f4c3917aSvijay rai #ifdef CONFIG_FMAN_ENET 702363fb32aSvijay rai #if defined(CONFIG_T1040RDB) || defined(CONFIG_T1042RDB) 703f4c3917aSvijay rai #define CONFIG_SYS_SGMII1_PHY_ADDR 0x03 704f4c3917aSvijay rai #endif 705f4c3917aSvijay rai #define CONFIG_SYS_RGMII1_PHY_ADDR 0x01 706f4c3917aSvijay rai #define CONFIG_SYS_RGMII2_PHY_ADDR 0x02 707f4c3917aSvijay rai 708f4c3917aSvijay rai #define CONFIG_MII /* MII PHY management */ 709f4c3917aSvijay rai #define CONFIG_ETHPRIME "FM1@DTSEC4" 710f4c3917aSvijay rai #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 711f4c3917aSvijay rai #endif 712f4c3917aSvijay rai 713f4c3917aSvijay rai /* 714f4c3917aSvijay rai * Environment 715f4c3917aSvijay rai */ 716f4c3917aSvijay rai #define CONFIG_LOADS_ECHO /* echo on for serial download */ 717f4c3917aSvijay rai #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 718f4c3917aSvijay rai 719f4c3917aSvijay rai /* 720f4c3917aSvijay rai * Command line configuration. 721f4c3917aSvijay rai */ 722f4c3917aSvijay rai #include <config_cmd_default.h> 723f4c3917aSvijay rai 724f4c3917aSvijay rai #ifdef CONFIG_T1042RDB_PI 725f4c3917aSvijay rai #define CONFIG_CMD_DATE 726f4c3917aSvijay rai #endif 727f4c3917aSvijay rai #define CONFIG_CMD_DHCP 728f4c3917aSvijay rai #define CONFIG_CMD_ELF 729f4c3917aSvijay rai #define CONFIG_CMD_ERRATA 730f4c3917aSvijay rai #define CONFIG_CMD_GREPENV 731f4c3917aSvijay rai #define CONFIG_CMD_IRQ 732f4c3917aSvijay rai #define CONFIG_CMD_I2C 733f4c3917aSvijay rai #define CONFIG_CMD_MII 734f4c3917aSvijay rai #define CONFIG_CMD_PING 735f4c3917aSvijay rai #define CONFIG_CMD_REGINFO 736f4c3917aSvijay rai #define CONFIG_CMD_SETEXPR 737f4c3917aSvijay rai 738f4c3917aSvijay rai #ifdef CONFIG_PCI 739f4c3917aSvijay rai #define CONFIG_CMD_PCI 740f4c3917aSvijay rai #define CONFIG_CMD_NET 741f4c3917aSvijay rai #endif 742f4c3917aSvijay rai 743737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 744737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM 745737537efSRuchika Gupta #define CONFIG_CMD_HASH 746737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL 747737537efSRuchika Gupta #endif 748737537efSRuchika Gupta 749f4c3917aSvijay rai /* 750f4c3917aSvijay rai * Miscellaneous configurable options 751f4c3917aSvijay rai */ 752f4c3917aSvijay rai #define CONFIG_SYS_LONGHELP /* undef to save memory */ 753f4c3917aSvijay rai #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 754f4c3917aSvijay rai #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 755f4c3917aSvijay rai #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 756f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB 757f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 758f4c3917aSvijay rai #else 759f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 760f4c3917aSvijay rai #endif 761f4c3917aSvijay rai #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 762f4c3917aSvijay rai #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 763f4c3917aSvijay rai #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ 764f4c3917aSvijay rai 765f4c3917aSvijay rai /* 766f4c3917aSvijay rai * For booting Linux, the board info and command line data 767f4c3917aSvijay rai * have to be in the first 64 MB of memory, since this is 768f4c3917aSvijay rai * the maximum mapped by the Linux kernel during initialization. 769f4c3917aSvijay rai */ 770f4c3917aSvijay rai #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 771f4c3917aSvijay rai #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 772f4c3917aSvijay rai 773f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB 774f4c3917aSvijay rai #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 775f4c3917aSvijay rai #endif 776f4c3917aSvijay rai 777f4c3917aSvijay rai /* 77868b74739SPrabhakar Kushwaha * Dynamic MTD Partition support with mtdparts 77968b74739SPrabhakar Kushwaha */ 78068b74739SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH 78168b74739SPrabhakar Kushwaha #define CONFIG_MTD_DEVICE 78268b74739SPrabhakar Kushwaha #define CONFIG_MTD_PARTITIONS 78368b74739SPrabhakar Kushwaha #define CONFIG_CMD_MTDPARTS 78468b74739SPrabhakar Kushwaha #define CONFIG_FLASH_CFI_MTD 78568b74739SPrabhakar Kushwaha #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \ 78668b74739SPrabhakar Kushwaha "spi0=spife110000.0" 78768b74739SPrabhakar Kushwaha #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \ 78868b74739SPrabhakar Kushwaha "128k(dtb),96m(fs),-(user);"\ 78968b74739SPrabhakar Kushwaha "fff800000.flash:2m(uboot),9m(kernel),"\ 79068b74739SPrabhakar Kushwaha "128k(dtb),96m(fs),-(user);spife110000.0:" \ 79168b74739SPrabhakar Kushwaha "2m(uboot),9m(kernel),128k(dtb),-(user)" 79268b74739SPrabhakar Kushwaha #endif 79368b74739SPrabhakar Kushwaha 79468b74739SPrabhakar Kushwaha /* 795f4c3917aSvijay rai * Environment Configuration 796f4c3917aSvijay rai */ 797f4c3917aSvijay rai #define CONFIG_ROOTPATH "/opt/nfsroot" 798f4c3917aSvijay rai #define CONFIG_BOOTFILE "uImage" 799f4c3917aSvijay rai #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/ 800f4c3917aSvijay rai 801f4c3917aSvijay rai /* default location for tftp and bootm */ 802f4c3917aSvijay rai #define CONFIG_LOADADDR 1000000 803f4c3917aSvijay rai 804f4c3917aSvijay rai #define CONFIG_BOOTDELAY 10 /*-1 disables auto-boot*/ 805f4c3917aSvijay rai 806f4c3917aSvijay rai #define CONFIG_BAUDRATE 115200 807f4c3917aSvijay rai 808f4c3917aSvijay rai #define __USB_PHY_TYPE utmi 809363fb32aSvijay rai #define RAMDISKFILE "t104xrdb/ramdisk.uboot" 810f4c3917aSvijay rai 811f4c3917aSvijay rai #ifdef CONFIG_T1040RDB 812f4c3917aSvijay rai #define FDTFILE "t1040rdb/t1040rdb.dtb" 813363fb32aSvijay rai #elif defined(CONFIG_T1042RDB_PI) 814363fb32aSvijay rai #define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb" 815363fb32aSvijay rai #elif defined(CONFIG_T1042RDB) 816363fb32aSvijay rai #define FDTFILE "t1042rdb/t1042rdb.dtb" 817f4c3917aSvijay rai #endif 818f4c3917aSvijay rai 819cf8ddacfSJason Jin #ifdef CONFIG_FSL_DIU_FB 820cf8ddacfSJason Jin #define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi" 821cf8ddacfSJason Jin #else 822cf8ddacfSJason Jin #define DIU_ENVIRONMENT 823cf8ddacfSJason Jin #endif 824cf8ddacfSJason Jin 825f4c3917aSvijay rai #define CONFIG_EXTRA_ENV_SETTINGS \ 826f4c3917aSvijay rai "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \ 827f4c3917aSvijay rai "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\ 828f4c3917aSvijay rai "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 829f4c3917aSvijay rai "netdev=eth0\0" \ 830cf8ddacfSJason Jin "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \ 831f4c3917aSvijay rai "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 832f4c3917aSvijay rai "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 833f4c3917aSvijay rai "tftpflash=tftpboot $loadaddr $uboot && " \ 834f4c3917aSvijay rai "protect off $ubootaddr +$filesize && " \ 835f4c3917aSvijay rai "erase $ubootaddr +$filesize && " \ 836f4c3917aSvijay rai "cp.b $loadaddr $ubootaddr $filesize && " \ 837f4c3917aSvijay rai "protect on $ubootaddr +$filesize && " \ 838f4c3917aSvijay rai "cmp.b $loadaddr $ubootaddr $filesize\0" \ 839f4c3917aSvijay rai "consoledev=ttyS0\0" \ 840f4c3917aSvijay rai "ramdiskaddr=2000000\0" \ 841f4c3917aSvijay rai "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \ 842f4c3917aSvijay rai "fdtaddr=c00000\0" \ 843f4c3917aSvijay rai "fdtfile=" __stringify(FDTFILE) "\0" \ 8443246584dSKim Phillips "bdev=sda3\0" 845f4c3917aSvijay rai 846f4c3917aSvijay rai #define CONFIG_LINUX \ 847f4c3917aSvijay rai "setenv bootargs root=/dev/ram rw " \ 848f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 849f4c3917aSvijay rai "setenv ramdiskaddr 0x02000000;" \ 850f4c3917aSvijay rai "setenv fdtaddr 0x00c00000;" \ 851f4c3917aSvijay rai "setenv loadaddr 0x1000000;" \ 852f4c3917aSvijay rai "bootm $loadaddr $ramdiskaddr $fdtaddr" 853f4c3917aSvijay rai 854f4c3917aSvijay rai #define CONFIG_HDBOOT \ 855f4c3917aSvijay rai "setenv bootargs root=/dev/$bdev rw " \ 856f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 857f4c3917aSvijay rai "tftp $loadaddr $bootfile;" \ 858f4c3917aSvijay rai "tftp $fdtaddr $fdtfile;" \ 859f4c3917aSvijay rai "bootm $loadaddr - $fdtaddr" 860f4c3917aSvijay rai 861f4c3917aSvijay rai #define CONFIG_NFSBOOTCOMMAND \ 862f4c3917aSvijay rai "setenv bootargs root=/dev/nfs rw " \ 863f4c3917aSvijay rai "nfsroot=$serverip:$rootpath " \ 864f4c3917aSvijay rai "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 865f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 866f4c3917aSvijay rai "tftp $loadaddr $bootfile;" \ 867f4c3917aSvijay rai "tftp $fdtaddr $fdtfile;" \ 868f4c3917aSvijay rai "bootm $loadaddr - $fdtaddr" 869f4c3917aSvijay rai 870f4c3917aSvijay rai #define CONFIG_RAMBOOTCOMMAND \ 871f4c3917aSvijay rai "setenv bootargs root=/dev/ram rw " \ 872f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 873f4c3917aSvijay rai "tftp $ramdiskaddr $ramdiskfile;" \ 874f4c3917aSvijay rai "tftp $loadaddr $bootfile;" \ 875f4c3917aSvijay rai "tftp $fdtaddr $fdtfile;" \ 876f4c3917aSvijay rai "bootm $loadaddr $ramdiskaddr $fdtaddr" 877f4c3917aSvijay rai 878f4c3917aSvijay rai #define CONFIG_BOOTCOMMAND CONFIG_LINUX 879f4c3917aSvijay rai 880f4c3917aSvijay rai #ifdef CONFIG_SECURE_BOOT 881f4c3917aSvijay rai #include <asm/fsl_secure_boot.h> 882789490b6SRuchika Gupta #define CONFIG_CMD_BLOB 883f4c3917aSvijay rai #endif 884f4c3917aSvijay rai 885f4c3917aSvijay rai #endif /* __CONFIG_H */ 886