xref: /rk3399_rockchip-uboot/include/configs/T104xRDB.h (revision 94af6842df93dc0b5aa092e3221d35950cacf2d0)
1f4c3917aSvijay rai /*
2f4c3917aSvijay rai + * Copyright 2014 Freescale Semiconductor, Inc.
3f4c3917aSvijay rai + *
4f4c3917aSvijay rai + * SPDX-License-Identifier:     GPL-2.0+
5f4c3917aSvijay rai + */
6f4c3917aSvijay rai 
7f4c3917aSvijay rai #ifndef __CONFIG_H
8f4c3917aSvijay rai #define __CONFIG_H
9f4c3917aSvijay rai 
10f4c3917aSvijay rai /*
11f4c3917aSvijay rai  * T104x RDB board configuration file
12f4c3917aSvijay rai  */
13f4c3917aSvijay rai #define CONFIG_T104xRDB
14f4c3917aSvijay rai #define CONFIG_PHYS_64BIT
152aea6618Svijay rai #define CONFIG_DISPLAY_BOARDINFO
16f4c3917aSvijay rai 
179f074e67SPrabhakar Kushwaha #define CONFIG_E500			/* BOOKE e500 family */
189f074e67SPrabhakar Kushwaha #include <asm/config_mpc85xx.h>
199f074e67SPrabhakar Kushwaha 
20f4c3917aSvijay rai #ifdef CONFIG_RAMBOOT_PBL
2118c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg
2218c01445SPrabhakar Kushwaha #ifdef CONFIG_T1040RDB
2318c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1040_rcw.cfg
2418c01445SPrabhakar Kushwaha #endif
2518c01445SPrabhakar Kushwaha #ifdef CONFIG_T1042RDB_PI
26d087e0e2Svijay rai #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_rcw.cfg
27d087e0e2Svijay rai #endif
28d087e0e2Svijay rai #ifdef CONFIG_T1042RDB
2918c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1042_rcw.cfg
3018c01445SPrabhakar Kushwaha #endif
314b6067aeSPriyanka Jain #ifdef CONFIG_T1040D4RDB
324b6067aeSPriyanka Jain #define CONFIG_SYS_FSL_PBL_RCW \
334b6067aeSPriyanka Jain $(SRCTREE)/board/freescale/t104xrdb/t1040d4_rcw.cfg
344b6067aeSPriyanka Jain #endif
354b6067aeSPriyanka Jain #ifdef CONFIG_T1042D4RDB
364b6067aeSPriyanka Jain #define CONFIG_SYS_FSL_PBL_RCW \
374b6067aeSPriyanka Jain $(SRCTREE)/board/freescale/t104xrdb/t1042d4_rcw.cfg
384b6067aeSPriyanka Jain #endif
3918c01445SPrabhakar Kushwaha 
4018c01445SPrabhakar Kushwaha #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
4118c01445SPrabhakar Kushwaha #define CONFIG_SPL_ENV_SUPPORT
4218c01445SPrabhakar Kushwaha #define CONFIG_SPL_SERIAL_SUPPORT
4318c01445SPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE
4418c01445SPrabhakar Kushwaha #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
4518c01445SPrabhakar Kushwaha #define CONFIG_SPL_LIBGENERIC_SUPPORT
4618c01445SPrabhakar Kushwaha #define CONFIG_SPL_LIBCOMMON_SUPPORT
4718c01445SPrabhakar Kushwaha #define CONFIG_SPL_I2C_SUPPORT
4818c01445SPrabhakar Kushwaha #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
4918c01445SPrabhakar Kushwaha #define CONFIG_FSL_LAW                 /* Use common FSL init code */
50ce249d95STang Yuantian #define CONFIG_SYS_TEXT_BASE		0x30001000
5118c01445SPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
5218c01445SPrabhakar Kushwaha #define CONFIG_SPL_PAD_TO		0x40000
5318c01445SPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE		0x28000
5418c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
5518c01445SPrabhakar Kushwaha #define CONFIG_SPL_SKIP_RELOCATE
5618c01445SPrabhakar Kushwaha #define CONFIG_SPL_COMMON_INIT_DDR
5718c01445SPrabhakar Kushwaha #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
5818c01445SPrabhakar Kushwaha #define CONFIG_SYS_NO_FLASH
5918c01445SPrabhakar Kushwaha #endif
6018c01445SPrabhakar Kushwaha #define RESET_VECTOR_OFFSET		0x27FFC
6118c01445SPrabhakar Kushwaha #define BOOT_PAGE_OFFSET		0x27000
6218c01445SPrabhakar Kushwaha 
6318c01445SPrabhakar Kushwaha #ifdef CONFIG_NAND
6418c01445SPrabhakar Kushwaha #define CONFIG_SPL_NAND_SUPPORT
6518c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
66ce249d95STang Yuantian #define CONFIG_SYS_NAND_U_BOOT_DST	0x30000000
67ce249d95STang Yuantian #define CONFIG_SYS_NAND_U_BOOT_START	0x30000000
6818c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
6918c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
7018c01445SPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT
7118c01445SPrabhakar Kushwaha #endif
7218c01445SPrabhakar Kushwaha 
7318c01445SPrabhakar Kushwaha #ifdef CONFIG_SPIFLASH
74ce249d95STang Yuantian #define	CONFIG_RESET_VECTOR_ADDRESS		0x30000FFC
7518c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_SUPPORT
7618c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_FLASH_SUPPORT
7718c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_FLASH_MINIMAL
7818c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
79ce249d95STang Yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x30000000)
80ce249d95STang Yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x30000000)
8118c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(256 << 10)
8218c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
8318c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD
8418c01445SPrabhakar Kushwaha #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
8518c01445SPrabhakar Kushwaha #endif
8618c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_BOOT
8718c01445SPrabhakar Kushwaha #endif
8818c01445SPrabhakar Kushwaha 
8918c01445SPrabhakar Kushwaha #ifdef CONFIG_SDCARD
90ce249d95STang Yuantian #define	CONFIG_RESET_VECTOR_ADDRESS		0x30000FFC
9118c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_SUPPORT
9218c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_MINIMAL
9318c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
94ce249d95STang Yuantian #define CONFIG_SYS_MMC_U_BOOT_DST	(0x30000000)
95ce249d95STang Yuantian #define CONFIG_SYS_MMC_U_BOOT_START	(0x30000000)
9618c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_OFFS	(260 << 10)
9718c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
9818c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD
9918c01445SPrabhakar Kushwaha #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
10018c01445SPrabhakar Kushwaha #endif
10118c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_BOOT
10218c01445SPrabhakar Kushwaha #endif
10318c01445SPrabhakar Kushwaha 
104f4c3917aSvijay rai #endif
105f4c3917aSvijay rai 
106f4c3917aSvijay rai /* High Level Configuration Options */
107f4c3917aSvijay rai #define CONFIG_BOOKE
108f4c3917aSvijay rai #define CONFIG_E500MC			/* BOOKE e500mc family */
109f4c3917aSvijay rai #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
110f4c3917aSvijay rai #define CONFIG_MP			/* support multiple processors */
111f4c3917aSvijay rai 
1125303a3deSTang Yuantian /* support deep sleep */
1135303a3deSTang Yuantian #define CONFIG_DEEP_SLEEP
11400233528STang Yuantian #if defined(CONFIG_DEEP_SLEEP)
11500233528STang Yuantian #define CONFIG_BOARD_EARLY_INIT_F
1165303a3deSTang Yuantian #define CONFIG_SILENT_CONSOLE
11700233528STang Yuantian #endif
1185303a3deSTang Yuantian 
119f4c3917aSvijay rai #ifndef CONFIG_SYS_TEXT_BASE
120f4c3917aSvijay rai #define CONFIG_SYS_TEXT_BASE	0xeff40000
121f4c3917aSvijay rai #endif
122f4c3917aSvijay rai 
123f4c3917aSvijay rai #ifndef CONFIG_RESET_VECTOR_ADDRESS
124f4c3917aSvijay rai #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
125f4c3917aSvijay rai #endif
126f4c3917aSvijay rai 
127f4c3917aSvijay rai #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
128f4c3917aSvijay rai #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
129f4c3917aSvijay rai #define CONFIG_FSL_IFC			/* Enable IFC Support */
130737537efSRuchika Gupta #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
131f4c3917aSvijay rai #define CONFIG_PCI			/* Enable PCI/PCIE */
132f4c3917aSvijay rai #define CONFIG_PCI_INDIRECT_BRIDGE
133f4c3917aSvijay rai #define CONFIG_PCIE1			/* PCIE controler 1 */
134f4c3917aSvijay rai #define CONFIG_PCIE2			/* PCIE controler 2 */
135f4c3917aSvijay rai #define CONFIG_PCIE3			/* PCIE controler 3 */
136f4c3917aSvijay rai #define CONFIG_PCIE4			/* PCIE controler 4 */
137f4c3917aSvijay rai 
138f4c3917aSvijay rai #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
139f4c3917aSvijay rai #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
140f4c3917aSvijay rai 
141f4c3917aSvijay rai #define CONFIG_FSL_LAW			/* Use common FSL init code */
142f4c3917aSvijay rai 
143f4c3917aSvijay rai #define CONFIG_ENV_OVERWRITE
144f4c3917aSvijay rai 
14518c01445SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH
146f4c3917aSvijay rai #define CONFIG_FLASH_CFI_DRIVER
147f4c3917aSvijay rai #define CONFIG_SYS_FLASH_CFI
148f4c3917aSvijay rai #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
149f4c3917aSvijay rai #endif
150f4c3917aSvijay rai 
151f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH)
152f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC
153f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_SPI_FLASH
154f4c3917aSvijay rai #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
155f4c3917aSvijay rai #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
156f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE            0x10000
157f4c3917aSvijay rai #elif defined(CONFIG_SDCARD)
158f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC
159f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_MMC
160f4c3917aSvijay rai #define CONFIG_SYS_MMC_ENV_DEV          0
161f4c3917aSvijay rai #define CONFIG_ENV_SIZE			0x2000
16218c01445SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET		(512 * 0x800)
163f4c3917aSvijay rai #elif defined(CONFIG_NAND)
164f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC
165f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_NAND
16618c01445SPrabhakar Kushwaha #define CONFIG_ENV_SIZE			0x2000
167f4c3917aSvijay rai #define CONFIG_ENV_OFFSET		(3 * CONFIG_SYS_NAND_BLOCK_SIZE)
168f4c3917aSvijay rai #else
169f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_FLASH
170f4c3917aSvijay rai #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
171f4c3917aSvijay rai #define CONFIG_ENV_SIZE		0x2000
172f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
173f4c3917aSvijay rai #endif
174f4c3917aSvijay rai 
175f4c3917aSvijay rai #define CONFIG_SYS_CLK_FREQ	100000000
176f4c3917aSvijay rai #define CONFIG_DDR_CLK_FREQ	66666666
177f4c3917aSvijay rai 
178f4c3917aSvijay rai /*
179f4c3917aSvijay rai  * These can be toggled for performance analysis, otherwise use default.
180f4c3917aSvijay rai  */
181f4c3917aSvijay rai #define CONFIG_SYS_CACHE_STASHING
182f4c3917aSvijay rai #define CONFIG_BACKSIDE_L2_CACHE
183f4c3917aSvijay rai #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
184f4c3917aSvijay rai #define CONFIG_BTB			/* toggle branch predition */
185f4c3917aSvijay rai #define CONFIG_DDR_ECC
186f4c3917aSvijay rai #ifdef CONFIG_DDR_ECC
187f4c3917aSvijay rai #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
188f4c3917aSvijay rai #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
189f4c3917aSvijay rai #endif
190f4c3917aSvijay rai 
191f4c3917aSvijay rai #define CONFIG_ENABLE_36BIT_PHYS
192f4c3917aSvijay rai 
193f4c3917aSvijay rai #define CONFIG_ADDR_MAP
194f4c3917aSvijay rai #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
195f4c3917aSvijay rai 
196f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
197f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_END		0x00400000
198f4c3917aSvijay rai #define CONFIG_SYS_ALT_MEMTEST
199f4c3917aSvijay rai #define CONFIG_PANIC_HANG	/* do not reset board on panic */
200f4c3917aSvijay rai 
201f4c3917aSvijay rai /*
202f4c3917aSvijay rai  *  Config the L3 Cache as L3 SRAM
203f4c3917aSvijay rai  */
204f4c3917aSvijay rai #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
20518c01445SPrabhakar Kushwaha #define CONFIG_SYS_L3_SIZE		256 << 10
20618c01445SPrabhakar Kushwaha #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
20718c01445SPrabhakar Kushwaha #ifdef CONFIG_RAMBOOT_PBL
20818c01445SPrabhakar Kushwaha #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
20918c01445SPrabhakar Kushwaha #endif
21018c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
21118c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_SIZE	(30 << 10)
21218c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
21318c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
214f4c3917aSvijay rai 
215f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR		0xf0000000
216f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
217f4c3917aSvijay rai 
218f4c3917aSvijay rai /*
219f4c3917aSvijay rai  * DDR Setup
220f4c3917aSvijay rai  */
221f4c3917aSvijay rai #define CONFIG_VERY_BIG_RAM
222f4c3917aSvijay rai #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
223f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
224f4c3917aSvijay rai 
225f4c3917aSvijay rai /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
226f4c3917aSvijay rai #define CONFIG_DIMM_SLOTS_PER_CTLR	1
227f4c3917aSvijay rai #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
228f4c3917aSvijay rai 
229f4c3917aSvijay rai #define CONFIG_DDR_SPD
2304b6067aeSPriyanka Jain #ifndef CONFIG_SYS_FSL_DDR4
231f4c3917aSvijay rai #define CONFIG_SYS_FSL_DDR3
2324b6067aeSPriyanka Jain #endif
233f4c3917aSvijay rai 
234f4c3917aSvijay rai #define CONFIG_SYS_SPD_BUS_NUM	0
235f4c3917aSvijay rai #define SPD_EEPROM_ADDRESS	0x51
236f4c3917aSvijay rai 
237f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
238f4c3917aSvijay rai 
239f4c3917aSvijay rai /*
240f4c3917aSvijay rai  * IFC Definitions
241f4c3917aSvijay rai  */
242f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE	0xe8000000
243f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
244f4c3917aSvijay rai 
245f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR_EXT	(0xf)
246f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
247f4c3917aSvijay rai 				CSPR_PORT_SIZE_16 | \
248f4c3917aSvijay rai 				CSPR_MSEL_NOR | \
249f4c3917aSvijay rai 				CSPR_V)
250f4c3917aSvijay rai #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
251377ffcfaSSandeep Singh 
252377ffcfaSSandeep Singh /*
253377ffcfaSSandeep Singh  * TDM Definition
254377ffcfaSSandeep Singh  */
255377ffcfaSSandeep Singh #define T1040_TDM_QUIRK_CCSR_BASE	0xfe000000
256377ffcfaSSandeep Singh 
257f4c3917aSvijay rai /* NOR Flash Timing Params */
258f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
259f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
260f4c3917aSvijay rai 				FTIM0_NOR_TEADC(0x5) | \
261f4c3917aSvijay rai 				FTIM0_NOR_TEAHC(0x5))
262f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
263f4c3917aSvijay rai 				FTIM1_NOR_TRAD_NOR(0x1A) |\
264f4c3917aSvijay rai 				FTIM1_NOR_TSEQRAD_NOR(0x13))
265f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
266f4c3917aSvijay rai 				FTIM2_NOR_TCH(0x4) | \
267f4c3917aSvijay rai 				FTIM2_NOR_TWPH(0x0E) | \
268f4c3917aSvijay rai 				FTIM2_NOR_TWP(0x1c))
269f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM3	0x0
270f4c3917aSvijay rai 
271f4c3917aSvijay rai #define CONFIG_SYS_FLASH_QUIET_TEST
272f4c3917aSvijay rai #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
273f4c3917aSvijay rai 
274f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
275f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
276f4c3917aSvijay rai #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
277f4c3917aSvijay rai #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
278f4c3917aSvijay rai 
279f4c3917aSvijay rai #define CONFIG_SYS_FLASH_EMPTY_INFO
280f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
281f4c3917aSvijay rai 
282f4c3917aSvijay rai /* CPLD on IFC */
28355153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_MASK			0x3F
28455153d6cSPrabhakar Kushwaha #define CPLD_BANK_SEL_MASK		0x07
28555153d6cSPrabhakar Kushwaha #define CPLD_BANK_OVERRIDE		0x40
28655153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_ALTBANK		0x44 /* BANK OR | BANK 4 */
28755153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_DFLTBANK		0x40 /* BANK OR | BANK0 */
28855153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_RESET		0xFF
28955153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_SHIFT		0x03
2904b6067aeSPriyanka Jain 
2914b6067aeSPriyanka Jain #if defined(CONFIG_T1042RDB_PI)
292cf8ddacfSJason Jin #define CPLD_DIU_SEL_DFP		0x80
2934b6067aeSPriyanka Jain #elif defined(CONFIG_T1042D4RDB)
2944b6067aeSPriyanka Jain #define CPLD_DIU_SEL_DFP		0xc0
2954b6067aeSPriyanka Jain #endif
2964b6067aeSPriyanka Jain 
2974b6067aeSPriyanka Jain #if defined(CONFIG_T1040D4RDB)
2984b6067aeSPriyanka Jain #define CPLD_INT_MASK_ALL		0xFF
2994b6067aeSPriyanka Jain #define CPLD_INT_MASK_THERM		0x80
3004b6067aeSPriyanka Jain #define CPLD_INT_MASK_DVI_DFP		0x40
3014b6067aeSPriyanka Jain #define CPLD_INT_MASK_QSGMII1		0x20
3024b6067aeSPriyanka Jain #define CPLD_INT_MASK_QSGMII2		0x10
3034b6067aeSPriyanka Jain #define CPLD_INT_MASK_SGMI1		0x08
3044b6067aeSPriyanka Jain #define CPLD_INT_MASK_SGMI2		0x04
3054b6067aeSPriyanka Jain #define CPLD_INT_MASK_TDMR1		0x02
3064b6067aeSPriyanka Jain #define CPLD_INT_MASK_TDMR2		0x01
307cf8ddacfSJason Jin #endif
30855153d6cSPrabhakar Kushwaha 
309f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE	0xffdf0000
310f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_CPLD_BASE)
311f4c3917aSvijay rai #define CONFIG_SYS_CSPR2_EXT	(0xf)
312f4c3917aSvijay rai #define CONFIG_SYS_CSPR2	(CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
313f4c3917aSvijay rai 				| CSPR_PORT_SIZE_8 \
314f4c3917aSvijay rai 				| CSPR_MSEL_GPCM \
315f4c3917aSvijay rai 				| CSPR_V)
316f4c3917aSvijay rai #define CONFIG_SYS_AMASK2	IFC_AMASK(64*1024)
317f4c3917aSvijay rai #define CONFIG_SYS_CSOR2	0x0
318f4c3917aSvijay rai /* CPLD Timing parameters for IFC CS2 */
319f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
320f4c3917aSvijay rai 					FTIM0_GPCM_TEADC(0x0e) | \
321f4c3917aSvijay rai 					FTIM0_GPCM_TEAHC(0x0e))
322f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM1		(FTIM1_GPCM_TACO(0x0e) | \
323f4c3917aSvijay rai 					FTIM1_GPCM_TRAD(0x1f))
324f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
325de519163SShaohui Xie 					FTIM2_GPCM_TCH(0x8) | \
326f4c3917aSvijay rai 					FTIM2_GPCM_TWP(0x1f))
327f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM3		0x0
328f4c3917aSvijay rai 
329f4c3917aSvijay rai /* NAND Flash on IFC */
330f4c3917aSvijay rai #define CONFIG_NAND_FSL_IFC
331f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE		0xff800000
332f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
333f4c3917aSvijay rai 
334f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
335f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
336f4c3917aSvijay rai 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
337f4c3917aSvijay rai 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
338f4c3917aSvijay rai 				| CSPR_V)
339f4c3917aSvijay rai #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
340f4c3917aSvijay rai 
341f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
342f4c3917aSvijay rai 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
343f4c3917aSvijay rai 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
344f4c3917aSvijay rai 				| CSOR_NAND_RAL_3	/* RAL = 3Byes */ \
345f4c3917aSvijay rai 				| CSOR_NAND_PGS_4K	/* Page Size = 4K */ \
346f4c3917aSvijay rai 				| CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
347f4c3917aSvijay rai 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
348f4c3917aSvijay rai 
349f4c3917aSvijay rai #define CONFIG_SYS_NAND_ONFI_DETECTION
350f4c3917aSvijay rai 
351f4c3917aSvijay rai /* ONFI NAND Flash mode0 Timing Params */
352f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
353f4c3917aSvijay rai 					FTIM0_NAND_TWP(0x18)   | \
354f4c3917aSvijay rai 					FTIM0_NAND_TWCHT(0x07) | \
355f4c3917aSvijay rai 					FTIM0_NAND_TWH(0x0a))
356f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
357f4c3917aSvijay rai 					FTIM1_NAND_TWBE(0x39)  | \
358f4c3917aSvijay rai 					FTIM1_NAND_TRR(0x0e)   | \
359f4c3917aSvijay rai 					FTIM1_NAND_TRP(0x18))
360f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
361f4c3917aSvijay rai 					FTIM2_NAND_TREH(0x0a) | \
362f4c3917aSvijay rai 					FTIM2_NAND_TWHRE(0x1e))
363f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM3		0x0
364f4c3917aSvijay rai 
365f4c3917aSvijay rai #define CONFIG_SYS_NAND_DDR_LAW		11
366f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
367f4c3917aSvijay rai #define CONFIG_SYS_MAX_NAND_DEVICE	1
368f4c3917aSvijay rai #define CONFIG_CMD_NAND
369f4c3917aSvijay rai 
370f4c3917aSvijay rai #define CONFIG_SYS_NAND_BLOCK_SIZE	(512 * 1024)
371f4c3917aSvijay rai 
372f4c3917aSvijay rai #if defined(CONFIG_NAND)
373f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
374f4c3917aSvijay rai #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
375f4c3917aSvijay rai #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
376f4c3917aSvijay rai #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
377f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
378f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
379f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
380f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
381f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR_CSPR_EXT
382f4c3917aSvijay rai #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR_CSPR
383f4c3917aSvijay rai #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
384f4c3917aSvijay rai #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
385f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
386f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
387f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
388f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
389f4c3917aSvijay rai #else
390f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR_CSPR_EXT
391f4c3917aSvijay rai #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR_CSPR
392f4c3917aSvijay rai #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
393f4c3917aSvijay rai #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
394f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
395f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
396f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
397f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
398f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NAND_CSPR_EXT
399f4c3917aSvijay rai #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
400f4c3917aSvijay rai #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
401f4c3917aSvijay rai #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
402f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
403f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
404f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
405f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
406f4c3917aSvijay rai #endif
407f4c3917aSvijay rai 
40818c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
40918c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
41018c01445SPrabhakar Kushwaha #else
41118c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
41218c01445SPrabhakar Kushwaha #endif
413f4c3917aSvijay rai 
414f4c3917aSvijay rai #if defined(CONFIG_RAMBOOT_PBL)
415f4c3917aSvijay rai #define CONFIG_SYS_RAMBOOT
416f4c3917aSvijay rai #endif
417f4c3917aSvijay rai 
4189f074e67SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_ERRATUM_A008044
4199f074e67SPrabhakar Kushwaha #if defined(CONFIG_NAND)
4209f074e67SPrabhakar Kushwaha #define CONFIG_A008044_WORKAROUND
4219f074e67SPrabhakar Kushwaha #endif
4229f074e67SPrabhakar Kushwaha #endif
4239f074e67SPrabhakar Kushwaha 
424f4c3917aSvijay rai #define CONFIG_BOARD_EARLY_INIT_R
425f4c3917aSvijay rai #define CONFIG_MISC_INIT_R
426f4c3917aSvijay rai 
427f4c3917aSvijay rai #define CONFIG_HWCONFIG
428f4c3917aSvijay rai 
429f4c3917aSvijay rai /* define to use L1 as initial stack */
430f4c3917aSvijay rai #define CONFIG_L1_INIT_RAM
431f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_LOCK
432f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
433f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
434b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe03c000
435f4c3917aSvijay rai /* The assembler doesn't like typecast */
436f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
437f4c3917aSvijay rai 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
438f4c3917aSvijay rai 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
439f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
440f4c3917aSvijay rai 
441f4c3917aSvijay rai #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
442f4c3917aSvijay rai 					GENERATED_GBL_DATA_SIZE)
443f4c3917aSvijay rai #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
444f4c3917aSvijay rai 
4459307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
446f4c3917aSvijay rai #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
447f4c3917aSvijay rai 
448f4c3917aSvijay rai /* Serial Port - controlled on board with jumper J8
449f4c3917aSvijay rai  * open - index 2
450f4c3917aSvijay rai  * shorted - index 1
451f4c3917aSvijay rai  */
452f4c3917aSvijay rai #define CONFIG_CONS_INDEX	1
453f4c3917aSvijay rai #define CONFIG_SYS_NS16550
454f4c3917aSvijay rai #define CONFIG_SYS_NS16550_SERIAL
455f4c3917aSvijay rai #define CONFIG_SYS_NS16550_REG_SIZE	1
456f4c3917aSvijay rai #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
457f4c3917aSvijay rai 
458f4c3917aSvijay rai #define CONFIG_SYS_BAUDRATE_TABLE	\
459f4c3917aSvijay rai 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
460f4c3917aSvijay rai 
461f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
462f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
463f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
464f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
46518c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD
466f4c3917aSvijay rai #define CONFIG_SYS_CONSOLE_IS_IN_ENV	/* determine from environment */
46718c01445SPrabhakar Kushwaha #endif
468f4c3917aSvijay rai 
469f4c3917aSvijay rai /* Use the HUSH parser */
470f4c3917aSvijay rai #define CONFIG_SYS_HUSH_PARSER
471f4c3917aSvijay rai #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
472f4c3917aSvijay rai 
4734b6067aeSPriyanka Jain #if defined(CONFIG_T1042RDB_PI) || defined(CONFIG_T1042D4RDB)
474cf8ddacfSJason Jin /* Video */
475cf8ddacfSJason Jin #define CONFIG_FSL_DIU_FB
476cf8ddacfSJason Jin 
477cf8ddacfSJason Jin #ifdef CONFIG_FSL_DIU_FB
478cf8ddacfSJason Jin #define CONFIG_FSL_DIU_CH7301
479cf8ddacfSJason Jin #define CONFIG_SYS_DIU_ADDR	(CONFIG_SYS_CCSRBAR + 0x180000)
480cf8ddacfSJason Jin #define CONFIG_VIDEO
481cf8ddacfSJason Jin #define CONFIG_CMD_BMP
482cf8ddacfSJason Jin #define CONFIG_CFB_CONSOLE
483cf8ddacfSJason Jin #define CONFIG_CFB_CONSOLE_ANSI
484cf8ddacfSJason Jin #define CONFIG_VIDEO_SW_CURSOR
485cf8ddacfSJason Jin #define CONFIG_VGA_AS_SINGLE_DEVICE
486cf8ddacfSJason Jin #define CONFIG_VIDEO_LOGO
487cf8ddacfSJason Jin #define CONFIG_VIDEO_BMP_LOGO
488cf8ddacfSJason Jin #endif
489cf8ddacfSJason Jin #endif
490cf8ddacfSJason Jin 
491f4c3917aSvijay rai /* pass open firmware flat tree */
492f4c3917aSvijay rai #define CONFIG_OF_LIBFDT
493f4c3917aSvijay rai #define CONFIG_OF_BOARD_SETUP
494f4c3917aSvijay rai #define CONFIG_OF_STDOUT_VIA_ALIAS
495f4c3917aSvijay rai 
496f4c3917aSvijay rai /* new uImage format support */
497f4c3917aSvijay rai #define CONFIG_FIT
498f4c3917aSvijay rai #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
499f4c3917aSvijay rai 
500f4c3917aSvijay rai /* I2C */
501f4c3917aSvijay rai #define CONFIG_SYS_I2C
502f4c3917aSvijay rai #define CONFIG_SYS_I2C_FSL		/* Use FSL common I2C driver */
503f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SPEED	400000	/* I2C speed in Hz */
504b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED	400000
505b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SPEED	400000
506b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SPEED	400000
507f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
508f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
509b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SLAVE	0x7F
510b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SLAVE	0x7F
511f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
512b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
513b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_OFFSET	0x119000
514b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_OFFSET	0x119100
515f4c3917aSvijay rai 
516f4c3917aSvijay rai /* I2C bus multiplexer */
517f4c3917aSvijay rai #define I2C_MUX_PCA_ADDR                0x70
5184b6067aeSPriyanka Jain #if defined(CONFIG_T104xRDB) || defined(CONFIG_T104XD4RDB)
519f4c3917aSvijay rai #define I2C_MUX_CH_DEFAULT      0x8
520f4c3917aSvijay rai #endif
521f4c3917aSvijay rai 
5224b6067aeSPriyanka Jain #if defined(CONFIG_T1042RDB_PI) || defined(CONFIG_T104XD4RDB)
523cf8ddacfSJason Jin /* LDI/DVI Encoder for display */
524cf8ddacfSJason Jin #define CONFIG_SYS_I2C_LDI_ADDR		0x38
525cf8ddacfSJason Jin #define CONFIG_SYS_I2C_DVI_ADDR		0x75
526cf8ddacfSJason Jin 
527f4c3917aSvijay rai /*
528f4c3917aSvijay rai  * RTC configuration
529f4c3917aSvijay rai  */
530f4c3917aSvijay rai #define RTC
531f4c3917aSvijay rai #define CONFIG_RTC_DS1337               1
532f4c3917aSvijay rai #define CONFIG_SYS_I2C_RTC_ADDR         0x68
533f4c3917aSvijay rai 
534f4c3917aSvijay rai /*DVI encoder*/
535f4c3917aSvijay rai #define CONFIG_HDMI_ENCODER_I2C_ADDR  0x75
536f4c3917aSvijay rai #endif
537f4c3917aSvijay rai 
538f4c3917aSvijay rai /*
539f4c3917aSvijay rai  * eSPI - Enhanced SPI
540f4c3917aSvijay rai  */
541f4c3917aSvijay rai #define CONFIG_FSL_ESPI
542f4c3917aSvijay rai #define CONFIG_SPI_FLASH_STMICRO
5437172de33SZhiqiang Hou #define CONFIG_SPI_FLASH_BAR
544f4c3917aSvijay rai #define CONFIG_CMD_SF
545f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_SPEED         10000000
546f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_MODE          0
547f4c3917aSvijay rai #define CONFIG_ENV_SPI_BUS              0
548f4c3917aSvijay rai #define CONFIG_ENV_SPI_CS               0
549f4c3917aSvijay rai #define CONFIG_ENV_SPI_MAX_HZ           10000000
550f4c3917aSvijay rai #define CONFIG_ENV_SPI_MODE             0
551f4c3917aSvijay rai 
552f4c3917aSvijay rai /*
553f4c3917aSvijay rai  * General PCI
554f4c3917aSvijay rai  * Memory space is mapped 1-1, but I/O space must start from 0.
555f4c3917aSvijay rai  */
556f4c3917aSvijay rai 
557f4c3917aSvijay rai #ifdef CONFIG_PCI
558f4c3917aSvijay rai /* controller 1, direct to uli, tgtid 3, Base address 20000 */
559f4c3917aSvijay rai #ifdef CONFIG_PCIE1
560f4c3917aSvijay rai #define	CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
561f4c3917aSvijay rai #define	CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
562f4c3917aSvijay rai #define	CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
563f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
564f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
565f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
566f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
567f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
568f4c3917aSvijay rai #endif
569f4c3917aSvijay rai 
570f4c3917aSvijay rai /* controller 2, Slot 2, tgtid 2, Base address 201000 */
571f4c3917aSvijay rai #ifdef CONFIG_PCIE2
572f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_VIRT	0x90000000
573f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
574f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc10000000ull
575f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */
576f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
577f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
578f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
579f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
580f4c3917aSvijay rai #endif
581f4c3917aSvijay rai 
582f4c3917aSvijay rai /* controller 3, Slot 1, tgtid 1, Base address 202000 */
583f4c3917aSvijay rai #ifdef CONFIG_PCIE3
584f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_VIRT	0xa0000000
585f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
586f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc20000000ull
587f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_SIZE	0x10000000	/* 256M */
588f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
589f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
590f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
591f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
592f4c3917aSvijay rai #endif
593f4c3917aSvijay rai 
594f4c3917aSvijay rai /* controller 4, Base address 203000 */
595f4c3917aSvijay rai #ifdef CONFIG_PCIE4
596f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_VIRT	0xb0000000
597f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
598f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc30000000ull
599f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_SIZE	0x10000000	/* 256M */
600f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_VIRT	0xf8030000
601f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
602f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
603f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
604f4c3917aSvijay rai #endif
605f4c3917aSvijay rai 
606f4c3917aSvijay rai #define CONFIG_PCI_PNP			/* do pci plug-and-play */
607f4c3917aSvijay rai 
608f4c3917aSvijay rai #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
609f4c3917aSvijay rai #define CONFIG_DOS_PARTITION
610f4c3917aSvijay rai #endif	/* CONFIG_PCI */
611f4c3917aSvijay rai 
612f4c3917aSvijay rai /* SATA */
613f4c3917aSvijay rai #define CONFIG_FSL_SATA_V2
614f4c3917aSvijay rai #ifdef CONFIG_FSL_SATA_V2
615f4c3917aSvijay rai #define CONFIG_LIBATA
616f4c3917aSvijay rai #define CONFIG_FSL_SATA
617f4c3917aSvijay rai 
618f4c3917aSvijay rai #define CONFIG_SYS_SATA_MAX_DEVICE	1
619f4c3917aSvijay rai #define CONFIG_SATA1
620f4c3917aSvijay rai #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
621f4c3917aSvijay rai #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
622f4c3917aSvijay rai 
623f4c3917aSvijay rai #define CONFIG_LBA48
624f4c3917aSvijay rai #define CONFIG_CMD_SATA
625f4c3917aSvijay rai #define CONFIG_DOS_PARTITION
626f4c3917aSvijay rai #define CONFIG_CMD_EXT2
627f4c3917aSvijay rai #endif
628f4c3917aSvijay rai 
629f4c3917aSvijay rai /*
630f4c3917aSvijay rai * USB
631f4c3917aSvijay rai */
632f4c3917aSvijay rai #define CONFIG_HAS_FSL_DR_USB
633f4c3917aSvijay rai 
634f4c3917aSvijay rai #ifdef CONFIG_HAS_FSL_DR_USB
635f4c3917aSvijay rai #define CONFIG_USB_EHCI
636f4c3917aSvijay rai 
637f4c3917aSvijay rai #ifdef CONFIG_USB_EHCI
638f4c3917aSvijay rai #define CONFIG_CMD_USB
639f4c3917aSvijay rai #define CONFIG_USB_STORAGE
640f4c3917aSvijay rai #define CONFIG_USB_EHCI_FSL
641f4c3917aSvijay rai #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
642f4c3917aSvijay rai #define CONFIG_CMD_EXT2
643f4c3917aSvijay rai #endif
644f4c3917aSvijay rai #endif
645f4c3917aSvijay rai 
646f4c3917aSvijay rai #define CONFIG_MMC
647f4c3917aSvijay rai 
648f4c3917aSvijay rai #ifdef CONFIG_MMC
649f4c3917aSvijay rai #define CONFIG_FSL_ESDHC
650f4c3917aSvijay rai #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
651f4c3917aSvijay rai #define CONFIG_CMD_MMC
652f4c3917aSvijay rai #define CONFIG_GENERIC_MMC
653f4c3917aSvijay rai #define CONFIG_CMD_EXT2
654f4c3917aSvijay rai #define CONFIG_CMD_FAT
655f4c3917aSvijay rai #define CONFIG_DOS_PARTITION
656f4c3917aSvijay rai #endif
657f4c3917aSvijay rai 
658f4c3917aSvijay rai /* Qman/Bman */
659f4c3917aSvijay rai #ifndef CONFIG_NOBQFMAN
660f4c3917aSvijay rai #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
6612a8b3422SJeffrey Ladouceur #define CONFIG_SYS_BMAN_NUM_PORTALS	10
662f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
663f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
664f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
6653fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
6663fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
6673fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
6683fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
6693fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
6703fa66db4SJeffrey Ladouceur 					CONFIG_SYS_BMAN_CENA_SIZE)
6713fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
6723fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG	0xE08
6732a8b3422SJeffrey Ladouceur #define CONFIG_SYS_QMAN_NUM_PORTALS	10
674f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
675f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
676f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
6773fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
6783fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
6793fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
6803fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
6813fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
6823fa66db4SJeffrey Ladouceur 					CONFIG_SYS_QMAN_CENA_SIZE)
6833fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
6843fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
685f4c3917aSvijay rai 
686f4c3917aSvijay rai #define CONFIG_SYS_DPAA_FMAN
687f4c3917aSvijay rai #define CONFIG_SYS_DPAA_PME
688f4c3917aSvijay rai 
6894b6067aeSPriyanka Jain #if defined(CONFIG_T104xRDB) || defined(CONFIG_T104XD4RDB)
690f4c3917aSvijay rai #define CONFIG_QE
691f4c3917aSvijay rai #define CONFIG_U_QE
692099b86b7SPrabhakar Kushwaha #endif
693f4c3917aSvijay rai 
694f4c3917aSvijay rai /* Default address of microcode for the Linux Fman driver */
695f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH)
696f4c3917aSvijay rai /*
697f4c3917aSvijay rai  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
698f4c3917aSvijay rai  * env, so we got 0x110000.
699f4c3917aSvijay rai  */
700f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_IN_SPIFLASH
701f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
702f4c3917aSvijay rai #elif defined(CONFIG_SDCARD)
703f4c3917aSvijay rai /*
704f4c3917aSvijay rai  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
70518c01445SPrabhakar Kushwaha  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
70618c01445SPrabhakar Kushwaha  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
707f4c3917aSvijay rai  */
708f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
70918c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 0x820)
710f4c3917aSvijay rai #elif defined(CONFIG_NAND)
711f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
71218c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR	(5 * CONFIG_SYS_NAND_BLOCK_SIZE)
713f4c3917aSvijay rai #else
714f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
715f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR		0xEFF00000
71618c01445SPrabhakar Kushwaha #endif
71718c01445SPrabhakar Kushwaha 
7184b6067aeSPriyanka Jain #if defined(CONFIG_T104xRDB) || defined(CONFIG_T104XD4RDB)
71918c01445SPrabhakar Kushwaha #if defined(CONFIG_SPIFLASH)
72018c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR		0x130000
72118c01445SPrabhakar Kushwaha #elif defined(CONFIG_SDCARD)
72218c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR		(512 * 0x920)
72318c01445SPrabhakar Kushwaha #elif defined(CONFIG_NAND)
72418c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR		(7 * CONFIG_SYS_NAND_BLOCK_SIZE)
72518c01445SPrabhakar Kushwaha #else
726f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_ADDR		0xEFF10000
727f4c3917aSvijay rai #endif
72818c01445SPrabhakar Kushwaha #endif
72918c01445SPrabhakar Kushwaha 
73018c01445SPrabhakar Kushwaha 
731f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
732f4c3917aSvijay rai #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
733f4c3917aSvijay rai #endif /* CONFIG_NOBQFMAN */
734f4c3917aSvijay rai 
735f4c3917aSvijay rai #ifdef CONFIG_SYS_DPAA_FMAN
736f4c3917aSvijay rai #define CONFIG_FMAN_ENET
737f4c3917aSvijay rai #define CONFIG_PHY_VITESSE
738f4c3917aSvijay rai #define CONFIG_PHY_REALTEK
739f4c3917aSvijay rai #endif
740f4c3917aSvijay rai 
741f4c3917aSvijay rai #ifdef CONFIG_FMAN_ENET
742363fb32aSvijay rai #if defined(CONFIG_T1040RDB) || defined(CONFIG_T1042RDB)
743f4c3917aSvijay rai #define CONFIG_SYS_SGMII1_PHY_ADDR             0x03
744*94af6842SCodrin Ciubotariu #elif defined(CONFIG_T1040D4RDB)
745*94af6842SCodrin Ciubotariu #define CONFIG_SYS_SGMII1_PHY_ADDR             0x01
746*94af6842SCodrin Ciubotariu #elif defined(CONFIG_T1042D4RDB)
7474b6067aeSPriyanka Jain #define CONFIG_SYS_SGMII1_PHY_ADDR             0x02
7484b6067aeSPriyanka Jain #define CONFIG_SYS_SGMII2_PHY_ADDR             0x03
7494b6067aeSPriyanka Jain #define CONFIG_SYS_SGMII3_PHY_ADDR             0x01
750f4c3917aSvijay rai #endif
7514b6067aeSPriyanka Jain 
7524b6067aeSPriyanka Jain #ifdef CONFIG_T104XD4RDB
7534b6067aeSPriyanka Jain #define CONFIG_SYS_RGMII1_PHY_ADDR             0x04
7544b6067aeSPriyanka Jain #define CONFIG_SYS_RGMII2_PHY_ADDR             0x05
7554b6067aeSPriyanka Jain #else
756f4c3917aSvijay rai #define CONFIG_SYS_RGMII1_PHY_ADDR             0x01
757f4c3917aSvijay rai #define CONFIG_SYS_RGMII2_PHY_ADDR             0x02
7584b6067aeSPriyanka Jain #endif
759f4c3917aSvijay rai 
760db4a1767SCodrin Ciubotariu /* Enable VSC9953 L2 Switch driver on T1040 SoC */
7614b6067aeSPriyanka Jain #if defined(CONFIG_T1040RDB) || defined(CONFIG_T1040D4RDB)
762db4a1767SCodrin Ciubotariu #define CONFIG_VSC9953
76324a23debSCodrin Ciubotariu #define CONFIG_CMD_ETHSW
7644b6067aeSPriyanka Jain #ifdef CONFIG_T1040RDB
765db4a1767SCodrin Ciubotariu #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR	0x04
766db4a1767SCodrin Ciubotariu #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR	0x08
7674b6067aeSPriyanka Jain #else
7684b6067aeSPriyanka Jain #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR	0x08
7694b6067aeSPriyanka Jain #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR	0x0c
7704b6067aeSPriyanka Jain #endif
771db4a1767SCodrin Ciubotariu #endif
772db4a1767SCodrin Ciubotariu 
773f4c3917aSvijay rai #define CONFIG_MII		/* MII PHY management */
774f4c3917aSvijay rai #define CONFIG_ETHPRIME		"FM1@DTSEC4"
775f4c3917aSvijay rai #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
776f4c3917aSvijay rai #endif
777f4c3917aSvijay rai 
778f4c3917aSvijay rai /*
779f4c3917aSvijay rai  * Environment
780f4c3917aSvijay rai  */
781f4c3917aSvijay rai #define CONFIG_LOADS_ECHO		/* echo on for serial download */
782f4c3917aSvijay rai #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
783f4c3917aSvijay rai 
784f4c3917aSvijay rai /*
785f4c3917aSvijay rai  * Command line configuration.
786f4c3917aSvijay rai  */
787f4c3917aSvijay rai #ifdef CONFIG_T1042RDB_PI
788f4c3917aSvijay rai #define CONFIG_CMD_DATE
789f4c3917aSvijay rai #endif
790f4c3917aSvijay rai #define CONFIG_CMD_DHCP
791f4c3917aSvijay rai #define CONFIG_CMD_ERRATA
792f4c3917aSvijay rai #define CONFIG_CMD_GREPENV
793f4c3917aSvijay rai #define CONFIG_CMD_IRQ
794f4c3917aSvijay rai #define CONFIG_CMD_I2C
795f4c3917aSvijay rai #define CONFIG_CMD_MII
796f4c3917aSvijay rai #define CONFIG_CMD_PING
797f4c3917aSvijay rai #define CONFIG_CMD_REGINFO
798f4c3917aSvijay rai 
799f4c3917aSvijay rai #ifdef CONFIG_PCI
800f4c3917aSvijay rai #define CONFIG_CMD_PCI
801f4c3917aSvijay rai #endif
802f4c3917aSvijay rai 
803737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
804737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM
805737537efSRuchika Gupta #define CONFIG_CMD_HASH
806737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL
807737537efSRuchika Gupta #endif
808737537efSRuchika Gupta 
809f4c3917aSvijay rai /*
810f4c3917aSvijay rai  * Miscellaneous configurable options
811f4c3917aSvijay rai  */
812f4c3917aSvijay rai #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
813f4c3917aSvijay rai #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
814f4c3917aSvijay rai #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
815f4c3917aSvijay rai #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
816f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB
817f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
818f4c3917aSvijay rai #else
819f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
820f4c3917aSvijay rai #endif
821f4c3917aSvijay rai #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
822f4c3917aSvijay rai #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
823f4c3917aSvijay rai #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
824f4c3917aSvijay rai 
825f4c3917aSvijay rai /*
826f4c3917aSvijay rai  * For booting Linux, the board info and command line data
827f4c3917aSvijay rai  * have to be in the first 64 MB of memory, since this is
828f4c3917aSvijay rai  * the maximum mapped by the Linux kernel during initialization.
829f4c3917aSvijay rai  */
830f4c3917aSvijay rai #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
831f4c3917aSvijay rai #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
832f4c3917aSvijay rai 
833f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB
834f4c3917aSvijay rai #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
835f4c3917aSvijay rai #endif
836f4c3917aSvijay rai 
837f4c3917aSvijay rai /*
83868b74739SPrabhakar Kushwaha  * Dynamic MTD Partition support with mtdparts
83968b74739SPrabhakar Kushwaha  */
84068b74739SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH
84168b74739SPrabhakar Kushwaha #define CONFIG_MTD_DEVICE
84268b74739SPrabhakar Kushwaha #define CONFIG_MTD_PARTITIONS
84368b74739SPrabhakar Kushwaha #define CONFIG_CMD_MTDPARTS
84468b74739SPrabhakar Kushwaha #define CONFIG_FLASH_CFI_MTD
84568b74739SPrabhakar Kushwaha #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
84668b74739SPrabhakar Kushwaha 			"spi0=spife110000.0"
84768b74739SPrabhakar Kushwaha #define MTDPARTS_DEFAULT	"mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
84868b74739SPrabhakar Kushwaha 				"128k(dtb),96m(fs),-(user);"\
84968b74739SPrabhakar Kushwaha 				"fff800000.flash:2m(uboot),9m(kernel),"\
85068b74739SPrabhakar Kushwaha 				"128k(dtb),96m(fs),-(user);spife110000.0:" \
85168b74739SPrabhakar Kushwaha 				"2m(uboot),9m(kernel),128k(dtb),-(user)"
85268b74739SPrabhakar Kushwaha #endif
85368b74739SPrabhakar Kushwaha 
85468b74739SPrabhakar Kushwaha /*
855f4c3917aSvijay rai  * Environment Configuration
856f4c3917aSvijay rai  */
857f4c3917aSvijay rai #define CONFIG_ROOTPATH		"/opt/nfsroot"
858f4c3917aSvijay rai #define CONFIG_BOOTFILE		"uImage"
859f4c3917aSvijay rai #define CONFIG_UBOOTPATH	"u-boot.bin"	/* U-Boot image on TFTP server*/
860f4c3917aSvijay rai 
861f4c3917aSvijay rai /* default location for tftp and bootm */
862f4c3917aSvijay rai #define CONFIG_LOADADDR		1000000
863f4c3917aSvijay rai 
864f4c3917aSvijay rai #define CONFIG_BOOTDELAY	10	/*-1 disables auto-boot*/
865f4c3917aSvijay rai 
866f4c3917aSvijay rai #define CONFIG_BAUDRATE	115200
867f4c3917aSvijay rai 
868f4c3917aSvijay rai #define __USB_PHY_TYPE	utmi
869363fb32aSvijay rai #define RAMDISKFILE	"t104xrdb/ramdisk.uboot"
870f4c3917aSvijay rai 
871f4c3917aSvijay rai #ifdef CONFIG_T1040RDB
872f4c3917aSvijay rai #define FDTFILE		"t1040rdb/t1040rdb.dtb"
873363fb32aSvijay rai #elif defined(CONFIG_T1042RDB_PI)
874363fb32aSvijay rai #define FDTFILE		"t1042rdb_pi/t1042rdb_pi.dtb"
875363fb32aSvijay rai #elif defined(CONFIG_T1042RDB)
876363fb32aSvijay rai #define FDTFILE		"t1042rdb/t1042rdb.dtb"
8774b6067aeSPriyanka Jain #elif defined(CONFIG_T1040D4RDB)
8784b6067aeSPriyanka Jain #define FDTFILE		"t1042rdb/t1040d4rdb.dtb"
8794b6067aeSPriyanka Jain #elif defined(CONFIG_T1042D4RDB)
8804b6067aeSPriyanka Jain #define FDTFILE		"t1042rdb/t1042d4rdb.dtb"
881f4c3917aSvijay rai #endif
882f4c3917aSvijay rai 
883cf8ddacfSJason Jin #ifdef CONFIG_FSL_DIU_FB
884cf8ddacfSJason Jin #define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
885cf8ddacfSJason Jin #else
886cf8ddacfSJason Jin #define DIU_ENVIRONMENT
887cf8ddacfSJason Jin #endif
888cf8ddacfSJason Jin 
889f4c3917aSvijay rai #define	CONFIG_EXTRA_ENV_SETTINGS				\
890f4c3917aSvijay rai 	"hwconfig=fsl_ddr:bank_intlv=cs0_cs1;"			\
891f4c3917aSvijay rai 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
892f4c3917aSvijay rai 	"usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
893f4c3917aSvijay rai 	"netdev=eth0\0"						\
894cf8ddacfSJason Jin 	"video-mode=" __stringify(DIU_ENVIRONMENT) "\0"		\
895f4c3917aSvijay rai 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
896f4c3917aSvijay rai 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
897f4c3917aSvijay rai 	"tftpflash=tftpboot $loadaddr $uboot && "		\
898f4c3917aSvijay rai 	"protect off $ubootaddr +$filesize && "			\
899f4c3917aSvijay rai 	"erase $ubootaddr +$filesize && "			\
900f4c3917aSvijay rai 	"cp.b $loadaddr $ubootaddr $filesize && "		\
901f4c3917aSvijay rai 	"protect on $ubootaddr +$filesize && "			\
902f4c3917aSvijay rai 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
903f4c3917aSvijay rai 	"consoledev=ttyS0\0"					\
904f4c3917aSvijay rai 	"ramdiskaddr=2000000\0"					\
905f4c3917aSvijay rai 	"ramdiskfile=" __stringify(RAMDISKFILE) "\0"		\
906f4c3917aSvijay rai 	"fdtaddr=c00000\0"					\
907f4c3917aSvijay rai 	"fdtfile=" __stringify(FDTFILE) "\0"			\
9083246584dSKim Phillips 	"bdev=sda3\0"
909f4c3917aSvijay rai 
910f4c3917aSvijay rai #define CONFIG_LINUX                       \
911f4c3917aSvijay rai 	"setenv bootargs root=/dev/ram rw "            \
912f4c3917aSvijay rai 	"console=$consoledev,$baudrate $othbootargs;"  \
913f4c3917aSvijay rai 	"setenv ramdiskaddr 0x02000000;"               \
914f4c3917aSvijay rai 	"setenv fdtaddr 0x00c00000;"		       \
915f4c3917aSvijay rai 	"setenv loadaddr 0x1000000;"		       \
916f4c3917aSvijay rai 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
917f4c3917aSvijay rai 
918f4c3917aSvijay rai #define CONFIG_HDBOOT					\
919f4c3917aSvijay rai 	"setenv bootargs root=/dev/$bdev rw "		\
920f4c3917aSvijay rai 	"console=$consoledev,$baudrate $othbootargs;"	\
921f4c3917aSvijay rai 	"tftp $loadaddr $bootfile;"			\
922f4c3917aSvijay rai 	"tftp $fdtaddr $fdtfile;"			\
923f4c3917aSvijay rai 	"bootm $loadaddr - $fdtaddr"
924f4c3917aSvijay rai 
925f4c3917aSvijay rai #define CONFIG_NFSBOOTCOMMAND			\
926f4c3917aSvijay rai 	"setenv bootargs root=/dev/nfs rw "	\
927f4c3917aSvijay rai 	"nfsroot=$serverip:$rootpath "		\
928f4c3917aSvijay rai 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
929f4c3917aSvijay rai 	"console=$consoledev,$baudrate $othbootargs;"	\
930f4c3917aSvijay rai 	"tftp $loadaddr $bootfile;"		\
931f4c3917aSvijay rai 	"tftp $fdtaddr $fdtfile;"		\
932f4c3917aSvijay rai 	"bootm $loadaddr - $fdtaddr"
933f4c3917aSvijay rai 
934f4c3917aSvijay rai #define CONFIG_RAMBOOTCOMMAND				\
935f4c3917aSvijay rai 	"setenv bootargs root=/dev/ram rw "		\
936f4c3917aSvijay rai 	"console=$consoledev,$baudrate $othbootargs;"	\
937f4c3917aSvijay rai 	"tftp $ramdiskaddr $ramdiskfile;"		\
938f4c3917aSvijay rai 	"tftp $loadaddr $bootfile;"			\
939f4c3917aSvijay rai 	"tftp $fdtaddr $fdtfile;"			\
940f4c3917aSvijay rai 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
941f4c3917aSvijay rai 
942f4c3917aSvijay rai #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
943f4c3917aSvijay rai 
944f4c3917aSvijay rai #ifdef CONFIG_SECURE_BOOT
945f4c3917aSvijay rai #include <asm/fsl_secure_boot.h>
946789490b6SRuchika Gupta #define CONFIG_CMD_BLOB
947f4c3917aSvijay rai #endif
948f4c3917aSvijay rai 
949f4c3917aSvijay rai #endif	/* __CONFIG_H */
950