xref: /rk3399_rockchip-uboot/include/configs/T104xRDB.h (revision 78e5699523ca305e55813683e4e30257c900458d)
1f4c3917aSvijay rai /*
2f4c3917aSvijay rai + * Copyright 2014 Freescale Semiconductor, Inc.
3f4c3917aSvijay rai + *
4f4c3917aSvijay rai + * SPDX-License-Identifier:     GPL-2.0+
5f4c3917aSvijay rai + */
6f4c3917aSvijay rai 
7f4c3917aSvijay rai #ifndef __CONFIG_H
8f4c3917aSvijay rai #define __CONFIG_H
9f4c3917aSvijay rai 
10f4c3917aSvijay rai /*
11f4c3917aSvijay rai  * T104x RDB board configuration file
12f4c3917aSvijay rai  */
139f074e67SPrabhakar Kushwaha #define CONFIG_E500			/* BOOKE e500 family */
149f074e67SPrabhakar Kushwaha #include <asm/config_mpc85xx.h>
159f074e67SPrabhakar Kushwaha 
16f4c3917aSvijay rai #ifdef CONFIG_RAMBOOT_PBL
17aa36c84eSSumit Garg 
18aa36c84eSSumit Garg #ifndef CONFIG_SECURE_BOOT
1918c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg
20aa36c84eSSumit Garg #else
21aa36c84eSSumit Garg #define CONFIG_SYS_FSL_PBL_PBI \
22aa36c84eSSumit Garg 		$(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg
23aa36c84eSSumit Garg #endif
24aa36c84eSSumit Garg 
2518c01445SPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE
2618c01445SPrabhakar Kushwaha #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
2718c01445SPrabhakar Kushwaha #define CONFIG_FSL_LAW                 /* Use common FSL init code */
28ce249d95STang Yuantian #define CONFIG_SYS_TEXT_BASE		0x30001000
2918c01445SPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
3018c01445SPrabhakar Kushwaha #define CONFIG_SPL_PAD_TO		0x40000
3118c01445SPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE		0x28000
3218c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
3318c01445SPrabhakar Kushwaha #define CONFIG_SPL_SKIP_RELOCATE
3418c01445SPrabhakar Kushwaha #define CONFIG_SPL_COMMON_INIT_DDR
3518c01445SPrabhakar Kushwaha #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
3618c01445SPrabhakar Kushwaha #define CONFIG_SYS_NO_FLASH
3718c01445SPrabhakar Kushwaha #endif
3818c01445SPrabhakar Kushwaha #define RESET_VECTOR_OFFSET		0x27FFC
3918c01445SPrabhakar Kushwaha #define BOOT_PAGE_OFFSET		0x27000
4018c01445SPrabhakar Kushwaha 
4118c01445SPrabhakar Kushwaha #ifdef CONFIG_NAND
42aa36c84eSSumit Garg #ifdef CONFIG_SECURE_BOOT
43aa36c84eSSumit Garg #define CONFIG_U_BOOT_HDR_SIZE		(16 << 10)
44aa36c84eSSumit Garg /*
45aa36c84eSSumit Garg  * HDR would be appended at end of image and copied to DDR along
46aa36c84eSSumit Garg  * with U-Boot image.
47aa36c84eSSumit Garg  */
48aa36c84eSSumit Garg #define CONFIG_SYS_NAND_U_BOOT_SIZE	((768 << 10) + \
49aa36c84eSSumit Garg 					 CONFIG_U_BOOT_HDR_SIZE)
50aa36c84eSSumit Garg #else
5118c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
52aa36c84eSSumit Garg #endif
53ce249d95STang Yuantian #define CONFIG_SYS_NAND_U_BOOT_DST	0x30000000
54ce249d95STang Yuantian #define CONFIG_SYS_NAND_U_BOOT_START	0x30000000
5518c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
5618c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
576fcddd09SYork Sun #ifdef CONFIG_TARGET_T1040RDB
58ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \
59ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040_nand_rcw.cfg
60ec90ac73SZhao Qiang #endif
6155ed8ae3SYork Sun #ifdef CONFIG_TARGET_T1042RDB_PI
62ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \
63ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_nand_rcw.cfg
64ec90ac73SZhao Qiang #endif
650167369cSYork Sun #ifdef CONFIG_TARGET_T1042RDB
66ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \
67ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_nand_rcw.cfg
68ec90ac73SZhao Qiang #endif
69a016735cSYork Sun #ifdef CONFIG_TARGET_T1040D4RDB
70ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \
71ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040d4_nand_rcw.cfg
72ec90ac73SZhao Qiang #endif
73319ed24aSYork Sun #ifdef CONFIG_TARGET_T1042D4RDB
74ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \
75ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042d4_nand_rcw.cfg
76ec90ac73SZhao Qiang #endif
7718c01445SPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT
7818c01445SPrabhakar Kushwaha #endif
7918c01445SPrabhakar Kushwaha 
8018c01445SPrabhakar Kushwaha #ifdef CONFIG_SPIFLASH
81ce249d95STang Yuantian #define	CONFIG_RESET_VECTOR_ADDRESS		0x30000FFC
8218c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_FLASH_MINIMAL
8318c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
84ce249d95STang Yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x30000000)
85ce249d95STang Yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x30000000)
8618c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(256 << 10)
8718c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
8818c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD
8918c01445SPrabhakar Kushwaha #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
9018c01445SPrabhakar Kushwaha #endif
916fcddd09SYork Sun #ifdef CONFIG_TARGET_T1040RDB
92ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \
93ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040_spi_rcw.cfg
94ec90ac73SZhao Qiang #endif
9555ed8ae3SYork Sun #ifdef CONFIG_TARGET_T1042RDB_PI
96ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \
97ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_spi_rcw.cfg
98ec90ac73SZhao Qiang #endif
990167369cSYork Sun #ifdef CONFIG_TARGET_T1042RDB
100ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \
101ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_spi_rcw.cfg
102ec90ac73SZhao Qiang #endif
103a016735cSYork Sun #ifdef CONFIG_TARGET_T1040D4RDB
104ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \
105ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040d4_spi_rcw.cfg
106ec90ac73SZhao Qiang #endif
107319ed24aSYork Sun #ifdef CONFIG_TARGET_T1042D4RDB
108ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \
109ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042d4_spi_rcw.cfg
110ec90ac73SZhao Qiang #endif
11118c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_BOOT
11218c01445SPrabhakar Kushwaha #endif
11318c01445SPrabhakar Kushwaha 
11418c01445SPrabhakar Kushwaha #ifdef CONFIG_SDCARD
115ce249d95STang Yuantian #define	CONFIG_RESET_VECTOR_ADDRESS		0x30000FFC
11618c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_MINIMAL
11718c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
118ce249d95STang Yuantian #define CONFIG_SYS_MMC_U_BOOT_DST	(0x30000000)
119ce249d95STang Yuantian #define CONFIG_SYS_MMC_U_BOOT_START	(0x30000000)
12018c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_OFFS	(260 << 10)
12118c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
12218c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD
12318c01445SPrabhakar Kushwaha #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
12418c01445SPrabhakar Kushwaha #endif
1256fcddd09SYork Sun #ifdef CONFIG_TARGET_T1040RDB
126ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \
127ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040_sd_rcw.cfg
128ec90ac73SZhao Qiang #endif
12955ed8ae3SYork Sun #ifdef CONFIG_TARGET_T1042RDB_PI
130ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \
131ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_sd_rcw.cfg
132ec90ac73SZhao Qiang #endif
1330167369cSYork Sun #ifdef CONFIG_TARGET_T1042RDB
134ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \
135ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_sd_rcw.cfg
136ec90ac73SZhao Qiang #endif
137a016735cSYork Sun #ifdef CONFIG_TARGET_T1040D4RDB
138ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \
139ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040d4_sd_rcw.cfg
140ec90ac73SZhao Qiang #endif
141319ed24aSYork Sun #ifdef CONFIG_TARGET_T1042D4RDB
142ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \
143ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042d4_sd_rcw.cfg
144ec90ac73SZhao Qiang #endif
14518c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_BOOT
14618c01445SPrabhakar Kushwaha #endif
14718c01445SPrabhakar Kushwaha 
148f4c3917aSvijay rai #endif
149f4c3917aSvijay rai 
150f4c3917aSvijay rai /* High Level Configuration Options */
151f4c3917aSvijay rai #define CONFIG_BOOKE
152f4c3917aSvijay rai #define CONFIG_E500MC			/* BOOKE e500mc family */
153f4c3917aSvijay rai #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
154f4c3917aSvijay rai #define CONFIG_MP			/* support multiple processors */
155f4c3917aSvijay rai 
1565303a3deSTang Yuantian /* support deep sleep */
1575303a3deSTang Yuantian #define CONFIG_DEEP_SLEEP
15800233528STang Yuantian #if defined(CONFIG_DEEP_SLEEP)
15900233528STang Yuantian #define CONFIG_BOARD_EARLY_INIT_F
16000233528STang Yuantian #endif
1615303a3deSTang Yuantian 
162f4c3917aSvijay rai #ifndef CONFIG_SYS_TEXT_BASE
163f4c3917aSvijay rai #define CONFIG_SYS_TEXT_BASE	0xeff40000
164f4c3917aSvijay rai #endif
165f4c3917aSvijay rai 
166f4c3917aSvijay rai #ifndef CONFIG_RESET_VECTOR_ADDRESS
167f4c3917aSvijay rai #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
168f4c3917aSvijay rai #endif
169f4c3917aSvijay rai 
170f4c3917aSvijay rai #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
171f4c3917aSvijay rai #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
172f4c3917aSvijay rai #define CONFIG_FSL_IFC			/* Enable IFC Support */
173737537efSRuchika Gupta #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
174f4c3917aSvijay rai #define CONFIG_PCI_INDIRECT_BRIDGE
175b38eaec5SRobert P. J. Day #define CONFIG_PCIE1			/* PCIE controller 1 */
176b38eaec5SRobert P. J. Day #define CONFIG_PCIE2			/* PCIE controller 2 */
177b38eaec5SRobert P. J. Day #define CONFIG_PCIE3			/* PCIE controller 3 */
178b38eaec5SRobert P. J. Day #define CONFIG_PCIE4			/* PCIE controller 4 */
179f4c3917aSvijay rai 
180f4c3917aSvijay rai #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
181f4c3917aSvijay rai #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
182f4c3917aSvijay rai 
183f4c3917aSvijay rai #define CONFIG_FSL_LAW			/* Use common FSL init code */
184f4c3917aSvijay rai 
185f4c3917aSvijay rai #define CONFIG_ENV_OVERWRITE
186f4c3917aSvijay rai 
18718c01445SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH
188f4c3917aSvijay rai #define CONFIG_FLASH_CFI_DRIVER
189f4c3917aSvijay rai #define CONFIG_SYS_FLASH_CFI
190f4c3917aSvijay rai #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
191f4c3917aSvijay rai #endif
192f4c3917aSvijay rai 
193f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH)
194f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC
195f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_SPI_FLASH
196f4c3917aSvijay rai #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
197f4c3917aSvijay rai #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
198f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE            0x10000
199f4c3917aSvijay rai #elif defined(CONFIG_SDCARD)
200f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC
201f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_MMC
202f4c3917aSvijay rai #define CONFIG_SYS_MMC_ENV_DEV          0
203f4c3917aSvijay rai #define CONFIG_ENV_SIZE			0x2000
20418c01445SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET		(512 * 0x800)
205f4c3917aSvijay rai #elif defined(CONFIG_NAND)
206aa36c84eSSumit Garg #ifdef CONFIG_SECURE_BOOT
207aa36c84eSSumit Garg #define CONFIG_RAMBOOT_NAND
208aa36c84eSSumit Garg #define CONFIG_BOOTSCRIPT_COPY_RAM
209aa36c84eSSumit Garg #endif
210f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC
211f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_NAND
21218c01445SPrabhakar Kushwaha #define CONFIG_ENV_SIZE			0x2000
213f4c3917aSvijay rai #define CONFIG_ENV_OFFSET		(3 * CONFIG_SYS_NAND_BLOCK_SIZE)
214f4c3917aSvijay rai #else
215f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_FLASH
216f4c3917aSvijay rai #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
217f4c3917aSvijay rai #define CONFIG_ENV_SIZE		0x2000
218f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
219f4c3917aSvijay rai #endif
220f4c3917aSvijay rai 
221f4c3917aSvijay rai #define CONFIG_SYS_CLK_FREQ	100000000
222f4c3917aSvijay rai #define CONFIG_DDR_CLK_FREQ	66666666
223f4c3917aSvijay rai 
224f4c3917aSvijay rai /*
225f4c3917aSvijay rai  * These can be toggled for performance analysis, otherwise use default.
226f4c3917aSvijay rai  */
227f4c3917aSvijay rai #define CONFIG_SYS_CACHE_STASHING
228f4c3917aSvijay rai #define CONFIG_BACKSIDE_L2_CACHE
229f4c3917aSvijay rai #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
230f4c3917aSvijay rai #define CONFIG_BTB			/* toggle branch predition */
231f4c3917aSvijay rai #define CONFIG_DDR_ECC
232f4c3917aSvijay rai #ifdef CONFIG_DDR_ECC
233f4c3917aSvijay rai #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
234f4c3917aSvijay rai #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
235f4c3917aSvijay rai #endif
236f4c3917aSvijay rai 
237f4c3917aSvijay rai #define CONFIG_ENABLE_36BIT_PHYS
238f4c3917aSvijay rai 
239f4c3917aSvijay rai #define CONFIG_ADDR_MAP
240f4c3917aSvijay rai #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
241f4c3917aSvijay rai 
242f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
243f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_END		0x00400000
244f4c3917aSvijay rai #define CONFIG_SYS_ALT_MEMTEST
245f4c3917aSvijay rai #define CONFIG_PANIC_HANG	/* do not reset board on panic */
246f4c3917aSvijay rai 
247f4c3917aSvijay rai /*
248f4c3917aSvijay rai  *  Config the L3 Cache as L3 SRAM
249f4c3917aSvijay rai  */
250f4c3917aSvijay rai #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
251aa36c84eSSumit Garg /*
252aa36c84eSSumit Garg  * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
253aa36c84eSSumit Garg  * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
254aa36c84eSSumit Garg  * (CONFIG_SYS_INIT_L3_VADDR) will be different.
255aa36c84eSSumit Garg  */
256aa36c84eSSumit Garg #define CONFIG_SYS_INIT_L3_VADDR	0xFFFC0000
25718c01445SPrabhakar Kushwaha #define CONFIG_SYS_L3_SIZE		256 << 10
258aa36c84eSSumit Garg #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
25918c01445SPrabhakar Kushwaha #ifdef CONFIG_RAMBOOT_PBL
26018c01445SPrabhakar Kushwaha #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
26118c01445SPrabhakar Kushwaha #endif
26218c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
26318c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_SIZE	(30 << 10)
26418c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
26518c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
266f4c3917aSvijay rai 
267f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR		0xf0000000
268f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
269f4c3917aSvijay rai 
270f4c3917aSvijay rai /*
271f4c3917aSvijay rai  * DDR Setup
272f4c3917aSvijay rai  */
273f4c3917aSvijay rai #define CONFIG_VERY_BIG_RAM
274f4c3917aSvijay rai #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
275f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
276f4c3917aSvijay rai 
277f4c3917aSvijay rai /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
278f4c3917aSvijay rai #define CONFIG_DIMM_SLOTS_PER_CTLR	1
279f4c3917aSvijay rai #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
280f4c3917aSvijay rai 
281f4c3917aSvijay rai #define CONFIG_DDR_SPD
2824b6067aeSPriyanka Jain #ifndef CONFIG_SYS_FSL_DDR4
283f4c3917aSvijay rai #define CONFIG_SYS_FSL_DDR3
2844b6067aeSPriyanka Jain #endif
285f4c3917aSvijay rai 
286f4c3917aSvijay rai #define CONFIG_SYS_SPD_BUS_NUM	0
287f4c3917aSvijay rai #define SPD_EEPROM_ADDRESS	0x51
288f4c3917aSvijay rai 
289f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
290f4c3917aSvijay rai 
291f4c3917aSvijay rai /*
292f4c3917aSvijay rai  * IFC Definitions
293f4c3917aSvijay rai  */
294f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE	0xe8000000
295f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
296f4c3917aSvijay rai 
297f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR_EXT	(0xf)
298f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
299f4c3917aSvijay rai 				CSPR_PORT_SIZE_16 | \
300f4c3917aSvijay rai 				CSPR_MSEL_NOR | \
301f4c3917aSvijay rai 				CSPR_V)
302f4c3917aSvijay rai #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
303377ffcfaSSandeep Singh 
304377ffcfaSSandeep Singh /*
305377ffcfaSSandeep Singh  * TDM Definition
306377ffcfaSSandeep Singh  */
307377ffcfaSSandeep Singh #define T1040_TDM_QUIRK_CCSR_BASE	0xfe000000
308377ffcfaSSandeep Singh 
309f4c3917aSvijay rai /* NOR Flash Timing Params */
310f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
311f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
312f4c3917aSvijay rai 				FTIM0_NOR_TEADC(0x5) | \
313f4c3917aSvijay rai 				FTIM0_NOR_TEAHC(0x5))
314f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
315f4c3917aSvijay rai 				FTIM1_NOR_TRAD_NOR(0x1A) |\
316f4c3917aSvijay rai 				FTIM1_NOR_TSEQRAD_NOR(0x13))
317f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
318f4c3917aSvijay rai 				FTIM2_NOR_TCH(0x4) | \
319f4c3917aSvijay rai 				FTIM2_NOR_TWPH(0x0E) | \
320f4c3917aSvijay rai 				FTIM2_NOR_TWP(0x1c))
321f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM3	0x0
322f4c3917aSvijay rai 
323f4c3917aSvijay rai #define CONFIG_SYS_FLASH_QUIET_TEST
324f4c3917aSvijay rai #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
325f4c3917aSvijay rai 
326f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
327f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
328f4c3917aSvijay rai #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
329f4c3917aSvijay rai #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
330f4c3917aSvijay rai 
331f4c3917aSvijay rai #define CONFIG_SYS_FLASH_EMPTY_INFO
332f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
333f4c3917aSvijay rai 
334f4c3917aSvijay rai /* CPLD on IFC */
33555153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_MASK			0x3F
33655153d6cSPrabhakar Kushwaha #define CPLD_BANK_SEL_MASK		0x07
33755153d6cSPrabhakar Kushwaha #define CPLD_BANK_OVERRIDE		0x40
33855153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_ALTBANK		0x44 /* BANK OR | BANK 4 */
33955153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_DFLTBANK		0x40 /* BANK OR | BANK0 */
34055153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_RESET		0xFF
34155153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_SHIFT		0x03
3424b6067aeSPriyanka Jain 
34355ed8ae3SYork Sun #if defined(CONFIG_TARGET_T1042RDB_PI)
344cf8ddacfSJason Jin #define CPLD_DIU_SEL_DFP		0x80
345319ed24aSYork Sun #elif defined(CONFIG_TARGET_T1042D4RDB)
3464b6067aeSPriyanka Jain #define CPLD_DIU_SEL_DFP		0xc0
3474b6067aeSPriyanka Jain #endif
3484b6067aeSPriyanka Jain 
349a016735cSYork Sun #if defined(CONFIG_TARGET_T1040D4RDB)
3504b6067aeSPriyanka Jain #define CPLD_INT_MASK_ALL		0xFF
3514b6067aeSPriyanka Jain #define CPLD_INT_MASK_THERM		0x80
3524b6067aeSPriyanka Jain #define CPLD_INT_MASK_DVI_DFP		0x40
3534b6067aeSPriyanka Jain #define CPLD_INT_MASK_QSGMII1		0x20
3544b6067aeSPriyanka Jain #define CPLD_INT_MASK_QSGMII2		0x10
3554b6067aeSPriyanka Jain #define CPLD_INT_MASK_SGMI1		0x08
3564b6067aeSPriyanka Jain #define CPLD_INT_MASK_SGMI2		0x04
3574b6067aeSPriyanka Jain #define CPLD_INT_MASK_TDMR1		0x02
3584b6067aeSPriyanka Jain #define CPLD_INT_MASK_TDMR2		0x01
359cf8ddacfSJason Jin #endif
36055153d6cSPrabhakar Kushwaha 
361f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE	0xffdf0000
362f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_CPLD_BASE)
363f4c3917aSvijay rai #define CONFIG_SYS_CSPR2_EXT	(0xf)
364f4c3917aSvijay rai #define CONFIG_SYS_CSPR2	(CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
365f4c3917aSvijay rai 				| CSPR_PORT_SIZE_8 \
366f4c3917aSvijay rai 				| CSPR_MSEL_GPCM \
367f4c3917aSvijay rai 				| CSPR_V)
368f4c3917aSvijay rai #define CONFIG_SYS_AMASK2	IFC_AMASK(64*1024)
369f4c3917aSvijay rai #define CONFIG_SYS_CSOR2	0x0
370f4c3917aSvijay rai /* CPLD Timing parameters for IFC CS2 */
371f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
372f4c3917aSvijay rai 					FTIM0_GPCM_TEADC(0x0e) | \
373f4c3917aSvijay rai 					FTIM0_GPCM_TEAHC(0x0e))
374f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM1		(FTIM1_GPCM_TACO(0x0e) | \
375f4c3917aSvijay rai 					FTIM1_GPCM_TRAD(0x1f))
376f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
377de519163SShaohui Xie 					FTIM2_GPCM_TCH(0x8) | \
378f4c3917aSvijay rai 					FTIM2_GPCM_TWP(0x1f))
379f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM3		0x0
380f4c3917aSvijay rai 
381f4c3917aSvijay rai /* NAND Flash on IFC */
382f4c3917aSvijay rai #define CONFIG_NAND_FSL_IFC
383f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE		0xff800000
384f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
385f4c3917aSvijay rai 
386f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
387f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
388f4c3917aSvijay rai 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
389f4c3917aSvijay rai 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
390f4c3917aSvijay rai 				| CSPR_V)
391f4c3917aSvijay rai #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
392f4c3917aSvijay rai 
393f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
394f4c3917aSvijay rai 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
395f4c3917aSvijay rai 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
396f4c3917aSvijay rai 				| CSOR_NAND_RAL_3	/* RAL = 3Byes */ \
397f4c3917aSvijay rai 				| CSOR_NAND_PGS_4K	/* Page Size = 4K */ \
398f4c3917aSvijay rai 				| CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
399f4c3917aSvijay rai 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
400f4c3917aSvijay rai 
401f4c3917aSvijay rai #define CONFIG_SYS_NAND_ONFI_DETECTION
402f4c3917aSvijay rai 
403f4c3917aSvijay rai /* ONFI NAND Flash mode0 Timing Params */
404f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
405f4c3917aSvijay rai 					FTIM0_NAND_TWP(0x18)   | \
406f4c3917aSvijay rai 					FTIM0_NAND_TWCHT(0x07) | \
407f4c3917aSvijay rai 					FTIM0_NAND_TWH(0x0a))
408f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
409f4c3917aSvijay rai 					FTIM1_NAND_TWBE(0x39)  | \
410f4c3917aSvijay rai 					FTIM1_NAND_TRR(0x0e)   | \
411f4c3917aSvijay rai 					FTIM1_NAND_TRP(0x18))
412f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
413f4c3917aSvijay rai 					FTIM2_NAND_TREH(0x0a) | \
414f4c3917aSvijay rai 					FTIM2_NAND_TWHRE(0x1e))
415f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM3		0x0
416f4c3917aSvijay rai 
417f4c3917aSvijay rai #define CONFIG_SYS_NAND_DDR_LAW		11
418f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
419f4c3917aSvijay rai #define CONFIG_SYS_MAX_NAND_DEVICE	1
420f4c3917aSvijay rai #define CONFIG_CMD_NAND
421f4c3917aSvijay rai 
422f4c3917aSvijay rai #define CONFIG_SYS_NAND_BLOCK_SIZE	(512 * 1024)
423f4c3917aSvijay rai 
424f4c3917aSvijay rai #if defined(CONFIG_NAND)
425f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
426f4c3917aSvijay rai #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
427f4c3917aSvijay rai #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
428f4c3917aSvijay rai #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
429f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
430f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
431f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
432f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
433f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR_CSPR_EXT
434f4c3917aSvijay rai #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR_CSPR
435f4c3917aSvijay rai #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
436f4c3917aSvijay rai #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
437f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
438f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
439f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
440f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
441f4c3917aSvijay rai #else
442f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR_CSPR_EXT
443f4c3917aSvijay rai #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR_CSPR
444f4c3917aSvijay rai #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
445f4c3917aSvijay rai #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
446f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
447f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
448f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
449f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
450f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NAND_CSPR_EXT
451f4c3917aSvijay rai #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
452f4c3917aSvijay rai #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
453f4c3917aSvijay rai #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
454f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
455f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
456f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
457f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
458f4c3917aSvijay rai #endif
459f4c3917aSvijay rai 
46018c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
46118c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
46218c01445SPrabhakar Kushwaha #else
46318c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
46418c01445SPrabhakar Kushwaha #endif
465f4c3917aSvijay rai 
466f4c3917aSvijay rai #if defined(CONFIG_RAMBOOT_PBL)
467f4c3917aSvijay rai #define CONFIG_SYS_RAMBOOT
468f4c3917aSvijay rai #endif
469f4c3917aSvijay rai 
4709f074e67SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_ERRATUM_A008044
4719f074e67SPrabhakar Kushwaha #if defined(CONFIG_NAND)
4729f074e67SPrabhakar Kushwaha #define CONFIG_A008044_WORKAROUND
4739f074e67SPrabhakar Kushwaha #endif
4749f074e67SPrabhakar Kushwaha #endif
4759f074e67SPrabhakar Kushwaha 
476f4c3917aSvijay rai #define CONFIG_BOARD_EARLY_INIT_R
477f4c3917aSvijay rai #define CONFIG_MISC_INIT_R
478f4c3917aSvijay rai 
479f4c3917aSvijay rai #define CONFIG_HWCONFIG
480f4c3917aSvijay rai 
481f4c3917aSvijay rai /* define to use L1 as initial stack */
482f4c3917aSvijay rai #define CONFIG_L1_INIT_RAM
483f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_LOCK
484f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
485f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
486b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe03c000
487f4c3917aSvijay rai /* The assembler doesn't like typecast */
488f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
489f4c3917aSvijay rai 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
490f4c3917aSvijay rai 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
491f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
492f4c3917aSvijay rai 
493f4c3917aSvijay rai #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
494f4c3917aSvijay rai 					GENERATED_GBL_DATA_SIZE)
495f4c3917aSvijay rai #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
496f4c3917aSvijay rai 
4979307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
498f4c3917aSvijay rai #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
499f4c3917aSvijay rai 
500f4c3917aSvijay rai /* Serial Port - controlled on board with jumper J8
501f4c3917aSvijay rai  * open - index 2
502f4c3917aSvijay rai  * shorted - index 1
503f4c3917aSvijay rai  */
504f4c3917aSvijay rai #define CONFIG_CONS_INDEX	1
505f4c3917aSvijay rai #define CONFIG_SYS_NS16550_SERIAL
506f4c3917aSvijay rai #define CONFIG_SYS_NS16550_REG_SIZE	1
507f4c3917aSvijay rai #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
508f4c3917aSvijay rai 
509f4c3917aSvijay rai #define CONFIG_SYS_BAUDRATE_TABLE	\
510f4c3917aSvijay rai 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
511f4c3917aSvijay rai 
512f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
513f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
514f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
515f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
516f4c3917aSvijay rai 
517319ed24aSYork Sun #if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB)
518cf8ddacfSJason Jin /* Video */
519cf8ddacfSJason Jin #define CONFIG_FSL_DIU_FB
520cf8ddacfSJason Jin 
521cf8ddacfSJason Jin #ifdef CONFIG_FSL_DIU_FB
522cf8ddacfSJason Jin #define CONFIG_FSL_DIU_CH7301
523cf8ddacfSJason Jin #define CONFIG_SYS_DIU_ADDR	(CONFIG_SYS_CCSRBAR + 0x180000)
524cf8ddacfSJason Jin #define CONFIG_CMD_BMP
525cf8ddacfSJason Jin #define CONFIG_VIDEO_LOGO
526cf8ddacfSJason Jin #define CONFIG_VIDEO_BMP_LOGO
527cf8ddacfSJason Jin #endif
528cf8ddacfSJason Jin #endif
529cf8ddacfSJason Jin 
530f4c3917aSvijay rai /* I2C */
531f4c3917aSvijay rai #define CONFIG_SYS_I2C
532f4c3917aSvijay rai #define CONFIG_SYS_I2C_FSL		/* Use FSL common I2C driver */
533f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SPEED	400000	/* I2C speed in Hz */
534b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED	400000
535b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SPEED	400000
536b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SPEED	400000
537f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
538f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
539b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SLAVE	0x7F
540b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SLAVE	0x7F
541f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
542b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
543b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_OFFSET	0x119000
544b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_OFFSET	0x119100
545f4c3917aSvijay rai 
546f4c3917aSvijay rai /* I2C bus multiplexer */
547f4c3917aSvijay rai #define I2C_MUX_PCA_ADDR                0x70
548f4c3917aSvijay rai #define I2C_MUX_CH_DEFAULT      0x8
549f4c3917aSvijay rai 
550*78e56995SYork Sun #if defined(CONFIG_TARGET_T1042RDB_PI)	|| \
551*78e56995SYork Sun 	defined(CONFIG_TARGET_T1040D4RDB)	|| \
552*78e56995SYork Sun 	defined(CONFIG_TARGET_T1042D4RDB)
553cf8ddacfSJason Jin /* LDI/DVI Encoder for display */
554cf8ddacfSJason Jin #define CONFIG_SYS_I2C_LDI_ADDR		0x38
555cf8ddacfSJason Jin #define CONFIG_SYS_I2C_DVI_ADDR		0x75
556cf8ddacfSJason Jin 
557f4c3917aSvijay rai /*
558f4c3917aSvijay rai  * RTC configuration
559f4c3917aSvijay rai  */
560f4c3917aSvijay rai #define RTC
561f4c3917aSvijay rai #define CONFIG_RTC_DS1337               1
562f4c3917aSvijay rai #define CONFIG_SYS_I2C_RTC_ADDR         0x68
563f4c3917aSvijay rai 
564f4c3917aSvijay rai /*DVI encoder*/
565f4c3917aSvijay rai #define CONFIG_HDMI_ENCODER_I2C_ADDR  0x75
566f4c3917aSvijay rai #endif
567f4c3917aSvijay rai 
568f4c3917aSvijay rai /*
569f4c3917aSvijay rai  * eSPI - Enhanced SPI
570f4c3917aSvijay rai  */
5717172de33SZhiqiang Hou #define CONFIG_SPI_FLASH_BAR
572f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_SPEED         10000000
573f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_MODE          0
574f4c3917aSvijay rai #define CONFIG_ENV_SPI_BUS              0
575f4c3917aSvijay rai #define CONFIG_ENV_SPI_CS               0
576f4c3917aSvijay rai #define CONFIG_ENV_SPI_MAX_HZ           10000000
577f4c3917aSvijay rai #define CONFIG_ENV_SPI_MODE             0
578f4c3917aSvijay rai 
579f4c3917aSvijay rai /*
580f4c3917aSvijay rai  * General PCI
581f4c3917aSvijay rai  * Memory space is mapped 1-1, but I/O space must start from 0.
582f4c3917aSvijay rai  */
583f4c3917aSvijay rai 
584f4c3917aSvijay rai #ifdef CONFIG_PCI
585f4c3917aSvijay rai /* controller 1, direct to uli, tgtid 3, Base address 20000 */
586f4c3917aSvijay rai #ifdef CONFIG_PCIE1
587f4c3917aSvijay rai #define	CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
588f4c3917aSvijay rai #define	CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
589f4c3917aSvijay rai #define	CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
590f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
591f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
592f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
593f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
594f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
595f4c3917aSvijay rai #endif
596f4c3917aSvijay rai 
597f4c3917aSvijay rai /* controller 2, Slot 2, tgtid 2, Base address 201000 */
598f4c3917aSvijay rai #ifdef CONFIG_PCIE2
599f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_VIRT	0x90000000
600f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
601f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc10000000ull
602f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */
603f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
604f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
605f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
606f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
607f4c3917aSvijay rai #endif
608f4c3917aSvijay rai 
609f4c3917aSvijay rai /* controller 3, Slot 1, tgtid 1, Base address 202000 */
610f4c3917aSvijay rai #ifdef CONFIG_PCIE3
611f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_VIRT	0xa0000000
612f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
613f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc20000000ull
614f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_SIZE	0x10000000	/* 256M */
615f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
616f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
617f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
618f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
619f4c3917aSvijay rai #endif
620f4c3917aSvijay rai 
621f4c3917aSvijay rai /* controller 4, Base address 203000 */
622f4c3917aSvijay rai #ifdef CONFIG_PCIE4
623f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_VIRT	0xb0000000
624f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
625f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc30000000ull
626f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_SIZE	0x10000000	/* 256M */
627f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_VIRT	0xf8030000
628f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
629f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
630f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
631f4c3917aSvijay rai #endif
632f4c3917aSvijay rai 
633f4c3917aSvijay rai #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
634f4c3917aSvijay rai #define CONFIG_DOS_PARTITION
635f4c3917aSvijay rai #endif	/* CONFIG_PCI */
636f4c3917aSvijay rai 
637f4c3917aSvijay rai /* SATA */
638f4c3917aSvijay rai #define CONFIG_FSL_SATA_V2
639f4c3917aSvijay rai #ifdef CONFIG_FSL_SATA_V2
640f4c3917aSvijay rai #define CONFIG_LIBATA
641f4c3917aSvijay rai #define CONFIG_FSL_SATA
642f4c3917aSvijay rai 
643f4c3917aSvijay rai #define CONFIG_SYS_SATA_MAX_DEVICE	1
644f4c3917aSvijay rai #define CONFIG_SATA1
645f4c3917aSvijay rai #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
646f4c3917aSvijay rai #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
647f4c3917aSvijay rai 
648f4c3917aSvijay rai #define CONFIG_LBA48
649f4c3917aSvijay rai #define CONFIG_CMD_SATA
650f4c3917aSvijay rai #define CONFIG_DOS_PARTITION
651f4c3917aSvijay rai #endif
652f4c3917aSvijay rai 
653f4c3917aSvijay rai /*
654f4c3917aSvijay rai * USB
655f4c3917aSvijay rai */
656f4c3917aSvijay rai #define CONFIG_HAS_FSL_DR_USB
657f4c3917aSvijay rai 
658f4c3917aSvijay rai #ifdef CONFIG_HAS_FSL_DR_USB
659f4c3917aSvijay rai #define CONFIG_USB_EHCI
660f4c3917aSvijay rai 
661f4c3917aSvijay rai #ifdef CONFIG_USB_EHCI
662f4c3917aSvijay rai #define CONFIG_USB_EHCI_FSL
663f4c3917aSvijay rai #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
664f4c3917aSvijay rai #endif
665f4c3917aSvijay rai #endif
666f4c3917aSvijay rai 
667f4c3917aSvijay rai #define CONFIG_MMC
668f4c3917aSvijay rai 
669f4c3917aSvijay rai #ifdef CONFIG_MMC
670f4c3917aSvijay rai #define CONFIG_FSL_ESDHC
671f4c3917aSvijay rai #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
672f4c3917aSvijay rai #define CONFIG_GENERIC_MMC
673f4c3917aSvijay rai #define CONFIG_DOS_PARTITION
674f4c3917aSvijay rai #endif
675f4c3917aSvijay rai 
676f4c3917aSvijay rai /* Qman/Bman */
677f4c3917aSvijay rai #ifndef CONFIG_NOBQFMAN
678f4c3917aSvijay rai #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
6792a8b3422SJeffrey Ladouceur #define CONFIG_SYS_BMAN_NUM_PORTALS	10
680f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
681f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
682f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
6833fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
6843fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
6853fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
6863fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
6873fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
6883fa66db4SJeffrey Ladouceur 					CONFIG_SYS_BMAN_CENA_SIZE)
6893fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
6903fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG	0xE08
6912a8b3422SJeffrey Ladouceur #define CONFIG_SYS_QMAN_NUM_PORTALS	10
692f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
693f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
694f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
6953fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
6963fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
6973fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
6983fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
6993fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
7003fa66db4SJeffrey Ladouceur 					CONFIG_SYS_QMAN_CENA_SIZE)
7013fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
7023fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
703f4c3917aSvijay rai 
704f4c3917aSvijay rai #define CONFIG_SYS_DPAA_FMAN
705f4c3917aSvijay rai #define CONFIG_SYS_DPAA_PME
706f4c3917aSvijay rai 
707f4c3917aSvijay rai #define CONFIG_QE
708f4c3917aSvijay rai #define CONFIG_U_QE
709f4c3917aSvijay rai 
710f4c3917aSvijay rai /* Default address of microcode for the Linux Fman driver */
711f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH)
712f4c3917aSvijay rai /*
713f4c3917aSvijay rai  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
714f4c3917aSvijay rai  * env, so we got 0x110000.
715f4c3917aSvijay rai  */
716f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_IN_SPIFLASH
717f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
718f4c3917aSvijay rai #elif defined(CONFIG_SDCARD)
719f4c3917aSvijay rai /*
720f4c3917aSvijay rai  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
72118c01445SPrabhakar Kushwaha  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
72218c01445SPrabhakar Kushwaha  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
723f4c3917aSvijay rai  */
724f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
72518c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 0x820)
726f4c3917aSvijay rai #elif defined(CONFIG_NAND)
727f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
72818c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR	(5 * CONFIG_SYS_NAND_BLOCK_SIZE)
729f4c3917aSvijay rai #else
730f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
731f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR		0xEFF00000
73218c01445SPrabhakar Kushwaha #endif
73318c01445SPrabhakar Kushwaha 
73418c01445SPrabhakar Kushwaha #if defined(CONFIG_SPIFLASH)
73518c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR		0x130000
73618c01445SPrabhakar Kushwaha #elif defined(CONFIG_SDCARD)
73718c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR		(512 * 0x920)
73818c01445SPrabhakar Kushwaha #elif defined(CONFIG_NAND)
73918c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR		(7 * CONFIG_SYS_NAND_BLOCK_SIZE)
74018c01445SPrabhakar Kushwaha #else
741f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_ADDR		0xEFF10000
742f4c3917aSvijay rai #endif
74318c01445SPrabhakar Kushwaha 
744f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
745f4c3917aSvijay rai #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
746f4c3917aSvijay rai #endif /* CONFIG_NOBQFMAN */
747f4c3917aSvijay rai 
748f4c3917aSvijay rai #ifdef CONFIG_SYS_DPAA_FMAN
749f4c3917aSvijay rai #define CONFIG_FMAN_ENET
750f4c3917aSvijay rai #define CONFIG_PHY_VITESSE
751f4c3917aSvijay rai #define CONFIG_PHY_REALTEK
752f4c3917aSvijay rai #endif
753f4c3917aSvijay rai 
754f4c3917aSvijay rai #ifdef CONFIG_FMAN_ENET
7550167369cSYork Sun #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
756f4c3917aSvijay rai #define CONFIG_SYS_SGMII1_PHY_ADDR             0x03
757a016735cSYork Sun #elif defined(CONFIG_TARGET_T1040D4RDB)
75894af6842SCodrin Ciubotariu #define CONFIG_SYS_SGMII1_PHY_ADDR             0x01
759319ed24aSYork Sun #elif defined(CONFIG_TARGET_T1042D4RDB)
7604b6067aeSPriyanka Jain #define CONFIG_SYS_SGMII1_PHY_ADDR             0x02
7614b6067aeSPriyanka Jain #define CONFIG_SYS_SGMII2_PHY_ADDR             0x03
7624b6067aeSPriyanka Jain #define CONFIG_SYS_SGMII3_PHY_ADDR             0x01
763f4c3917aSvijay rai #endif
7644b6067aeSPriyanka Jain 
765*78e56995SYork Sun #if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
7664b6067aeSPriyanka Jain #define CONFIG_SYS_RGMII1_PHY_ADDR             0x04
7674b6067aeSPriyanka Jain #define CONFIG_SYS_RGMII2_PHY_ADDR             0x05
7684b6067aeSPriyanka Jain #else
769f4c3917aSvijay rai #define CONFIG_SYS_RGMII1_PHY_ADDR             0x01
770f4c3917aSvijay rai #define CONFIG_SYS_RGMII2_PHY_ADDR             0x02
7714b6067aeSPriyanka Jain #endif
772f4c3917aSvijay rai 
773db4a1767SCodrin Ciubotariu /* Enable VSC9953 L2 Switch driver on T1040 SoC */
7746fcddd09SYork Sun #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
775db4a1767SCodrin Ciubotariu #define CONFIG_VSC9953
77624a23debSCodrin Ciubotariu #define CONFIG_CMD_ETHSW
7776fcddd09SYork Sun #ifdef CONFIG_TARGET_T1040RDB
778db4a1767SCodrin Ciubotariu #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR	0x04
779db4a1767SCodrin Ciubotariu #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR	0x08
7804b6067aeSPriyanka Jain #else
7814b6067aeSPriyanka Jain #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR	0x08
7824b6067aeSPriyanka Jain #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR	0x0c
7834b6067aeSPriyanka Jain #endif
784db4a1767SCodrin Ciubotariu #endif
785db4a1767SCodrin Ciubotariu 
786f4c3917aSvijay rai #define CONFIG_MII		/* MII PHY management */
787f4c3917aSvijay rai #define CONFIG_ETHPRIME		"FM1@DTSEC4"
788f4c3917aSvijay rai #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
789f4c3917aSvijay rai #endif
790f4c3917aSvijay rai 
791f4c3917aSvijay rai /*
792f4c3917aSvijay rai  * Environment
793f4c3917aSvijay rai  */
794f4c3917aSvijay rai #define CONFIG_LOADS_ECHO		/* echo on for serial download */
795f4c3917aSvijay rai #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
796f4c3917aSvijay rai 
797f4c3917aSvijay rai /*
798f4c3917aSvijay rai  * Command line configuration.
799f4c3917aSvijay rai  */
80055ed8ae3SYork Sun #ifdef CONFIG_TARGET_T1042RDB_PI
801f4c3917aSvijay rai #define CONFIG_CMD_DATE
802f4c3917aSvijay rai #endif
803f4c3917aSvijay rai #define CONFIG_CMD_ERRATA
804f4c3917aSvijay rai #define CONFIG_CMD_IRQ
805f4c3917aSvijay rai #define CONFIG_CMD_REGINFO
806f4c3917aSvijay rai 
807f4c3917aSvijay rai #ifdef CONFIG_PCI
808f4c3917aSvijay rai #define CONFIG_CMD_PCI
809f4c3917aSvijay rai #endif
810f4c3917aSvijay rai 
811737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
812737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM
813737537efSRuchika Gupta #define CONFIG_CMD_HASH
814737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL
815737537efSRuchika Gupta #endif
816737537efSRuchika Gupta 
817f4c3917aSvijay rai /*
818f4c3917aSvijay rai  * Miscellaneous configurable options
819f4c3917aSvijay rai  */
820f4c3917aSvijay rai #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
821f4c3917aSvijay rai #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
822f4c3917aSvijay rai #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
823f4c3917aSvijay rai #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
824f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB
825f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
826f4c3917aSvijay rai #else
827f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
828f4c3917aSvijay rai #endif
829f4c3917aSvijay rai #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
830f4c3917aSvijay rai #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
831f4c3917aSvijay rai #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
832f4c3917aSvijay rai 
833f4c3917aSvijay rai /*
834f4c3917aSvijay rai  * For booting Linux, the board info and command line data
835f4c3917aSvijay rai  * have to be in the first 64 MB of memory, since this is
836f4c3917aSvijay rai  * the maximum mapped by the Linux kernel during initialization.
837f4c3917aSvijay rai  */
838f4c3917aSvijay rai #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
839f4c3917aSvijay rai #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
840f4c3917aSvijay rai 
841f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB
842f4c3917aSvijay rai #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
843f4c3917aSvijay rai #endif
844f4c3917aSvijay rai 
845f4c3917aSvijay rai /*
84668b74739SPrabhakar Kushwaha  * Dynamic MTD Partition support with mtdparts
84768b74739SPrabhakar Kushwaha  */
84868b74739SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH
84968b74739SPrabhakar Kushwaha #define CONFIG_MTD_DEVICE
85068b74739SPrabhakar Kushwaha #define CONFIG_MTD_PARTITIONS
85168b74739SPrabhakar Kushwaha #define CONFIG_CMD_MTDPARTS
85268b74739SPrabhakar Kushwaha #define CONFIG_FLASH_CFI_MTD
85368b74739SPrabhakar Kushwaha #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
85468b74739SPrabhakar Kushwaha 			"spi0=spife110000.0"
85568b74739SPrabhakar Kushwaha #define MTDPARTS_DEFAULT	"mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
85668b74739SPrabhakar Kushwaha 				"128k(dtb),96m(fs),-(user);"\
85768b74739SPrabhakar Kushwaha 				"fff800000.flash:2m(uboot),9m(kernel),"\
85868b74739SPrabhakar Kushwaha 				"128k(dtb),96m(fs),-(user);spife110000.0:" \
85968b74739SPrabhakar Kushwaha 				"2m(uboot),9m(kernel),128k(dtb),-(user)"
86068b74739SPrabhakar Kushwaha #endif
86168b74739SPrabhakar Kushwaha 
86268b74739SPrabhakar Kushwaha /*
863f4c3917aSvijay rai  * Environment Configuration
864f4c3917aSvijay rai  */
865f4c3917aSvijay rai #define CONFIG_ROOTPATH		"/opt/nfsroot"
866f4c3917aSvijay rai #define CONFIG_BOOTFILE		"uImage"
867f4c3917aSvijay rai #define CONFIG_UBOOTPATH	"u-boot.bin"	/* U-Boot image on TFTP server*/
868f4c3917aSvijay rai 
869f4c3917aSvijay rai /* default location for tftp and bootm */
870f4c3917aSvijay rai #define CONFIG_LOADADDR		1000000
871f4c3917aSvijay rai 
872f4c3917aSvijay rai 
873f4c3917aSvijay rai #define CONFIG_BAUDRATE	115200
874f4c3917aSvijay rai 
875f4c3917aSvijay rai #define __USB_PHY_TYPE	utmi
876363fb32aSvijay rai #define RAMDISKFILE	"t104xrdb/ramdisk.uboot"
877f4c3917aSvijay rai 
8786fcddd09SYork Sun #ifdef CONFIG_TARGET_T1040RDB
879f4c3917aSvijay rai #define FDTFILE		"t1040rdb/t1040rdb.dtb"
88055ed8ae3SYork Sun #elif defined(CONFIG_TARGET_T1042RDB_PI)
881363fb32aSvijay rai #define FDTFILE		"t1042rdb_pi/t1042rdb_pi.dtb"
8820167369cSYork Sun #elif defined(CONFIG_TARGET_T1042RDB)
883363fb32aSvijay rai #define FDTFILE		"t1042rdb/t1042rdb.dtb"
884a016735cSYork Sun #elif defined(CONFIG_TARGET_T1040D4RDB)
8854b6067aeSPriyanka Jain #define FDTFILE		"t1042rdb/t1040d4rdb.dtb"
886319ed24aSYork Sun #elif defined(CONFIG_TARGET_T1042D4RDB)
8874b6067aeSPriyanka Jain #define FDTFILE		"t1042rdb/t1042d4rdb.dtb"
888f4c3917aSvijay rai #endif
889f4c3917aSvijay rai 
890cf8ddacfSJason Jin #ifdef CONFIG_FSL_DIU_FB
891cf8ddacfSJason Jin #define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
892cf8ddacfSJason Jin #else
893cf8ddacfSJason Jin #define DIU_ENVIRONMENT
894cf8ddacfSJason Jin #endif
895cf8ddacfSJason Jin 
896f4c3917aSvijay rai #define	CONFIG_EXTRA_ENV_SETTINGS				\
897f4c3917aSvijay rai 	"hwconfig=fsl_ddr:bank_intlv=cs0_cs1;"			\
898f4c3917aSvijay rai 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
899f4c3917aSvijay rai 	"usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
900f4c3917aSvijay rai 	"netdev=eth0\0"						\
901cf8ddacfSJason Jin 	"video-mode=" __stringify(DIU_ENVIRONMENT) "\0"		\
902f4c3917aSvijay rai 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
903f4c3917aSvijay rai 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
904f4c3917aSvijay rai 	"tftpflash=tftpboot $loadaddr $uboot && "		\
905f4c3917aSvijay rai 	"protect off $ubootaddr +$filesize && "			\
906f4c3917aSvijay rai 	"erase $ubootaddr +$filesize && "			\
907f4c3917aSvijay rai 	"cp.b $loadaddr $ubootaddr $filesize && "		\
908f4c3917aSvijay rai 	"protect on $ubootaddr +$filesize && "			\
909f4c3917aSvijay rai 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
910f4c3917aSvijay rai 	"consoledev=ttyS0\0"					\
911f4c3917aSvijay rai 	"ramdiskaddr=2000000\0"					\
912f4c3917aSvijay rai 	"ramdiskfile=" __stringify(RAMDISKFILE) "\0"		\
913b24a4f62SScott Wood 	"fdtaddr=1e00000\0"					\
914f4c3917aSvijay rai 	"fdtfile=" __stringify(FDTFILE) "\0"			\
9153246584dSKim Phillips 	"bdev=sda3\0"
916f4c3917aSvijay rai 
917f4c3917aSvijay rai #define CONFIG_LINUX                       \
918f4c3917aSvijay rai 	"setenv bootargs root=/dev/ram rw "            \
919f4c3917aSvijay rai 	"console=$consoledev,$baudrate $othbootargs;"  \
920f4c3917aSvijay rai 	"setenv ramdiskaddr 0x02000000;"               \
921f4c3917aSvijay rai 	"setenv fdtaddr 0x00c00000;"		       \
922f4c3917aSvijay rai 	"setenv loadaddr 0x1000000;"		       \
923f4c3917aSvijay rai 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
924f4c3917aSvijay rai 
925f4c3917aSvijay rai #define CONFIG_HDBOOT					\
926f4c3917aSvijay rai 	"setenv bootargs root=/dev/$bdev rw "		\
927f4c3917aSvijay rai 	"console=$consoledev,$baudrate $othbootargs;"	\
928f4c3917aSvijay rai 	"tftp $loadaddr $bootfile;"			\
929f4c3917aSvijay rai 	"tftp $fdtaddr $fdtfile;"			\
930f4c3917aSvijay rai 	"bootm $loadaddr - $fdtaddr"
931f4c3917aSvijay rai 
932f4c3917aSvijay rai #define CONFIG_NFSBOOTCOMMAND			\
933f4c3917aSvijay rai 	"setenv bootargs root=/dev/nfs rw "	\
934f4c3917aSvijay rai 	"nfsroot=$serverip:$rootpath "		\
935f4c3917aSvijay rai 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
936f4c3917aSvijay rai 	"console=$consoledev,$baudrate $othbootargs;"	\
937f4c3917aSvijay rai 	"tftp $loadaddr $bootfile;"		\
938f4c3917aSvijay rai 	"tftp $fdtaddr $fdtfile;"		\
939f4c3917aSvijay rai 	"bootm $loadaddr - $fdtaddr"
940f4c3917aSvijay rai 
941f4c3917aSvijay rai #define CONFIG_RAMBOOTCOMMAND				\
942f4c3917aSvijay rai 	"setenv bootargs root=/dev/ram rw "		\
943f4c3917aSvijay rai 	"console=$consoledev,$baudrate $othbootargs;"	\
944f4c3917aSvijay rai 	"tftp $ramdiskaddr $ramdiskfile;"		\
945f4c3917aSvijay rai 	"tftp $loadaddr $bootfile;"			\
946f4c3917aSvijay rai 	"tftp $fdtaddr $fdtfile;"			\
947f4c3917aSvijay rai 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
948f4c3917aSvijay rai 
949f4c3917aSvijay rai #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
950f4c3917aSvijay rai 
951f4c3917aSvijay rai #include <asm/fsl_secure_boot.h>
952ef6c55a2SAneesh Bansal 
953f4c3917aSvijay rai #endif	/* __CONFIG_H */
954