xref: /rk3399_rockchip-uboot/include/configs/T104xRDB.h (revision 737537ef0c9622114cf1a48208abf048df1b2005)
1f4c3917aSvijay rai /*
2f4c3917aSvijay rai + * Copyright 2014 Freescale Semiconductor, Inc.
3f4c3917aSvijay rai + *
4f4c3917aSvijay rai + * SPDX-License-Identifier:     GPL-2.0+
5f4c3917aSvijay rai + */
6f4c3917aSvijay rai 
7f4c3917aSvijay rai #ifndef __CONFIG_H
8f4c3917aSvijay rai #define __CONFIG_H
9f4c3917aSvijay rai 
10f4c3917aSvijay rai /*
11f4c3917aSvijay rai  * T104x RDB board configuration file
12f4c3917aSvijay rai  */
13f4c3917aSvijay rai #define CONFIG_T104xRDB
14f4c3917aSvijay rai #define CONFIG_PHYS_64BIT
15f4c3917aSvijay rai 
16f4c3917aSvijay rai #ifdef CONFIG_RAMBOOT_PBL
1718c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg
1818c01445SPrabhakar Kushwaha #ifdef CONFIG_T1040RDB
1918c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1040_rcw.cfg
2018c01445SPrabhakar Kushwaha #endif
2118c01445SPrabhakar Kushwaha #ifdef CONFIG_T1042RDB_PI
22d087e0e2Svijay rai #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_rcw.cfg
23d087e0e2Svijay rai #endif
24d087e0e2Svijay rai #ifdef CONFIG_T1042RDB
2518c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1042_rcw.cfg
2618c01445SPrabhakar Kushwaha #endif
2718c01445SPrabhakar Kushwaha 
2818c01445SPrabhakar Kushwaha #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
2918c01445SPrabhakar Kushwaha #define CONFIG_SPL_ENV_SUPPORT
3018c01445SPrabhakar Kushwaha #define CONFIG_SPL_SERIAL_SUPPORT
3118c01445SPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE
3218c01445SPrabhakar Kushwaha #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
3318c01445SPrabhakar Kushwaha #define CONFIG_SPL_LIBGENERIC_SUPPORT
3418c01445SPrabhakar Kushwaha #define CONFIG_SPL_LIBCOMMON_SUPPORT
3518c01445SPrabhakar Kushwaha #define CONFIG_SPL_I2C_SUPPORT
3618c01445SPrabhakar Kushwaha #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
3718c01445SPrabhakar Kushwaha #define CONFIG_FSL_LAW                 /* Use common FSL init code */
38ce249d95STang Yuantian #define CONFIG_SYS_TEXT_BASE		0x30001000
3918c01445SPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
4018c01445SPrabhakar Kushwaha #define CONFIG_SPL_PAD_TO		0x40000
4118c01445SPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE		0x28000
4218c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
4318c01445SPrabhakar Kushwaha #define CONFIG_SPL_SKIP_RELOCATE
4418c01445SPrabhakar Kushwaha #define CONFIG_SPL_COMMON_INIT_DDR
4518c01445SPrabhakar Kushwaha #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
4618c01445SPrabhakar Kushwaha #define CONFIG_SYS_NO_FLASH
4718c01445SPrabhakar Kushwaha #endif
4818c01445SPrabhakar Kushwaha #define RESET_VECTOR_OFFSET		0x27FFC
4918c01445SPrabhakar Kushwaha #define BOOT_PAGE_OFFSET		0x27000
5018c01445SPrabhakar Kushwaha 
5118c01445SPrabhakar Kushwaha #ifdef CONFIG_NAND
5218c01445SPrabhakar Kushwaha #define CONFIG_SPL_NAND_SUPPORT
5318c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
54ce249d95STang Yuantian #define CONFIG_SYS_NAND_U_BOOT_DST	0x30000000
55ce249d95STang Yuantian #define CONFIG_SYS_NAND_U_BOOT_START	0x30000000
5618c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
5718c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
5818c01445SPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT
5918c01445SPrabhakar Kushwaha #endif
6018c01445SPrabhakar Kushwaha 
6118c01445SPrabhakar Kushwaha #ifdef CONFIG_SPIFLASH
62ce249d95STang Yuantian #define	CONFIG_RESET_VECTOR_ADDRESS		0x30000FFC
6318c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_SUPPORT
6418c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_FLASH_SUPPORT
6518c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_FLASH_MINIMAL
6618c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
67ce249d95STang Yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x30000000)
68ce249d95STang Yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x30000000)
6918c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(256 << 10)
7018c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
7118c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD
7218c01445SPrabhakar Kushwaha #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
7318c01445SPrabhakar Kushwaha #endif
7418c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_BOOT
7518c01445SPrabhakar Kushwaha #endif
7618c01445SPrabhakar Kushwaha 
7718c01445SPrabhakar Kushwaha #ifdef CONFIG_SDCARD
78ce249d95STang Yuantian #define	CONFIG_RESET_VECTOR_ADDRESS		0x30000FFC
7918c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_SUPPORT
8018c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_MINIMAL
8118c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
82ce249d95STang Yuantian #define CONFIG_SYS_MMC_U_BOOT_DST	(0x30000000)
83ce249d95STang Yuantian #define CONFIG_SYS_MMC_U_BOOT_START	(0x30000000)
8418c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_OFFS	(260 << 10)
8518c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
8618c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD
8718c01445SPrabhakar Kushwaha #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
8818c01445SPrabhakar Kushwaha #endif
8918c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_BOOT
9018c01445SPrabhakar Kushwaha #endif
9118c01445SPrabhakar Kushwaha 
92f4c3917aSvijay rai #endif
93f4c3917aSvijay rai 
94f4c3917aSvijay rai /* High Level Configuration Options */
95f4c3917aSvijay rai #define CONFIG_BOOKE
96f4c3917aSvijay rai #define CONFIG_E500			/* BOOKE e500 family */
97f4c3917aSvijay rai #define CONFIG_E500MC			/* BOOKE e500mc family */
98f4c3917aSvijay rai #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
99f4c3917aSvijay rai #define CONFIG_MP			/* support multiple processors */
100f4c3917aSvijay rai 
1015303a3deSTang Yuantian /* support deep sleep */
1025303a3deSTang Yuantian #define CONFIG_DEEP_SLEEP
1035303a3deSTang Yuantian #define CONFIG_SILENT_CONSOLE
1045303a3deSTang Yuantian 
105f4c3917aSvijay rai #ifndef CONFIG_SYS_TEXT_BASE
106f4c3917aSvijay rai #define CONFIG_SYS_TEXT_BASE	0xeff40000
107f4c3917aSvijay rai #endif
108f4c3917aSvijay rai 
109f4c3917aSvijay rai #ifndef CONFIG_RESET_VECTOR_ADDRESS
110f4c3917aSvijay rai #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
111f4c3917aSvijay rai #endif
112f4c3917aSvijay rai 
113f4c3917aSvijay rai #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
114f4c3917aSvijay rai #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
115f4c3917aSvijay rai #define CONFIG_FSL_IFC			/* Enable IFC Support */
116*737537efSRuchika Gupta #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
117f4c3917aSvijay rai #define CONFIG_PCI			/* Enable PCI/PCIE */
118f4c3917aSvijay rai #define CONFIG_PCI_INDIRECT_BRIDGE
119f4c3917aSvijay rai #define CONFIG_PCIE1			/* PCIE controler 1 */
120f4c3917aSvijay rai #define CONFIG_PCIE2			/* PCIE controler 2 */
121f4c3917aSvijay rai #define CONFIG_PCIE3			/* PCIE controler 3 */
122f4c3917aSvijay rai #define CONFIG_PCIE4			/* PCIE controler 4 */
123f4c3917aSvijay rai 
124f4c3917aSvijay rai #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
125f4c3917aSvijay rai #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
126f4c3917aSvijay rai 
127f4c3917aSvijay rai #define CONFIG_FSL_LAW			/* Use common FSL init code */
128f4c3917aSvijay rai 
129f4c3917aSvijay rai #define CONFIG_ENV_OVERWRITE
130f4c3917aSvijay rai 
13118c01445SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH
132f4c3917aSvijay rai #define CONFIG_FLASH_CFI_DRIVER
133f4c3917aSvijay rai #define CONFIG_SYS_FLASH_CFI
134f4c3917aSvijay rai #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
135f4c3917aSvijay rai #endif
136f4c3917aSvijay rai 
137f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH)
138f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC
139f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_SPI_FLASH
140f4c3917aSvijay rai #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
141f4c3917aSvijay rai #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
142f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE            0x10000
143f4c3917aSvijay rai #elif defined(CONFIG_SDCARD)
144f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC
145f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_MMC
146f4c3917aSvijay rai #define CONFIG_SYS_MMC_ENV_DEV          0
147f4c3917aSvijay rai #define CONFIG_ENV_SIZE			0x2000
14818c01445SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET		(512 * 0x800)
149f4c3917aSvijay rai #elif defined(CONFIG_NAND)
150f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC
151f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_NAND
15218c01445SPrabhakar Kushwaha #define CONFIG_ENV_SIZE			0x2000
153f4c3917aSvijay rai #define CONFIG_ENV_OFFSET		(3 * CONFIG_SYS_NAND_BLOCK_SIZE)
154f4c3917aSvijay rai #else
155f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_FLASH
156f4c3917aSvijay rai #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
157f4c3917aSvijay rai #define CONFIG_ENV_SIZE		0x2000
158f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
159f4c3917aSvijay rai #endif
160f4c3917aSvijay rai 
161f4c3917aSvijay rai #define CONFIG_SYS_CLK_FREQ	100000000
162f4c3917aSvijay rai #define CONFIG_DDR_CLK_FREQ	66666666
163f4c3917aSvijay rai 
164f4c3917aSvijay rai /*
165f4c3917aSvijay rai  * These can be toggled for performance analysis, otherwise use default.
166f4c3917aSvijay rai  */
167f4c3917aSvijay rai #define CONFIG_SYS_CACHE_STASHING
168f4c3917aSvijay rai #define CONFIG_BACKSIDE_L2_CACHE
169f4c3917aSvijay rai #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
170f4c3917aSvijay rai #define CONFIG_BTB			/* toggle branch predition */
171f4c3917aSvijay rai #define CONFIG_DDR_ECC
172f4c3917aSvijay rai #ifdef CONFIG_DDR_ECC
173f4c3917aSvijay rai #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
174f4c3917aSvijay rai #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
175f4c3917aSvijay rai #endif
176f4c3917aSvijay rai 
177f4c3917aSvijay rai #define CONFIG_ENABLE_36BIT_PHYS
178f4c3917aSvijay rai 
179f4c3917aSvijay rai #define CONFIG_ADDR_MAP
180f4c3917aSvijay rai #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
181f4c3917aSvijay rai 
182f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
183f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_END		0x00400000
184f4c3917aSvijay rai #define CONFIG_SYS_ALT_MEMTEST
185f4c3917aSvijay rai #define CONFIG_PANIC_HANG	/* do not reset board on panic */
186f4c3917aSvijay rai 
187f4c3917aSvijay rai /*
188f4c3917aSvijay rai  *  Config the L3 Cache as L3 SRAM
189f4c3917aSvijay rai  */
190f4c3917aSvijay rai #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
19118c01445SPrabhakar Kushwaha #define CONFIG_SYS_L3_SIZE		256 << 10
19218c01445SPrabhakar Kushwaha #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
19318c01445SPrabhakar Kushwaha #ifdef CONFIG_RAMBOOT_PBL
19418c01445SPrabhakar Kushwaha #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
19518c01445SPrabhakar Kushwaha #endif
19618c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
19718c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_SIZE	(30 << 10)
19818c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
19918c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
200f4c3917aSvijay rai 
201f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR		0xf0000000
202f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
203f4c3917aSvijay rai 
204f4c3917aSvijay rai /*
205f4c3917aSvijay rai  * DDR Setup
206f4c3917aSvijay rai  */
207f4c3917aSvijay rai #define CONFIG_VERY_BIG_RAM
208f4c3917aSvijay rai #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
209f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
210f4c3917aSvijay rai 
211f4c3917aSvijay rai /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
212f4c3917aSvijay rai #define CONFIG_DIMM_SLOTS_PER_CTLR	1
213f4c3917aSvijay rai #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
214f4c3917aSvijay rai 
215f4c3917aSvijay rai #define CONFIG_DDR_SPD
216f4c3917aSvijay rai #define CONFIG_SYS_DDR_RAW_TIMING
217f4c3917aSvijay rai #define CONFIG_SYS_FSL_DDR3
218f4c3917aSvijay rai 
219f4c3917aSvijay rai #define CONFIG_SYS_SPD_BUS_NUM	0
220f4c3917aSvijay rai #define SPD_EEPROM_ADDRESS	0x51
221f4c3917aSvijay rai 
222f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
223f4c3917aSvijay rai 
224f4c3917aSvijay rai /*
225f4c3917aSvijay rai  * IFC Definitions
226f4c3917aSvijay rai  */
227f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE	0xe8000000
228f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
229f4c3917aSvijay rai 
230f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR_EXT	(0xf)
231f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
232f4c3917aSvijay rai 				CSPR_PORT_SIZE_16 | \
233f4c3917aSvijay rai 				CSPR_MSEL_NOR | \
234f4c3917aSvijay rai 				CSPR_V)
235f4c3917aSvijay rai #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
236377ffcfaSSandeep Singh 
237377ffcfaSSandeep Singh /*
238377ffcfaSSandeep Singh  * TDM Definition
239377ffcfaSSandeep Singh  */
240377ffcfaSSandeep Singh #define T1040_TDM_QUIRK_CCSR_BASE	0xfe000000
241377ffcfaSSandeep Singh 
242f4c3917aSvijay rai /* NOR Flash Timing Params */
243f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
244f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
245f4c3917aSvijay rai 				FTIM0_NOR_TEADC(0x5) | \
246f4c3917aSvijay rai 				FTIM0_NOR_TEAHC(0x5))
247f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
248f4c3917aSvijay rai 				FTIM1_NOR_TRAD_NOR(0x1A) |\
249f4c3917aSvijay rai 				FTIM1_NOR_TSEQRAD_NOR(0x13))
250f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
251f4c3917aSvijay rai 				FTIM2_NOR_TCH(0x4) | \
252f4c3917aSvijay rai 				FTIM2_NOR_TWPH(0x0E) | \
253f4c3917aSvijay rai 				FTIM2_NOR_TWP(0x1c))
254f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM3	0x0
255f4c3917aSvijay rai 
256f4c3917aSvijay rai #define CONFIG_SYS_FLASH_QUIET_TEST
257f4c3917aSvijay rai #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
258f4c3917aSvijay rai 
259f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
260f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
261f4c3917aSvijay rai #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
262f4c3917aSvijay rai #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
263f4c3917aSvijay rai 
264f4c3917aSvijay rai #define CONFIG_SYS_FLASH_EMPTY_INFO
265f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
266f4c3917aSvijay rai 
267f4c3917aSvijay rai /* CPLD on IFC */
26855153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_MASK			0x3F
26955153d6cSPrabhakar Kushwaha #define CPLD_BANK_SEL_MASK		0x07
27055153d6cSPrabhakar Kushwaha #define CPLD_BANK_OVERRIDE		0x40
27155153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_ALTBANK		0x44 /* BANK OR | BANK 4 */
27255153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_DFLTBANK		0x40 /* BANK OR | BANK0 */
27355153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_RESET		0xFF
27455153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_SHIFT		0x03
275cf8ddacfSJason Jin #ifdef CONFIG_T1042RDB_PI
276cf8ddacfSJason Jin #define CPLD_DIU_SEL_DFP		0x80
277cf8ddacfSJason Jin #endif
27855153d6cSPrabhakar Kushwaha 
279f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE	0xffdf0000
280f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_CPLD_BASE)
281f4c3917aSvijay rai #define CONFIG_SYS_CSPR2_EXT	(0xf)
282f4c3917aSvijay rai #define CONFIG_SYS_CSPR2	(CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
283f4c3917aSvijay rai 				| CSPR_PORT_SIZE_8 \
284f4c3917aSvijay rai 				| CSPR_MSEL_GPCM \
285f4c3917aSvijay rai 				| CSPR_V)
286f4c3917aSvijay rai #define CONFIG_SYS_AMASK2	IFC_AMASK(64*1024)
287f4c3917aSvijay rai #define CONFIG_SYS_CSOR2	0x0
288f4c3917aSvijay rai /* CPLD Timing parameters for IFC CS2 */
289f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
290f4c3917aSvijay rai 					FTIM0_GPCM_TEADC(0x0e) | \
291f4c3917aSvijay rai 					FTIM0_GPCM_TEAHC(0x0e))
292f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM1		(FTIM1_GPCM_TACO(0x0e) | \
293f4c3917aSvijay rai 					FTIM1_GPCM_TRAD(0x1f))
294f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
295de519163SShaohui Xie 					FTIM2_GPCM_TCH(0x8) | \
296f4c3917aSvijay rai 					FTIM2_GPCM_TWP(0x1f))
297f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM3		0x0
298f4c3917aSvijay rai 
299f4c3917aSvijay rai /* NAND Flash on IFC */
300f4c3917aSvijay rai #define CONFIG_NAND_FSL_IFC
301f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE		0xff800000
302f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
303f4c3917aSvijay rai 
304f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
305f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
306f4c3917aSvijay rai 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
307f4c3917aSvijay rai 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
308f4c3917aSvijay rai 				| CSPR_V)
309f4c3917aSvijay rai #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
310f4c3917aSvijay rai 
311f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
312f4c3917aSvijay rai 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
313f4c3917aSvijay rai 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
314f4c3917aSvijay rai 				| CSOR_NAND_RAL_3	/* RAL = 3Byes */ \
315f4c3917aSvijay rai 				| CSOR_NAND_PGS_4K	/* Page Size = 4K */ \
316f4c3917aSvijay rai 				| CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
317f4c3917aSvijay rai 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
318f4c3917aSvijay rai 
319f4c3917aSvijay rai #define CONFIG_SYS_NAND_ONFI_DETECTION
320f4c3917aSvijay rai 
321f4c3917aSvijay rai /* ONFI NAND Flash mode0 Timing Params */
322f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
323f4c3917aSvijay rai 					FTIM0_NAND_TWP(0x18)   | \
324f4c3917aSvijay rai 					FTIM0_NAND_TWCHT(0x07) | \
325f4c3917aSvijay rai 					FTIM0_NAND_TWH(0x0a))
326f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
327f4c3917aSvijay rai 					FTIM1_NAND_TWBE(0x39)  | \
328f4c3917aSvijay rai 					FTIM1_NAND_TRR(0x0e)   | \
329f4c3917aSvijay rai 					FTIM1_NAND_TRP(0x18))
330f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
331f4c3917aSvijay rai 					FTIM2_NAND_TREH(0x0a) | \
332f4c3917aSvijay rai 					FTIM2_NAND_TWHRE(0x1e))
333f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM3		0x0
334f4c3917aSvijay rai 
335f4c3917aSvijay rai #define CONFIG_SYS_NAND_DDR_LAW		11
336f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
337f4c3917aSvijay rai #define CONFIG_SYS_MAX_NAND_DEVICE	1
338f4c3917aSvijay rai #define CONFIG_MTD_NAND_VERIFY_WRITE
339f4c3917aSvijay rai #define CONFIG_CMD_NAND
340f4c3917aSvijay rai 
341f4c3917aSvijay rai #define CONFIG_SYS_NAND_BLOCK_SIZE	(512 * 1024)
342f4c3917aSvijay rai 
343f4c3917aSvijay rai #if defined(CONFIG_NAND)
344f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
345f4c3917aSvijay rai #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
346f4c3917aSvijay rai #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
347f4c3917aSvijay rai #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
348f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
349f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
350f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
351f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
352f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR_CSPR_EXT
353f4c3917aSvijay rai #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR_CSPR
354f4c3917aSvijay rai #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
355f4c3917aSvijay rai #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
356f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
357f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
358f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
359f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
360f4c3917aSvijay rai #else
361f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR_CSPR_EXT
362f4c3917aSvijay rai #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR_CSPR
363f4c3917aSvijay rai #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
364f4c3917aSvijay rai #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
365f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
366f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
367f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
368f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
369f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NAND_CSPR_EXT
370f4c3917aSvijay rai #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
371f4c3917aSvijay rai #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
372f4c3917aSvijay rai #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
373f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
374f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
375f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
376f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
377f4c3917aSvijay rai #endif
378f4c3917aSvijay rai 
37918c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
38018c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
38118c01445SPrabhakar Kushwaha #else
38218c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
38318c01445SPrabhakar Kushwaha #endif
384f4c3917aSvijay rai 
385f4c3917aSvijay rai #if defined(CONFIG_RAMBOOT_PBL)
386f4c3917aSvijay rai #define CONFIG_SYS_RAMBOOT
387f4c3917aSvijay rai #endif
388f4c3917aSvijay rai 
389f4c3917aSvijay rai #define CONFIG_BOARD_EARLY_INIT_R
390f4c3917aSvijay rai #define CONFIG_MISC_INIT_R
391f4c3917aSvijay rai 
392f4c3917aSvijay rai #define CONFIG_HWCONFIG
393f4c3917aSvijay rai 
394f4c3917aSvijay rai /* define to use L1 as initial stack */
395f4c3917aSvijay rai #define CONFIG_L1_INIT_RAM
396f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_LOCK
397f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
398f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
399f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe0ec000
400f4c3917aSvijay rai /* The assembler doesn't like typecast */
401f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
402f4c3917aSvijay rai 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
403f4c3917aSvijay rai 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
404f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
405f4c3917aSvijay rai 
406f4c3917aSvijay rai #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
407f4c3917aSvijay rai 					GENERATED_GBL_DATA_SIZE)
408f4c3917aSvijay rai #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
409f4c3917aSvijay rai 
4109307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
411f4c3917aSvijay rai #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
412f4c3917aSvijay rai 
413f4c3917aSvijay rai /* Serial Port - controlled on board with jumper J8
414f4c3917aSvijay rai  * open - index 2
415f4c3917aSvijay rai  * shorted - index 1
416f4c3917aSvijay rai  */
417f4c3917aSvijay rai #define CONFIG_CONS_INDEX	1
418f4c3917aSvijay rai #define CONFIG_SYS_NS16550
419f4c3917aSvijay rai #define CONFIG_SYS_NS16550_SERIAL
420f4c3917aSvijay rai #define CONFIG_SYS_NS16550_REG_SIZE	1
421f4c3917aSvijay rai #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
422f4c3917aSvijay rai 
423f4c3917aSvijay rai #define CONFIG_SYS_BAUDRATE_TABLE	\
424f4c3917aSvijay rai 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
425f4c3917aSvijay rai 
426f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
427f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
428f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
429f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
430f4c3917aSvijay rai #define CONFIG_SERIAL_MULTI		/* Enable both serial ports */
43118c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD
432f4c3917aSvijay rai #define CONFIG_SYS_CONSOLE_IS_IN_ENV	/* determine from environment */
43318c01445SPrabhakar Kushwaha #endif
434f4c3917aSvijay rai 
435f4c3917aSvijay rai /* Use the HUSH parser */
436f4c3917aSvijay rai #define CONFIG_SYS_HUSH_PARSER
437f4c3917aSvijay rai #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
438f4c3917aSvijay rai 
439cf8ddacfSJason Jin #ifdef CONFIG_T1042RDB_PI
440cf8ddacfSJason Jin /* Video */
441cf8ddacfSJason Jin #define CONFIG_FSL_DIU_FB
442cf8ddacfSJason Jin 
443cf8ddacfSJason Jin #ifdef CONFIG_FSL_DIU_FB
444cf8ddacfSJason Jin #define CONFIG_FSL_DIU_CH7301
445cf8ddacfSJason Jin #define CONFIG_SYS_DIU_ADDR	(CONFIG_SYS_CCSRBAR + 0x180000)
446cf8ddacfSJason Jin #define CONFIG_VIDEO
447cf8ddacfSJason Jin #define CONFIG_CMD_BMP
448cf8ddacfSJason Jin #define CONFIG_CFB_CONSOLE
449cf8ddacfSJason Jin #define CONFIG_CFB_CONSOLE_ANSI
450cf8ddacfSJason Jin #define CONFIG_VIDEO_SW_CURSOR
451cf8ddacfSJason Jin #define CONFIG_VGA_AS_SINGLE_DEVICE
452cf8ddacfSJason Jin #define CONFIG_VIDEO_LOGO
453cf8ddacfSJason Jin #define CONFIG_VIDEO_BMP_LOGO
454cf8ddacfSJason Jin #endif
455cf8ddacfSJason Jin #endif
456cf8ddacfSJason Jin 
457f4c3917aSvijay rai /* pass open firmware flat tree */
458f4c3917aSvijay rai #define CONFIG_OF_LIBFDT
459f4c3917aSvijay rai #define CONFIG_OF_BOARD_SETUP
460f4c3917aSvijay rai #define CONFIG_OF_STDOUT_VIA_ALIAS
461f4c3917aSvijay rai 
462f4c3917aSvijay rai /* new uImage format support */
463f4c3917aSvijay rai #define CONFIG_FIT
464f4c3917aSvijay rai #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
465f4c3917aSvijay rai 
466f4c3917aSvijay rai /* I2C */
467f4c3917aSvijay rai #define CONFIG_SYS_I2C
468f4c3917aSvijay rai #define CONFIG_SYS_I2C_FSL		/* Use FSL common I2C driver */
469f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SPEED	400000	/* I2C speed in Hz */
470b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED	400000
471b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SPEED	400000
472b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SPEED	400000
473f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
474f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
475b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SLAVE	0x7F
476b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SLAVE	0x7F
477f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
478b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
479b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_OFFSET	0x119000
480b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_OFFSET	0x119100
481f4c3917aSvijay rai 
482f4c3917aSvijay rai /* I2C bus multiplexer */
483f4c3917aSvijay rai #define I2C_MUX_PCA_ADDR                0x70
484363fb32aSvijay rai #if defined(CONFIG_T1040RDB) || defined(CONFIG_T1042RDB)
485f4c3917aSvijay rai #define I2C_MUX_CH_DEFAULT      0x8
486f4c3917aSvijay rai #endif
487f4c3917aSvijay rai 
488f4c3917aSvijay rai #ifdef CONFIG_T1042RDB_PI
489cf8ddacfSJason Jin /* LDI/DVI Encoder for display */
490cf8ddacfSJason Jin #define CONFIG_SYS_I2C_LDI_ADDR		0x38
491cf8ddacfSJason Jin #define CONFIG_SYS_I2C_DVI_ADDR		0x75
492cf8ddacfSJason Jin 
493f4c3917aSvijay rai /*
494f4c3917aSvijay rai  * RTC configuration
495f4c3917aSvijay rai  */
496f4c3917aSvijay rai #define RTC
497f4c3917aSvijay rai #define CONFIG_RTC_DS1337               1
498f4c3917aSvijay rai #define CONFIG_SYS_I2C_RTC_ADDR         0x68
499f4c3917aSvijay rai 
500f4c3917aSvijay rai /*DVI encoder*/
501f4c3917aSvijay rai #define CONFIG_HDMI_ENCODER_I2C_ADDR  0x75
502f4c3917aSvijay rai #endif
503f4c3917aSvijay rai 
504f4c3917aSvijay rai /*
505f4c3917aSvijay rai  * eSPI - Enhanced SPI
506f4c3917aSvijay rai  */
507f4c3917aSvijay rai #define CONFIG_FSL_ESPI
508f4c3917aSvijay rai #define CONFIG_SPI_FLASH
509f4c3917aSvijay rai #define CONFIG_SPI_FLASH_STMICRO
5107172de33SZhiqiang Hou #define CONFIG_SPI_FLASH_BAR
511f4c3917aSvijay rai #define CONFIG_CMD_SF
512f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_SPEED         10000000
513f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_MODE          0
514f4c3917aSvijay rai #define CONFIG_ENV_SPI_BUS              0
515f4c3917aSvijay rai #define CONFIG_ENV_SPI_CS               0
516f4c3917aSvijay rai #define CONFIG_ENV_SPI_MAX_HZ           10000000
517f4c3917aSvijay rai #define CONFIG_ENV_SPI_MODE             0
518f4c3917aSvijay rai 
519f4c3917aSvijay rai /*
520f4c3917aSvijay rai  * General PCI
521f4c3917aSvijay rai  * Memory space is mapped 1-1, but I/O space must start from 0.
522f4c3917aSvijay rai  */
523f4c3917aSvijay rai 
524f4c3917aSvijay rai #ifdef CONFIG_PCI
525f4c3917aSvijay rai /* controller 1, direct to uli, tgtid 3, Base address 20000 */
526f4c3917aSvijay rai #ifdef CONFIG_PCIE1
527f4c3917aSvijay rai #define	CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
528f4c3917aSvijay rai #define	CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
529f4c3917aSvijay rai #define	CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
530f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
531f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
532f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
533f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
534f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
535f4c3917aSvijay rai #endif
536f4c3917aSvijay rai 
537f4c3917aSvijay rai /* controller 2, Slot 2, tgtid 2, Base address 201000 */
538f4c3917aSvijay rai #ifdef CONFIG_PCIE2
539f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_VIRT	0x90000000
540f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
541f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc10000000ull
542f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */
543f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
544f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
545f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
546f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
547f4c3917aSvijay rai #endif
548f4c3917aSvijay rai 
549f4c3917aSvijay rai /* controller 3, Slot 1, tgtid 1, Base address 202000 */
550f4c3917aSvijay rai #ifdef CONFIG_PCIE3
551f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_VIRT	0xa0000000
552f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
553f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc20000000ull
554f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_SIZE	0x10000000	/* 256M */
555f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
556f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
557f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
558f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
559f4c3917aSvijay rai #endif
560f4c3917aSvijay rai 
561f4c3917aSvijay rai /* controller 4, Base address 203000 */
562f4c3917aSvijay rai #ifdef CONFIG_PCIE4
563f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_VIRT	0xb0000000
564f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
565f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc30000000ull
566f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_SIZE	0x10000000	/* 256M */
567f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_VIRT	0xf8030000
568f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
569f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
570f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
571f4c3917aSvijay rai #endif
572f4c3917aSvijay rai 
573f4c3917aSvijay rai #define CONFIG_PCI_PNP			/* do pci plug-and-play */
574f4c3917aSvijay rai #define CONFIG_E1000
575f4c3917aSvijay rai 
576f4c3917aSvijay rai #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
577f4c3917aSvijay rai #define CONFIG_DOS_PARTITION
578f4c3917aSvijay rai #endif	/* CONFIG_PCI */
579f4c3917aSvijay rai 
580f4c3917aSvijay rai /* SATA */
581f4c3917aSvijay rai #define CONFIG_FSL_SATA_V2
582f4c3917aSvijay rai #ifdef CONFIG_FSL_SATA_V2
583f4c3917aSvijay rai #define CONFIG_LIBATA
584f4c3917aSvijay rai #define CONFIG_FSL_SATA
585f4c3917aSvijay rai 
586f4c3917aSvijay rai #define CONFIG_SYS_SATA_MAX_DEVICE	1
587f4c3917aSvijay rai #define CONFIG_SATA1
588f4c3917aSvijay rai #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
589f4c3917aSvijay rai #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
590f4c3917aSvijay rai 
591f4c3917aSvijay rai #define CONFIG_LBA48
592f4c3917aSvijay rai #define CONFIG_CMD_SATA
593f4c3917aSvijay rai #define CONFIG_DOS_PARTITION
594f4c3917aSvijay rai #define CONFIG_CMD_EXT2
595f4c3917aSvijay rai #endif
596f4c3917aSvijay rai 
597f4c3917aSvijay rai /*
598f4c3917aSvijay rai * USB
599f4c3917aSvijay rai */
600f4c3917aSvijay rai #define CONFIG_HAS_FSL_DR_USB
601f4c3917aSvijay rai 
602f4c3917aSvijay rai #ifdef CONFIG_HAS_FSL_DR_USB
603f4c3917aSvijay rai #define CONFIG_USB_EHCI
604f4c3917aSvijay rai 
605f4c3917aSvijay rai #ifdef CONFIG_USB_EHCI
606f4c3917aSvijay rai #define CONFIG_CMD_USB
607f4c3917aSvijay rai #define CONFIG_USB_STORAGE
608f4c3917aSvijay rai #define CONFIG_USB_EHCI_FSL
609f4c3917aSvijay rai #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
610f4c3917aSvijay rai #define CONFIG_CMD_EXT2
611f4c3917aSvijay rai #endif
612f4c3917aSvijay rai #endif
613f4c3917aSvijay rai 
614f4c3917aSvijay rai #define CONFIG_MMC
615f4c3917aSvijay rai 
616f4c3917aSvijay rai #ifdef CONFIG_MMC
617f4c3917aSvijay rai #define CONFIG_FSL_ESDHC
618f4c3917aSvijay rai #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
619f4c3917aSvijay rai #define CONFIG_CMD_MMC
620f4c3917aSvijay rai #define CONFIG_GENERIC_MMC
621f4c3917aSvijay rai #define CONFIG_CMD_EXT2
622f4c3917aSvijay rai #define CONFIG_CMD_FAT
623f4c3917aSvijay rai #define CONFIG_DOS_PARTITION
624f4c3917aSvijay rai #endif
625f4c3917aSvijay rai 
626f4c3917aSvijay rai /* Qman/Bman */
627f4c3917aSvijay rai #ifndef CONFIG_NOBQFMAN
628f4c3917aSvijay rai #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
629f4c3917aSvijay rai #define CONFIG_SYS_BMAN_NUM_PORTALS	25
630f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
631f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
632f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
633f4c3917aSvijay rai #define CONFIG_SYS_QMAN_NUM_PORTALS	25
634f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
635f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
636f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
637f4c3917aSvijay rai 
638f4c3917aSvijay rai #define CONFIG_SYS_DPAA_FMAN
639f4c3917aSvijay rai #define CONFIG_SYS_DPAA_PME
640f4c3917aSvijay rai 
641363fb32aSvijay rai #if defined(CONFIG_T1040RDB) || defined(CONFIG_T1042RDB)
642f4c3917aSvijay rai #define CONFIG_QE
643f4c3917aSvijay rai #define CONFIG_U_QE
644099b86b7SPrabhakar Kushwaha #endif
645f4c3917aSvijay rai 
646f4c3917aSvijay rai /* Default address of microcode for the Linux Fman driver */
647f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH)
648f4c3917aSvijay rai /*
649f4c3917aSvijay rai  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
650f4c3917aSvijay rai  * env, so we got 0x110000.
651f4c3917aSvijay rai  */
652f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_IN_SPIFLASH
653f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
654f4c3917aSvijay rai #elif defined(CONFIG_SDCARD)
655f4c3917aSvijay rai /*
656f4c3917aSvijay rai  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
65718c01445SPrabhakar Kushwaha  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
65818c01445SPrabhakar Kushwaha  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
659f4c3917aSvijay rai  */
660f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
66118c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 0x820)
662f4c3917aSvijay rai #elif defined(CONFIG_NAND)
663f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
66418c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR	(5 * CONFIG_SYS_NAND_BLOCK_SIZE)
665f4c3917aSvijay rai #else
666f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
667f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR		0xEFF00000
66818c01445SPrabhakar Kushwaha #endif
66918c01445SPrabhakar Kushwaha 
670363fb32aSvijay rai #if defined(CONFIG_T1040RDB) || defined(CONFIG_T1042RDB)
67118c01445SPrabhakar Kushwaha #if defined(CONFIG_SPIFLASH)
67218c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR		0x130000
67318c01445SPrabhakar Kushwaha #elif defined(CONFIG_SDCARD)
67418c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR		(512 * 0x920)
67518c01445SPrabhakar Kushwaha #elif defined(CONFIG_NAND)
67618c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR		(7 * CONFIG_SYS_NAND_BLOCK_SIZE)
67718c01445SPrabhakar Kushwaha #else
678f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_ADDR		0xEFF10000
679f4c3917aSvijay rai #endif
68018c01445SPrabhakar Kushwaha #endif
68118c01445SPrabhakar Kushwaha 
68218c01445SPrabhakar Kushwaha 
683f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
684f4c3917aSvijay rai #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
685f4c3917aSvijay rai #endif /* CONFIG_NOBQFMAN */
686f4c3917aSvijay rai 
687f4c3917aSvijay rai #ifdef CONFIG_SYS_DPAA_FMAN
688f4c3917aSvijay rai #define CONFIG_FMAN_ENET
689f4c3917aSvijay rai #define CONFIG_PHY_VITESSE
690f4c3917aSvijay rai #define CONFIG_PHY_REALTEK
691f4c3917aSvijay rai #endif
692f4c3917aSvijay rai 
693f4c3917aSvijay rai #ifdef CONFIG_FMAN_ENET
694363fb32aSvijay rai #if defined(CONFIG_T1040RDB) || defined(CONFIG_T1042RDB)
695f4c3917aSvijay rai #define CONFIG_SYS_SGMII1_PHY_ADDR		0x03
696f4c3917aSvijay rai #endif
697f4c3917aSvijay rai #define CONFIG_SYS_RGMII1_PHY_ADDR		0x01
698f4c3917aSvijay rai #define CONFIG_SYS_RGMII2_PHY_ADDR		0x02
699f4c3917aSvijay rai 
700f4c3917aSvijay rai #define CONFIG_MII		/* MII PHY management */
701f4c3917aSvijay rai #define CONFIG_ETHPRIME		"FM1@DTSEC4"
702f4c3917aSvijay rai #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
703f4c3917aSvijay rai #endif
704f4c3917aSvijay rai 
705f4c3917aSvijay rai /*
706f4c3917aSvijay rai  * Environment
707f4c3917aSvijay rai  */
708f4c3917aSvijay rai #define CONFIG_LOADS_ECHO		/* echo on for serial download */
709f4c3917aSvijay rai #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
710f4c3917aSvijay rai 
711f4c3917aSvijay rai /*
712f4c3917aSvijay rai  * Command line configuration.
713f4c3917aSvijay rai  */
714f4c3917aSvijay rai #include <config_cmd_default.h>
715f4c3917aSvijay rai 
716f4c3917aSvijay rai #ifdef CONFIG_T1042RDB_PI
717f4c3917aSvijay rai #define CONFIG_CMD_DATE
718f4c3917aSvijay rai #endif
719f4c3917aSvijay rai #define CONFIG_CMD_DHCP
720f4c3917aSvijay rai #define CONFIG_CMD_ELF
721f4c3917aSvijay rai #define CONFIG_CMD_ERRATA
722f4c3917aSvijay rai #define CONFIG_CMD_GREPENV
723f4c3917aSvijay rai #define CONFIG_CMD_IRQ
724f4c3917aSvijay rai #define CONFIG_CMD_I2C
725f4c3917aSvijay rai #define CONFIG_CMD_MII
726f4c3917aSvijay rai #define CONFIG_CMD_PING
727f4c3917aSvijay rai #define CONFIG_CMD_REGINFO
728f4c3917aSvijay rai #define CONFIG_CMD_SETEXPR
729f4c3917aSvijay rai 
730f4c3917aSvijay rai #ifdef CONFIG_PCI
731f4c3917aSvijay rai #define CONFIG_CMD_PCI
732f4c3917aSvijay rai #define CONFIG_CMD_NET
733f4c3917aSvijay rai #endif
734f4c3917aSvijay rai 
735*737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
736*737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM
737*737537efSRuchika Gupta #define CONFIG_CMD_HASH
738*737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL
739*737537efSRuchika Gupta #endif
740*737537efSRuchika Gupta 
741f4c3917aSvijay rai /*
742f4c3917aSvijay rai  * Miscellaneous configurable options
743f4c3917aSvijay rai  */
744f4c3917aSvijay rai #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
745f4c3917aSvijay rai #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
746f4c3917aSvijay rai #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
747f4c3917aSvijay rai #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
748f4c3917aSvijay rai #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
749f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB
750f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
751f4c3917aSvijay rai #else
752f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
753f4c3917aSvijay rai #endif
754f4c3917aSvijay rai #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
755f4c3917aSvijay rai #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
756f4c3917aSvijay rai #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
757f4c3917aSvijay rai 
758f4c3917aSvijay rai /*
759f4c3917aSvijay rai  * For booting Linux, the board info and command line data
760f4c3917aSvijay rai  * have to be in the first 64 MB of memory, since this is
761f4c3917aSvijay rai  * the maximum mapped by the Linux kernel during initialization.
762f4c3917aSvijay rai  */
763f4c3917aSvijay rai #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
764f4c3917aSvijay rai #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
765f4c3917aSvijay rai 
766f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB
767f4c3917aSvijay rai #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
768f4c3917aSvijay rai #endif
769f4c3917aSvijay rai 
770f4c3917aSvijay rai /*
77168b74739SPrabhakar Kushwaha  * Dynamic MTD Partition support with mtdparts
77268b74739SPrabhakar Kushwaha  */
77368b74739SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH
77468b74739SPrabhakar Kushwaha #define CONFIG_MTD_DEVICE
77568b74739SPrabhakar Kushwaha #define CONFIG_MTD_PARTITIONS
77668b74739SPrabhakar Kushwaha #define CONFIG_CMD_MTDPARTS
77768b74739SPrabhakar Kushwaha #define CONFIG_FLASH_CFI_MTD
77868b74739SPrabhakar Kushwaha #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
77968b74739SPrabhakar Kushwaha 			"spi0=spife110000.0"
78068b74739SPrabhakar Kushwaha #define MTDPARTS_DEFAULT	"mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
78168b74739SPrabhakar Kushwaha 				"128k(dtb),96m(fs),-(user);"\
78268b74739SPrabhakar Kushwaha 				"fff800000.flash:2m(uboot),9m(kernel),"\
78368b74739SPrabhakar Kushwaha 				"128k(dtb),96m(fs),-(user);spife110000.0:" \
78468b74739SPrabhakar Kushwaha 				"2m(uboot),9m(kernel),128k(dtb),-(user)"
78568b74739SPrabhakar Kushwaha #endif
78668b74739SPrabhakar Kushwaha 
78768b74739SPrabhakar Kushwaha /*
788f4c3917aSvijay rai  * Environment Configuration
789f4c3917aSvijay rai  */
790f4c3917aSvijay rai #define CONFIG_ROOTPATH		"/opt/nfsroot"
791f4c3917aSvijay rai #define CONFIG_BOOTFILE		"uImage"
792f4c3917aSvijay rai #define CONFIG_UBOOTPATH	"u-boot.bin"	/* U-Boot image on TFTP server*/
793f4c3917aSvijay rai 
794f4c3917aSvijay rai /* default location for tftp and bootm */
795f4c3917aSvijay rai #define CONFIG_LOADADDR		1000000
796f4c3917aSvijay rai 
797f4c3917aSvijay rai #define CONFIG_BOOTDELAY	10	/*-1 disables auto-boot*/
798f4c3917aSvijay rai 
799f4c3917aSvijay rai #define CONFIG_BAUDRATE	115200
800f4c3917aSvijay rai 
801f4c3917aSvijay rai #define __USB_PHY_TYPE	utmi
802363fb32aSvijay rai #define RAMDISKFILE	"t104xrdb/ramdisk.uboot"
803f4c3917aSvijay rai 
804f4c3917aSvijay rai #ifdef CONFIG_T1040RDB
805f4c3917aSvijay rai #define FDTFILE		"t1040rdb/t1040rdb.dtb"
806363fb32aSvijay rai #elif defined(CONFIG_T1042RDB_PI)
807363fb32aSvijay rai #define FDTFILE		"t1042rdb_pi/t1042rdb_pi.dtb"
808363fb32aSvijay rai #elif defined(CONFIG_T1042RDB)
809363fb32aSvijay rai #define FDTFILE		"t1042rdb/t1042rdb.dtb"
810f4c3917aSvijay rai #endif
811f4c3917aSvijay rai 
812cf8ddacfSJason Jin #ifdef CONFIG_FSL_DIU_FB
813cf8ddacfSJason Jin #define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
814cf8ddacfSJason Jin #else
815cf8ddacfSJason Jin #define DIU_ENVIRONMENT
816cf8ddacfSJason Jin #endif
817cf8ddacfSJason Jin 
818f4c3917aSvijay rai #define	CONFIG_EXTRA_ENV_SETTINGS				\
819f4c3917aSvijay rai 	"hwconfig=fsl_ddr:bank_intlv=cs0_cs1;"			\
820f4c3917aSvijay rai 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
821f4c3917aSvijay rai 	"usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
822f4c3917aSvijay rai 	"netdev=eth0\0"						\
823cf8ddacfSJason Jin 	"video-mode=" __stringify(DIU_ENVIRONMENT) "\0"		\
824f4c3917aSvijay rai 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
825f4c3917aSvijay rai 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
826f4c3917aSvijay rai 	"tftpflash=tftpboot $loadaddr $uboot && "		\
827f4c3917aSvijay rai 	"protect off $ubootaddr +$filesize && "			\
828f4c3917aSvijay rai 	"erase $ubootaddr +$filesize && "			\
829f4c3917aSvijay rai 	"cp.b $loadaddr $ubootaddr $filesize && "		\
830f4c3917aSvijay rai 	"protect on $ubootaddr +$filesize && "			\
831f4c3917aSvijay rai 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
832f4c3917aSvijay rai 	"consoledev=ttyS0\0"					\
833f4c3917aSvijay rai 	"ramdiskaddr=2000000\0"					\
834f4c3917aSvijay rai 	"ramdiskfile=" __stringify(RAMDISKFILE) "\0"		\
835f4c3917aSvijay rai 	"fdtaddr=c00000\0"					\
836f4c3917aSvijay rai 	"fdtfile=" __stringify(FDTFILE) "\0"			\
8373246584dSKim Phillips 	"bdev=sda3\0"
838f4c3917aSvijay rai 
839f4c3917aSvijay rai #define CONFIG_LINUX                       \
840f4c3917aSvijay rai 	"setenv bootargs root=/dev/ram rw "            \
841f4c3917aSvijay rai 	"console=$consoledev,$baudrate $othbootargs;"  \
842f4c3917aSvijay rai 	"setenv ramdiskaddr 0x02000000;"               \
843f4c3917aSvijay rai 	"setenv fdtaddr 0x00c00000;"		       \
844f4c3917aSvijay rai 	"setenv loadaddr 0x1000000;"		       \
845f4c3917aSvijay rai 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
846f4c3917aSvijay rai 
847f4c3917aSvijay rai #define CONFIG_HDBOOT					\
848f4c3917aSvijay rai 	"setenv bootargs root=/dev/$bdev rw "		\
849f4c3917aSvijay rai 	"console=$consoledev,$baudrate $othbootargs;"	\
850f4c3917aSvijay rai 	"tftp $loadaddr $bootfile;"			\
851f4c3917aSvijay rai 	"tftp $fdtaddr $fdtfile;"			\
852f4c3917aSvijay rai 	"bootm $loadaddr - $fdtaddr"
853f4c3917aSvijay rai 
854f4c3917aSvijay rai #define CONFIG_NFSBOOTCOMMAND			\
855f4c3917aSvijay rai 	"setenv bootargs root=/dev/nfs rw "	\
856f4c3917aSvijay rai 	"nfsroot=$serverip:$rootpath "		\
857f4c3917aSvijay rai 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
858f4c3917aSvijay rai 	"console=$consoledev,$baudrate $othbootargs;"	\
859f4c3917aSvijay rai 	"tftp $loadaddr $bootfile;"		\
860f4c3917aSvijay rai 	"tftp $fdtaddr $fdtfile;"		\
861f4c3917aSvijay rai 	"bootm $loadaddr - $fdtaddr"
862f4c3917aSvijay rai 
863f4c3917aSvijay rai #define CONFIG_RAMBOOTCOMMAND				\
864f4c3917aSvijay rai 	"setenv bootargs root=/dev/ram rw "		\
865f4c3917aSvijay rai 	"console=$consoledev,$baudrate $othbootargs;"	\
866f4c3917aSvijay rai 	"tftp $ramdiskaddr $ramdiskfile;"		\
867f4c3917aSvijay rai 	"tftp $loadaddr $bootfile;"			\
868f4c3917aSvijay rai 	"tftp $fdtaddr $fdtfile;"			\
869f4c3917aSvijay rai 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
870f4c3917aSvijay rai 
871f4c3917aSvijay rai #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
872f4c3917aSvijay rai 
873f4c3917aSvijay rai #ifdef CONFIG_SECURE_BOOT
874f4c3917aSvijay rai #include <asm/fsl_secure_boot.h>
875f4c3917aSvijay rai #endif
876f4c3917aSvijay rai 
877f4c3917aSvijay rai #endif	/* __CONFIG_H */
878