xref: /rk3399_rockchip-uboot/include/configs/T104xRDB.h (revision 7172de33b0cc0a44713fd4fbbb61fd1fada17341)
1f4c3917aSvijay rai /*
2f4c3917aSvijay rai + * Copyright 2014 Freescale Semiconductor, Inc.
3f4c3917aSvijay rai + *
4f4c3917aSvijay rai + * SPDX-License-Identifier:     GPL-2.0+
5f4c3917aSvijay rai + */
6f4c3917aSvijay rai 
7f4c3917aSvijay rai #ifndef __CONFIG_H
8f4c3917aSvijay rai #define __CONFIG_H
9f4c3917aSvijay rai 
10f4c3917aSvijay rai /*
11f4c3917aSvijay rai  * T104x RDB board configuration file
12f4c3917aSvijay rai  */
13f4c3917aSvijay rai #define CONFIG_T104xRDB
14f4c3917aSvijay rai #define CONFIG_PHYS_64BIT
15f4c3917aSvijay rai 
16f4c3917aSvijay rai #ifdef CONFIG_RAMBOOT_PBL
1718c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg
1818c01445SPrabhakar Kushwaha #ifdef CONFIG_T1040RDB
1918c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1040_rcw.cfg
2018c01445SPrabhakar Kushwaha #endif
2118c01445SPrabhakar Kushwaha #ifdef CONFIG_T1042RDB_PI
2218c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1042_rcw.cfg
2318c01445SPrabhakar Kushwaha #endif
2418c01445SPrabhakar Kushwaha 
2518c01445SPrabhakar Kushwaha #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
2618c01445SPrabhakar Kushwaha #define CONFIG_SPL_ENV_SUPPORT
2718c01445SPrabhakar Kushwaha #define CONFIG_SPL_SERIAL_SUPPORT
2818c01445SPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE
2918c01445SPrabhakar Kushwaha #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
3018c01445SPrabhakar Kushwaha #define CONFIG_SPL_LIBGENERIC_SUPPORT
3118c01445SPrabhakar Kushwaha #define CONFIG_SPL_LIBCOMMON_SUPPORT
3218c01445SPrabhakar Kushwaha #define CONFIG_SPL_I2C_SUPPORT
3318c01445SPrabhakar Kushwaha #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
3418c01445SPrabhakar Kushwaha #define CONFIG_FSL_LAW                 /* Use common FSL init code */
35ce249d95STang Yuantian #define CONFIG_SYS_TEXT_BASE		0x30001000
3618c01445SPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
3718c01445SPrabhakar Kushwaha #define CONFIG_SPL_PAD_TO		0x40000
3818c01445SPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE		0x28000
3918c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
4018c01445SPrabhakar Kushwaha #define CONFIG_SPL_SKIP_RELOCATE
4118c01445SPrabhakar Kushwaha #define CONFIG_SPL_COMMON_INIT_DDR
4218c01445SPrabhakar Kushwaha #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
4318c01445SPrabhakar Kushwaha #define CONFIG_SYS_NO_FLASH
4418c01445SPrabhakar Kushwaha #endif
4518c01445SPrabhakar Kushwaha #define RESET_VECTOR_OFFSET		0x27FFC
4618c01445SPrabhakar Kushwaha #define BOOT_PAGE_OFFSET		0x27000
4718c01445SPrabhakar Kushwaha 
4818c01445SPrabhakar Kushwaha #ifdef CONFIG_NAND
4918c01445SPrabhakar Kushwaha #define CONFIG_SPL_NAND_SUPPORT
5018c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
51ce249d95STang Yuantian #define CONFIG_SYS_NAND_U_BOOT_DST	0x30000000
52ce249d95STang Yuantian #define CONFIG_SYS_NAND_U_BOOT_START	0x30000000
5318c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
5418c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
5518c01445SPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT
5618c01445SPrabhakar Kushwaha #endif
5718c01445SPrabhakar Kushwaha 
5818c01445SPrabhakar Kushwaha #ifdef CONFIG_SPIFLASH
59ce249d95STang Yuantian #define	CONFIG_RESET_VECTOR_ADDRESS		0x30000FFC
6018c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_SUPPORT
6118c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_FLASH_SUPPORT
6218c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_FLASH_MINIMAL
6318c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
64ce249d95STang Yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x30000000)
65ce249d95STang Yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x30000000)
6618c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(256 << 10)
6718c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
6818c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD
6918c01445SPrabhakar Kushwaha #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
7018c01445SPrabhakar Kushwaha #endif
7118c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_BOOT
7218c01445SPrabhakar Kushwaha #endif
7318c01445SPrabhakar Kushwaha 
7418c01445SPrabhakar Kushwaha #ifdef CONFIG_SDCARD
75ce249d95STang Yuantian #define	CONFIG_RESET_VECTOR_ADDRESS		0x30000FFC
7618c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_SUPPORT
7718c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_MINIMAL
7818c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
79ce249d95STang Yuantian #define CONFIG_SYS_MMC_U_BOOT_DST	(0x30000000)
80ce249d95STang Yuantian #define CONFIG_SYS_MMC_U_BOOT_START	(0x30000000)
8118c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_OFFS	(260 << 10)
8218c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
8318c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD
8418c01445SPrabhakar Kushwaha #define	CONFIG_SYS_MPC85XX_NO_RESETVEC
8518c01445SPrabhakar Kushwaha #endif
8618c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_BOOT
8718c01445SPrabhakar Kushwaha #endif
8818c01445SPrabhakar Kushwaha 
89f4c3917aSvijay rai #endif
90f4c3917aSvijay rai 
91f4c3917aSvijay rai /* High Level Configuration Options */
92f4c3917aSvijay rai #define CONFIG_BOOKE
93f4c3917aSvijay rai #define CONFIG_E500			/* BOOKE e500 family */
94f4c3917aSvijay rai #define CONFIG_E500MC			/* BOOKE e500mc family */
95f4c3917aSvijay rai #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
96f4c3917aSvijay rai #define CONFIG_MP			/* support multiple processors */
97f4c3917aSvijay rai 
985303a3deSTang Yuantian /* support deep sleep */
995303a3deSTang Yuantian #define CONFIG_DEEP_SLEEP
1005303a3deSTang Yuantian #define CONFIG_SILENT_CONSOLE
1015303a3deSTang Yuantian 
102f4c3917aSvijay rai #ifndef CONFIG_SYS_TEXT_BASE
103f4c3917aSvijay rai #define CONFIG_SYS_TEXT_BASE	0xeff40000
104f4c3917aSvijay rai #endif
105f4c3917aSvijay rai 
106f4c3917aSvijay rai #ifndef CONFIG_RESET_VECTOR_ADDRESS
107f4c3917aSvijay rai #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
108f4c3917aSvijay rai #endif
109f4c3917aSvijay rai 
110f4c3917aSvijay rai #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
111f4c3917aSvijay rai #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
112f4c3917aSvijay rai #define CONFIG_FSL_IFC			/* Enable IFC Support */
113f4c3917aSvijay rai #define CONFIG_PCI			/* Enable PCI/PCIE */
114f4c3917aSvijay rai #define CONFIG_PCI_INDIRECT_BRIDGE
115f4c3917aSvijay rai #define CONFIG_PCIE1			/* PCIE controler 1 */
116f4c3917aSvijay rai #define CONFIG_PCIE2			/* PCIE controler 2 */
117f4c3917aSvijay rai #define CONFIG_PCIE3			/* PCIE controler 3 */
118f4c3917aSvijay rai #define CONFIG_PCIE4			/* PCIE controler 4 */
119f4c3917aSvijay rai 
120f4c3917aSvijay rai #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
121f4c3917aSvijay rai #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
122f4c3917aSvijay rai 
123f4c3917aSvijay rai #define CONFIG_FSL_LAW			/* Use common FSL init code */
124f4c3917aSvijay rai 
125f4c3917aSvijay rai #define CONFIG_ENV_OVERWRITE
126f4c3917aSvijay rai 
12718c01445SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH
128f4c3917aSvijay rai #define CONFIG_FLASH_CFI_DRIVER
129f4c3917aSvijay rai #define CONFIG_SYS_FLASH_CFI
130f4c3917aSvijay rai #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
131f4c3917aSvijay rai #endif
132f4c3917aSvijay rai 
133f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH)
134f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC
135f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_SPI_FLASH
136f4c3917aSvijay rai #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
137f4c3917aSvijay rai #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
138f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE            0x10000
139f4c3917aSvijay rai #elif defined(CONFIG_SDCARD)
140f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC
141f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_MMC
142f4c3917aSvijay rai #define CONFIG_SYS_MMC_ENV_DEV          0
143f4c3917aSvijay rai #define CONFIG_ENV_SIZE			0x2000
14418c01445SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET		(512 * 0x800)
145f4c3917aSvijay rai #elif defined(CONFIG_NAND)
146f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC
147f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_NAND
14818c01445SPrabhakar Kushwaha #define CONFIG_ENV_SIZE			0x2000
149f4c3917aSvijay rai #define CONFIG_ENV_OFFSET		(3 * CONFIG_SYS_NAND_BLOCK_SIZE)
150f4c3917aSvijay rai #else
151f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_FLASH
152f4c3917aSvijay rai #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
153f4c3917aSvijay rai #define CONFIG_ENV_SIZE		0x2000
154f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
155f4c3917aSvijay rai #endif
156f4c3917aSvijay rai 
157f4c3917aSvijay rai #define CONFIG_SYS_CLK_FREQ	100000000
158f4c3917aSvijay rai #define CONFIG_DDR_CLK_FREQ	66666666
159f4c3917aSvijay rai 
160f4c3917aSvijay rai /*
161f4c3917aSvijay rai  * These can be toggled for performance analysis, otherwise use default.
162f4c3917aSvijay rai  */
163f4c3917aSvijay rai #define CONFIG_SYS_CACHE_STASHING
164f4c3917aSvijay rai #define CONFIG_BACKSIDE_L2_CACHE
165f4c3917aSvijay rai #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
166f4c3917aSvijay rai #define CONFIG_BTB			/* toggle branch predition */
167f4c3917aSvijay rai #define CONFIG_DDR_ECC
168f4c3917aSvijay rai #ifdef CONFIG_DDR_ECC
169f4c3917aSvijay rai #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
170f4c3917aSvijay rai #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
171f4c3917aSvijay rai #endif
172f4c3917aSvijay rai 
173f4c3917aSvijay rai #define CONFIG_ENABLE_36BIT_PHYS
174f4c3917aSvijay rai 
175f4c3917aSvijay rai #define CONFIG_ADDR_MAP
176f4c3917aSvijay rai #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
177f4c3917aSvijay rai 
178f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
179f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_END		0x00400000
180f4c3917aSvijay rai #define CONFIG_SYS_ALT_MEMTEST
181f4c3917aSvijay rai #define CONFIG_PANIC_HANG	/* do not reset board on panic */
182f4c3917aSvijay rai 
183f4c3917aSvijay rai /*
184f4c3917aSvijay rai  *  Config the L3 Cache as L3 SRAM
185f4c3917aSvijay rai  */
186f4c3917aSvijay rai #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
18718c01445SPrabhakar Kushwaha #define CONFIG_SYS_L3_SIZE		256 << 10
18818c01445SPrabhakar Kushwaha #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
18918c01445SPrabhakar Kushwaha #ifdef CONFIG_RAMBOOT_PBL
19018c01445SPrabhakar Kushwaha #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
19118c01445SPrabhakar Kushwaha #endif
19218c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
19318c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_SIZE	(30 << 10)
19418c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
19518c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
196f4c3917aSvijay rai 
197f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR		0xf0000000
198f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
199f4c3917aSvijay rai 
200f4c3917aSvijay rai /*
201f4c3917aSvijay rai  * DDR Setup
202f4c3917aSvijay rai  */
203f4c3917aSvijay rai #define CONFIG_VERY_BIG_RAM
204f4c3917aSvijay rai #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
205f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
206f4c3917aSvijay rai 
207f4c3917aSvijay rai /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
208f4c3917aSvijay rai #define CONFIG_DIMM_SLOTS_PER_CTLR	1
209f4c3917aSvijay rai #define CONFIG_CHIP_SELECTS_PER_CTRL	(2 * CONFIG_DIMM_SLOTS_PER_CTLR)
210f4c3917aSvijay rai 
211f4c3917aSvijay rai #define CONFIG_DDR_SPD
212f4c3917aSvijay rai #define CONFIG_SYS_DDR_RAW_TIMING
213f4c3917aSvijay rai #define CONFIG_SYS_FSL_DDR3
214f4c3917aSvijay rai 
215f4c3917aSvijay rai #define CONFIG_SYS_SPD_BUS_NUM	0
216f4c3917aSvijay rai #define SPD_EEPROM_ADDRESS	0x51
217f4c3917aSvijay rai 
218f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
219f4c3917aSvijay rai 
220f4c3917aSvijay rai /*
221f4c3917aSvijay rai  * IFC Definitions
222f4c3917aSvijay rai  */
223f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE	0xe8000000
224f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
225f4c3917aSvijay rai 
226f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR_EXT	(0xf)
227f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
228f4c3917aSvijay rai 				CSPR_PORT_SIZE_16 | \
229f4c3917aSvijay rai 				CSPR_MSEL_NOR | \
230f4c3917aSvijay rai 				CSPR_V)
231f4c3917aSvijay rai #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
232377ffcfaSSandeep Singh 
233377ffcfaSSandeep Singh /*
234377ffcfaSSandeep Singh  * TDM Definition
235377ffcfaSSandeep Singh  */
236377ffcfaSSandeep Singh #define T1040_TDM_QUIRK_CCSR_BASE	0xfe000000
237377ffcfaSSandeep Singh 
238f4c3917aSvijay rai /* NOR Flash Timing Params */
239f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSOR	CSOR_NAND_TRHZ_80
240f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
241f4c3917aSvijay rai 				FTIM0_NOR_TEADC(0x5) | \
242f4c3917aSvijay rai 				FTIM0_NOR_TEAHC(0x5))
243f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
244f4c3917aSvijay rai 				FTIM1_NOR_TRAD_NOR(0x1A) |\
245f4c3917aSvijay rai 				FTIM1_NOR_TSEQRAD_NOR(0x13))
246f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
247f4c3917aSvijay rai 				FTIM2_NOR_TCH(0x4) | \
248f4c3917aSvijay rai 				FTIM2_NOR_TWPH(0x0E) | \
249f4c3917aSvijay rai 				FTIM2_NOR_TWP(0x1c))
250f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM3	0x0
251f4c3917aSvijay rai 
252f4c3917aSvijay rai #define CONFIG_SYS_FLASH_QUIET_TEST
253f4c3917aSvijay rai #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
254f4c3917aSvijay rai 
255f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
256f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
257f4c3917aSvijay rai #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
258f4c3917aSvijay rai #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
259f4c3917aSvijay rai 
260f4c3917aSvijay rai #define CONFIG_SYS_FLASH_EMPTY_INFO
261f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
262f4c3917aSvijay rai 
263f4c3917aSvijay rai /* CPLD on IFC */
26455153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_MASK			0x3F
26555153d6cSPrabhakar Kushwaha #define CPLD_BANK_SEL_MASK		0x07
26655153d6cSPrabhakar Kushwaha #define CPLD_BANK_OVERRIDE		0x40
26755153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_ALTBANK		0x44 /* BANK OR | BANK 4 */
26855153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_DFLTBANK		0x40 /* BANK OR | BANK0 */
26955153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_RESET		0xFF
27055153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_SHIFT		0x03
271cf8ddacfSJason Jin #ifdef CONFIG_T1042RDB_PI
272cf8ddacfSJason Jin #define CPLD_DIU_SEL_DFP		0x80
273cf8ddacfSJason Jin #endif
27455153d6cSPrabhakar Kushwaha 
275f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE	0xffdf0000
276f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_CPLD_BASE)
277f4c3917aSvijay rai #define CONFIG_SYS_CSPR2_EXT	(0xf)
278f4c3917aSvijay rai #define CONFIG_SYS_CSPR2	(CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
279f4c3917aSvijay rai 				| CSPR_PORT_SIZE_8 \
280f4c3917aSvijay rai 				| CSPR_MSEL_GPCM \
281f4c3917aSvijay rai 				| CSPR_V)
282f4c3917aSvijay rai #define CONFIG_SYS_AMASK2	IFC_AMASK(64*1024)
283f4c3917aSvijay rai #define CONFIG_SYS_CSOR2	0x0
284f4c3917aSvijay rai /* CPLD Timing parameters for IFC CS2 */
285f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
286f4c3917aSvijay rai 					FTIM0_GPCM_TEADC(0x0e) | \
287f4c3917aSvijay rai 					FTIM0_GPCM_TEAHC(0x0e))
288f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM1		(FTIM1_GPCM_TACO(0x0e) | \
289f4c3917aSvijay rai 					FTIM1_GPCM_TRAD(0x1f))
290f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
291de519163SShaohui Xie 					FTIM2_GPCM_TCH(0x8) | \
292f4c3917aSvijay rai 					FTIM2_GPCM_TWP(0x1f))
293f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM3		0x0
294f4c3917aSvijay rai 
295f4c3917aSvijay rai /* NAND Flash on IFC */
296f4c3917aSvijay rai #define CONFIG_NAND_FSL_IFC
297f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE		0xff800000
298f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
299f4c3917aSvijay rai 
300f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
301f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
302f4c3917aSvijay rai 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
303f4c3917aSvijay rai 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
304f4c3917aSvijay rai 				| CSPR_V)
305f4c3917aSvijay rai #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
306f4c3917aSvijay rai 
307f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
308f4c3917aSvijay rai 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
309f4c3917aSvijay rai 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
310f4c3917aSvijay rai 				| CSOR_NAND_RAL_3	/* RAL = 3Byes */ \
311f4c3917aSvijay rai 				| CSOR_NAND_PGS_4K	/* Page Size = 4K */ \
312f4c3917aSvijay rai 				| CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
313f4c3917aSvijay rai 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
314f4c3917aSvijay rai 
315f4c3917aSvijay rai #define CONFIG_SYS_NAND_ONFI_DETECTION
316f4c3917aSvijay rai 
317f4c3917aSvijay rai /* ONFI NAND Flash mode0 Timing Params */
318f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
319f4c3917aSvijay rai 					FTIM0_NAND_TWP(0x18)   | \
320f4c3917aSvijay rai 					FTIM0_NAND_TWCHT(0x07) | \
321f4c3917aSvijay rai 					FTIM0_NAND_TWH(0x0a))
322f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
323f4c3917aSvijay rai 					FTIM1_NAND_TWBE(0x39)  | \
324f4c3917aSvijay rai 					FTIM1_NAND_TRR(0x0e)   | \
325f4c3917aSvijay rai 					FTIM1_NAND_TRP(0x18))
326f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
327f4c3917aSvijay rai 					FTIM2_NAND_TREH(0x0a) | \
328f4c3917aSvijay rai 					FTIM2_NAND_TWHRE(0x1e))
329f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM3		0x0
330f4c3917aSvijay rai 
331f4c3917aSvijay rai #define CONFIG_SYS_NAND_DDR_LAW		11
332f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
333f4c3917aSvijay rai #define CONFIG_SYS_MAX_NAND_DEVICE	1
334f4c3917aSvijay rai #define CONFIG_MTD_NAND_VERIFY_WRITE
335f4c3917aSvijay rai #define CONFIG_CMD_NAND
336f4c3917aSvijay rai 
337f4c3917aSvijay rai #define CONFIG_SYS_NAND_BLOCK_SIZE	(512 * 1024)
338f4c3917aSvijay rai 
339f4c3917aSvijay rai #if defined(CONFIG_NAND)
340f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
341f4c3917aSvijay rai #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
342f4c3917aSvijay rai #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
343f4c3917aSvijay rai #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
344f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
345f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
346f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
347f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
348f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR_CSPR_EXT
349f4c3917aSvijay rai #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR_CSPR
350f4c3917aSvijay rai #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
351f4c3917aSvijay rai #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
352f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
353f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
354f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
355f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
356f4c3917aSvijay rai #else
357f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR_CSPR_EXT
358f4c3917aSvijay rai #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR_CSPR
359f4c3917aSvijay rai #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
360f4c3917aSvijay rai #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
361f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
362f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
363f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
364f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
365f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NAND_CSPR_EXT
366f4c3917aSvijay rai #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
367f4c3917aSvijay rai #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
368f4c3917aSvijay rai #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
369f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
370f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
371f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
372f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
373f4c3917aSvijay rai #endif
374f4c3917aSvijay rai 
37518c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD
37618c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
37718c01445SPrabhakar Kushwaha #else
37818c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
37918c01445SPrabhakar Kushwaha #endif
380f4c3917aSvijay rai 
381f4c3917aSvijay rai #if defined(CONFIG_RAMBOOT_PBL)
382f4c3917aSvijay rai #define CONFIG_SYS_RAMBOOT
383f4c3917aSvijay rai #endif
384f4c3917aSvijay rai 
385f4c3917aSvijay rai #define CONFIG_BOARD_EARLY_INIT_R
386f4c3917aSvijay rai #define CONFIG_MISC_INIT_R
387f4c3917aSvijay rai 
388f4c3917aSvijay rai #define CONFIG_HWCONFIG
389f4c3917aSvijay rai 
390f4c3917aSvijay rai /* define to use L1 as initial stack */
391f4c3917aSvijay rai #define CONFIG_L1_INIT_RAM
392f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_LOCK
393f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
394f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
395f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe0ec000
396f4c3917aSvijay rai /* The assembler doesn't like typecast */
397f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
398f4c3917aSvijay rai 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
399f4c3917aSvijay rai 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
400f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
401f4c3917aSvijay rai 
402f4c3917aSvijay rai #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
403f4c3917aSvijay rai 					GENERATED_GBL_DATA_SIZE)
404f4c3917aSvijay rai #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
405f4c3917aSvijay rai 
4069307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
407f4c3917aSvijay rai #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
408f4c3917aSvijay rai 
409f4c3917aSvijay rai /* Serial Port - controlled on board with jumper J8
410f4c3917aSvijay rai  * open - index 2
411f4c3917aSvijay rai  * shorted - index 1
412f4c3917aSvijay rai  */
413f4c3917aSvijay rai #define CONFIG_CONS_INDEX	1
414f4c3917aSvijay rai #define CONFIG_SYS_NS16550
415f4c3917aSvijay rai #define CONFIG_SYS_NS16550_SERIAL
416f4c3917aSvijay rai #define CONFIG_SYS_NS16550_REG_SIZE	1
417f4c3917aSvijay rai #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
418f4c3917aSvijay rai 
419f4c3917aSvijay rai #define CONFIG_SYS_BAUDRATE_TABLE	\
420f4c3917aSvijay rai 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
421f4c3917aSvijay rai 
422f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
423f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
424f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
425f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
426f4c3917aSvijay rai #define CONFIG_SERIAL_MULTI		/* Enable both serial ports */
42718c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD
428f4c3917aSvijay rai #define CONFIG_SYS_CONSOLE_IS_IN_ENV	/* determine from environment */
42918c01445SPrabhakar Kushwaha #endif
430f4c3917aSvijay rai 
431f4c3917aSvijay rai /* Use the HUSH parser */
432f4c3917aSvijay rai #define CONFIG_SYS_HUSH_PARSER
433f4c3917aSvijay rai #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
434f4c3917aSvijay rai 
435cf8ddacfSJason Jin #ifdef CONFIG_T1042RDB_PI
436cf8ddacfSJason Jin /* Video */
437cf8ddacfSJason Jin #define CONFIG_FSL_DIU_FB
438cf8ddacfSJason Jin 
439cf8ddacfSJason Jin #ifdef CONFIG_FSL_DIU_FB
440cf8ddacfSJason Jin #define CONFIG_FSL_DIU_CH7301
441cf8ddacfSJason Jin #define CONFIG_SYS_DIU_ADDR	(CONFIG_SYS_CCSRBAR + 0x180000)
442cf8ddacfSJason Jin #define CONFIG_VIDEO
443cf8ddacfSJason Jin #define CONFIG_CMD_BMP
444cf8ddacfSJason Jin #define CONFIG_CFB_CONSOLE
445cf8ddacfSJason Jin #define CONFIG_CFB_CONSOLE_ANSI
446cf8ddacfSJason Jin #define CONFIG_VIDEO_SW_CURSOR
447cf8ddacfSJason Jin #define CONFIG_VGA_AS_SINGLE_DEVICE
448cf8ddacfSJason Jin #define CONFIG_VIDEO_LOGO
449cf8ddacfSJason Jin #define CONFIG_VIDEO_BMP_LOGO
450cf8ddacfSJason Jin #endif
451cf8ddacfSJason Jin #endif
452cf8ddacfSJason Jin 
453f4c3917aSvijay rai /* pass open firmware flat tree */
454f4c3917aSvijay rai #define CONFIG_OF_LIBFDT
455f4c3917aSvijay rai #define CONFIG_OF_BOARD_SETUP
456f4c3917aSvijay rai #define CONFIG_OF_STDOUT_VIA_ALIAS
457f4c3917aSvijay rai 
458f4c3917aSvijay rai /* new uImage format support */
459f4c3917aSvijay rai #define CONFIG_FIT
460f4c3917aSvijay rai #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
461f4c3917aSvijay rai 
462f4c3917aSvijay rai /* I2C */
463f4c3917aSvijay rai #define CONFIG_SYS_I2C
464f4c3917aSvijay rai #define CONFIG_SYS_I2C_FSL		/* Use FSL common I2C driver */
465f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SPEED	400000	/* I2C speed in Hz */
466b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED	400000
467b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SPEED	400000
468b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SPEED	400000
469f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
470f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
471b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SLAVE	0x7F
472b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SLAVE	0x7F
473f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
474b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET	0x118100
475b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_OFFSET	0x119000
476b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_OFFSET	0x119100
477f4c3917aSvijay rai 
478f4c3917aSvijay rai /* I2C bus multiplexer */
479f4c3917aSvijay rai #define I2C_MUX_PCA_ADDR                0x70
480f4c3917aSvijay rai #ifdef CONFIG_T1040RDB
481f4c3917aSvijay rai #define I2C_MUX_CH_DEFAULT      0x8
482f4c3917aSvijay rai #endif
483f4c3917aSvijay rai 
484f4c3917aSvijay rai #ifdef CONFIG_T1042RDB_PI
485cf8ddacfSJason Jin /* LDI/DVI Encoder for display */
486cf8ddacfSJason Jin #define CONFIG_SYS_I2C_LDI_ADDR		0x38
487cf8ddacfSJason Jin #define CONFIG_SYS_I2C_DVI_ADDR		0x75
488cf8ddacfSJason Jin 
489f4c3917aSvijay rai /*
490f4c3917aSvijay rai  * RTC configuration
491f4c3917aSvijay rai  */
492f4c3917aSvijay rai #define RTC
493f4c3917aSvijay rai #define CONFIG_RTC_DS1337               1
494f4c3917aSvijay rai #define CONFIG_SYS_I2C_RTC_ADDR         0x68
495f4c3917aSvijay rai 
496f4c3917aSvijay rai /*DVI encoder*/
497f4c3917aSvijay rai #define CONFIG_HDMI_ENCODER_I2C_ADDR  0x75
498f4c3917aSvijay rai #endif
499f4c3917aSvijay rai 
500f4c3917aSvijay rai /*
501f4c3917aSvijay rai  * eSPI - Enhanced SPI
502f4c3917aSvijay rai  */
503f4c3917aSvijay rai #define CONFIG_FSL_ESPI
504f4c3917aSvijay rai #define CONFIG_SPI_FLASH
505f4c3917aSvijay rai #define CONFIG_SPI_FLASH_STMICRO
506*7172de33SZhiqiang Hou #define CONFIG_SPI_FLASH_BAR
507f4c3917aSvijay rai #define CONFIG_CMD_SF
508f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_SPEED         10000000
509f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_MODE          0
510f4c3917aSvijay rai #define CONFIG_ENV_SPI_BUS              0
511f4c3917aSvijay rai #define CONFIG_ENV_SPI_CS               0
512f4c3917aSvijay rai #define CONFIG_ENV_SPI_MAX_HZ           10000000
513f4c3917aSvijay rai #define CONFIG_ENV_SPI_MODE             0
514f4c3917aSvijay rai 
515f4c3917aSvijay rai /*
516f4c3917aSvijay rai  * General PCI
517f4c3917aSvijay rai  * Memory space is mapped 1-1, but I/O space must start from 0.
518f4c3917aSvijay rai  */
519f4c3917aSvijay rai 
520f4c3917aSvijay rai #ifdef CONFIG_PCI
521f4c3917aSvijay rai /* controller 1, direct to uli, tgtid 3, Base address 20000 */
522f4c3917aSvijay rai #ifdef CONFIG_PCIE1
523f4c3917aSvijay rai #define	CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
524f4c3917aSvijay rai #define	CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
525f4c3917aSvijay rai #define	CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
526f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
527f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
528f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
529f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
530f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
531f4c3917aSvijay rai #endif
532f4c3917aSvijay rai 
533f4c3917aSvijay rai /* controller 2, Slot 2, tgtid 2, Base address 201000 */
534f4c3917aSvijay rai #ifdef CONFIG_PCIE2
535f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_VIRT	0x90000000
536f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_BUS	0xe0000000
537f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc10000000ull
538f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */
539f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_VIRT	0xf8010000
540f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
541f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_PHYS	0xff8010000ull
542f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
543f4c3917aSvijay rai #endif
544f4c3917aSvijay rai 
545f4c3917aSvijay rai /* controller 3, Slot 1, tgtid 1, Base address 202000 */
546f4c3917aSvijay rai #ifdef CONFIG_PCIE3
547f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_VIRT	0xa0000000
548f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
549f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc20000000ull
550f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_SIZE	0x10000000	/* 256M */
551f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8020000
552f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
553f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8020000ull
554f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
555f4c3917aSvijay rai #endif
556f4c3917aSvijay rai 
557f4c3917aSvijay rai /* controller 4, Base address 203000 */
558f4c3917aSvijay rai #ifdef CONFIG_PCIE4
559f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_VIRT	0xb0000000
560f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_BUS	0xe0000000
561f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_PHYS	0xc30000000ull
562f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_SIZE	0x10000000	/* 256M */
563f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_VIRT	0xf8030000
564f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_BUS		0x00000000
565f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_PHYS	0xff8030000ull
566f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_SIZE	0x00010000	/* 64k */
567f4c3917aSvijay rai #endif
568f4c3917aSvijay rai 
569f4c3917aSvijay rai #define CONFIG_PCI_PNP			/* do pci plug-and-play */
570f4c3917aSvijay rai #define CONFIG_E1000
571f4c3917aSvijay rai 
572f4c3917aSvijay rai #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
573f4c3917aSvijay rai #define CONFIG_DOS_PARTITION
574f4c3917aSvijay rai #endif	/* CONFIG_PCI */
575f4c3917aSvijay rai 
576f4c3917aSvijay rai /* SATA */
577f4c3917aSvijay rai #define CONFIG_FSL_SATA_V2
578f4c3917aSvijay rai #ifdef CONFIG_FSL_SATA_V2
579f4c3917aSvijay rai #define CONFIG_LIBATA
580f4c3917aSvijay rai #define CONFIG_FSL_SATA
581f4c3917aSvijay rai 
582f4c3917aSvijay rai #define CONFIG_SYS_SATA_MAX_DEVICE	1
583f4c3917aSvijay rai #define CONFIG_SATA1
584f4c3917aSvijay rai #define CONFIG_SYS_SATA1		CONFIG_SYS_MPC85xx_SATA1_ADDR
585f4c3917aSvijay rai #define CONFIG_SYS_SATA1_FLAGS		FLAGS_DMA
586f4c3917aSvijay rai 
587f4c3917aSvijay rai #define CONFIG_LBA48
588f4c3917aSvijay rai #define CONFIG_CMD_SATA
589f4c3917aSvijay rai #define CONFIG_DOS_PARTITION
590f4c3917aSvijay rai #define CONFIG_CMD_EXT2
591f4c3917aSvijay rai #endif
592f4c3917aSvijay rai 
593f4c3917aSvijay rai /*
594f4c3917aSvijay rai * USB
595f4c3917aSvijay rai */
596f4c3917aSvijay rai #define CONFIG_HAS_FSL_DR_USB
597f4c3917aSvijay rai 
598f4c3917aSvijay rai #ifdef CONFIG_HAS_FSL_DR_USB
599f4c3917aSvijay rai #define CONFIG_USB_EHCI
600f4c3917aSvijay rai 
601f4c3917aSvijay rai #ifdef CONFIG_USB_EHCI
602f4c3917aSvijay rai #define CONFIG_CMD_USB
603f4c3917aSvijay rai #define CONFIG_USB_STORAGE
604f4c3917aSvijay rai #define CONFIG_USB_EHCI_FSL
605f4c3917aSvijay rai #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
606f4c3917aSvijay rai #define CONFIG_CMD_EXT2
607f4c3917aSvijay rai #endif
608f4c3917aSvijay rai #endif
609f4c3917aSvijay rai 
610f4c3917aSvijay rai #define CONFIG_MMC
611f4c3917aSvijay rai 
612f4c3917aSvijay rai #ifdef CONFIG_MMC
613f4c3917aSvijay rai #define CONFIG_FSL_ESDHC
614f4c3917aSvijay rai #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
615f4c3917aSvijay rai #define CONFIG_CMD_MMC
616f4c3917aSvijay rai #define CONFIG_GENERIC_MMC
617f4c3917aSvijay rai #define CONFIG_CMD_EXT2
618f4c3917aSvijay rai #define CONFIG_CMD_FAT
619f4c3917aSvijay rai #define CONFIG_DOS_PARTITION
620f4c3917aSvijay rai #endif
621f4c3917aSvijay rai 
622f4c3917aSvijay rai /* Qman/Bman */
623f4c3917aSvijay rai #ifndef CONFIG_NOBQFMAN
624f4c3917aSvijay rai #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
625f4c3917aSvijay rai #define CONFIG_SYS_BMAN_NUM_PORTALS	25
626f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
627f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
628f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
629f4c3917aSvijay rai #define CONFIG_SYS_QMAN_NUM_PORTALS	25
630f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
631f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
632f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
633f4c3917aSvijay rai 
634f4c3917aSvijay rai #define CONFIG_SYS_DPAA_FMAN
635f4c3917aSvijay rai #define CONFIG_SYS_DPAA_PME
636f4c3917aSvijay rai 
637099b86b7SPrabhakar Kushwaha #ifdef CONFIG_T1040RDB
638f4c3917aSvijay rai #define CONFIG_QE
639f4c3917aSvijay rai #define CONFIG_U_QE
640099b86b7SPrabhakar Kushwaha #endif
641f4c3917aSvijay rai 
642f4c3917aSvijay rai /* Default address of microcode for the Linux Fman driver */
643f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH)
644f4c3917aSvijay rai /*
645f4c3917aSvijay rai  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
646f4c3917aSvijay rai  * env, so we got 0x110000.
647f4c3917aSvijay rai  */
648f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_IN_SPIFLASH
649f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
650f4c3917aSvijay rai #elif defined(CONFIG_SDCARD)
651f4c3917aSvijay rai /*
652f4c3917aSvijay rai  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
65318c01445SPrabhakar Kushwaha  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
65418c01445SPrabhakar Kushwaha  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
655f4c3917aSvijay rai  */
656f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
65718c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 0x820)
658f4c3917aSvijay rai #elif defined(CONFIG_NAND)
659f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
66018c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR	(5 * CONFIG_SYS_NAND_BLOCK_SIZE)
661f4c3917aSvijay rai #else
662f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
663f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR		0xEFF00000
66418c01445SPrabhakar Kushwaha #endif
66518c01445SPrabhakar Kushwaha 
66618c01445SPrabhakar Kushwaha #ifdef CONFIG_T1040RDB
66718c01445SPrabhakar Kushwaha #if defined(CONFIG_SPIFLASH)
66818c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR		0x130000
66918c01445SPrabhakar Kushwaha #elif defined(CONFIG_SDCARD)
67018c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR		(512 * 0x920)
67118c01445SPrabhakar Kushwaha #elif defined(CONFIG_NAND)
67218c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR		(7 * CONFIG_SYS_NAND_BLOCK_SIZE)
67318c01445SPrabhakar Kushwaha #else
674f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_ADDR		0xEFF10000
675f4c3917aSvijay rai #endif
67618c01445SPrabhakar Kushwaha #endif
67718c01445SPrabhakar Kushwaha 
67818c01445SPrabhakar Kushwaha 
679f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
680f4c3917aSvijay rai #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
681f4c3917aSvijay rai #endif /* CONFIG_NOBQFMAN */
682f4c3917aSvijay rai 
683f4c3917aSvijay rai #ifdef CONFIG_SYS_DPAA_FMAN
684f4c3917aSvijay rai #define CONFIG_FMAN_ENET
685f4c3917aSvijay rai #define CONFIG_PHY_VITESSE
686f4c3917aSvijay rai #define CONFIG_PHY_REALTEK
687f4c3917aSvijay rai #endif
688f4c3917aSvijay rai 
689f4c3917aSvijay rai #ifdef CONFIG_FMAN_ENET
690f4c3917aSvijay rai #ifdef CONFIG_T1040RDB
691f4c3917aSvijay rai #define CONFIG_SYS_SGMII1_PHY_ADDR		0x03
692f4c3917aSvijay rai #endif
693f4c3917aSvijay rai #define CONFIG_SYS_RGMII1_PHY_ADDR		0x01
694f4c3917aSvijay rai #define CONFIG_SYS_RGMII2_PHY_ADDR		0x02
695f4c3917aSvijay rai 
696f4c3917aSvijay rai #define CONFIG_MII		/* MII PHY management */
697f4c3917aSvijay rai #define CONFIG_ETHPRIME		"FM1@DTSEC4"
698f4c3917aSvijay rai #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
699f4c3917aSvijay rai #endif
700f4c3917aSvijay rai 
701f4c3917aSvijay rai /*
702f4c3917aSvijay rai  * Environment
703f4c3917aSvijay rai  */
704f4c3917aSvijay rai #define CONFIG_LOADS_ECHO		/* echo on for serial download */
705f4c3917aSvijay rai #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
706f4c3917aSvijay rai 
707f4c3917aSvijay rai /*
708f4c3917aSvijay rai  * Command line configuration.
709f4c3917aSvijay rai  */
710f4c3917aSvijay rai #include <config_cmd_default.h>
711f4c3917aSvijay rai 
712f4c3917aSvijay rai #ifdef CONFIG_T1042RDB_PI
713f4c3917aSvijay rai #define CONFIG_CMD_DATE
714f4c3917aSvijay rai #endif
715f4c3917aSvijay rai #define CONFIG_CMD_DHCP
716f4c3917aSvijay rai #define CONFIG_CMD_ELF
717f4c3917aSvijay rai #define CONFIG_CMD_ERRATA
718f4c3917aSvijay rai #define CONFIG_CMD_GREPENV
719f4c3917aSvijay rai #define CONFIG_CMD_IRQ
720f4c3917aSvijay rai #define CONFIG_CMD_I2C
721f4c3917aSvijay rai #define CONFIG_CMD_MII
722f4c3917aSvijay rai #define CONFIG_CMD_PING
723f4c3917aSvijay rai #define CONFIG_CMD_REGINFO
724f4c3917aSvijay rai #define CONFIG_CMD_SETEXPR
725f4c3917aSvijay rai 
726f4c3917aSvijay rai #ifdef CONFIG_PCI
727f4c3917aSvijay rai #define CONFIG_CMD_PCI
728f4c3917aSvijay rai #define CONFIG_CMD_NET
729f4c3917aSvijay rai #endif
730f4c3917aSvijay rai 
731f4c3917aSvijay rai /*
732f4c3917aSvijay rai  * Miscellaneous configurable options
733f4c3917aSvijay rai  */
734f4c3917aSvijay rai #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
735f4c3917aSvijay rai #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
736f4c3917aSvijay rai #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
737f4c3917aSvijay rai #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
738f4c3917aSvijay rai #define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */
739f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB
740f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
741f4c3917aSvijay rai #else
742f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
743f4c3917aSvijay rai #endif
744f4c3917aSvijay rai #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
745f4c3917aSvijay rai #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
746f4c3917aSvijay rai #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
747f4c3917aSvijay rai 
748f4c3917aSvijay rai /*
749f4c3917aSvijay rai  * For booting Linux, the board info and command line data
750f4c3917aSvijay rai  * have to be in the first 64 MB of memory, since this is
751f4c3917aSvijay rai  * the maximum mapped by the Linux kernel during initialization.
752f4c3917aSvijay rai  */
753f4c3917aSvijay rai #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
754f4c3917aSvijay rai #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
755f4c3917aSvijay rai 
756f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB
757f4c3917aSvijay rai #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
758f4c3917aSvijay rai #endif
759f4c3917aSvijay rai 
760f4c3917aSvijay rai /*
76168b74739SPrabhakar Kushwaha  * Dynamic MTD Partition support with mtdparts
76268b74739SPrabhakar Kushwaha  */
76368b74739SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH
76468b74739SPrabhakar Kushwaha #define CONFIG_MTD_DEVICE
76568b74739SPrabhakar Kushwaha #define CONFIG_MTD_PARTITIONS
76668b74739SPrabhakar Kushwaha #define CONFIG_CMD_MTDPARTS
76768b74739SPrabhakar Kushwaha #define CONFIG_FLASH_CFI_MTD
76868b74739SPrabhakar Kushwaha #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
76968b74739SPrabhakar Kushwaha 			"spi0=spife110000.0"
77068b74739SPrabhakar Kushwaha #define MTDPARTS_DEFAULT	"mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
77168b74739SPrabhakar Kushwaha 				"128k(dtb),96m(fs),-(user);"\
77268b74739SPrabhakar Kushwaha 				"fff800000.flash:2m(uboot),9m(kernel),"\
77368b74739SPrabhakar Kushwaha 				"128k(dtb),96m(fs),-(user);spife110000.0:" \
77468b74739SPrabhakar Kushwaha 				"2m(uboot),9m(kernel),128k(dtb),-(user)"
77568b74739SPrabhakar Kushwaha #endif
77668b74739SPrabhakar Kushwaha 
77768b74739SPrabhakar Kushwaha /*
778f4c3917aSvijay rai  * Environment Configuration
779f4c3917aSvijay rai  */
780f4c3917aSvijay rai #define CONFIG_ROOTPATH		"/opt/nfsroot"
781f4c3917aSvijay rai #define CONFIG_BOOTFILE		"uImage"
782f4c3917aSvijay rai #define CONFIG_UBOOTPATH	"u-boot.bin"	/* U-Boot image on TFTP server*/
783f4c3917aSvijay rai 
784f4c3917aSvijay rai /* default location for tftp and bootm */
785f4c3917aSvijay rai #define CONFIG_LOADADDR		1000000
786f4c3917aSvijay rai 
787f4c3917aSvijay rai #define CONFIG_BOOTDELAY	10	/*-1 disables auto-boot*/
788f4c3917aSvijay rai 
789f4c3917aSvijay rai #define CONFIG_BAUDRATE	115200
790f4c3917aSvijay rai 
791f4c3917aSvijay rai #define __USB_PHY_TYPE	utmi
792f4c3917aSvijay rai 
793f4c3917aSvijay rai #ifdef CONFIG_T1040RDB
794f4c3917aSvijay rai #define FDTFILE		"t1040rdb/t1040rdb.dtb"
795f4c3917aSvijay rai #define RAMDISKFILE	"t1040rdb/ramdisk.uboot"
796f4c3917aSvijay rai #elif CONFIG_T1042RDB_PI
797f4c3917aSvijay rai #define FDTFILE		"t1040rdb_pi/t1040rdb_pi.dtb"
798f4c3917aSvijay rai #define RAMDISKFILE	"t1040rdb_pi/ramdisk.uboot"
799f4c3917aSvijay rai #endif
800f4c3917aSvijay rai 
801cf8ddacfSJason Jin #ifdef CONFIG_FSL_DIU_FB
802cf8ddacfSJason Jin #define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
803cf8ddacfSJason Jin #else
804cf8ddacfSJason Jin #define DIU_ENVIRONMENT
805cf8ddacfSJason Jin #endif
806cf8ddacfSJason Jin 
807f4c3917aSvijay rai #define	CONFIG_EXTRA_ENV_SETTINGS				\
808f4c3917aSvijay rai 	"hwconfig=fsl_ddr:bank_intlv=cs0_cs1;"			\
809f4c3917aSvijay rai 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
810f4c3917aSvijay rai 	"usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
811f4c3917aSvijay rai 	"netdev=eth0\0"						\
812cf8ddacfSJason Jin 	"video-mode=" __stringify(DIU_ENVIRONMENT) "\0"		\
813f4c3917aSvijay rai 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
814f4c3917aSvijay rai 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"	\
815f4c3917aSvijay rai 	"tftpflash=tftpboot $loadaddr $uboot && "		\
816f4c3917aSvijay rai 	"protect off $ubootaddr +$filesize && "			\
817f4c3917aSvijay rai 	"erase $ubootaddr +$filesize && "			\
818f4c3917aSvijay rai 	"cp.b $loadaddr $ubootaddr $filesize && "		\
819f4c3917aSvijay rai 	"protect on $ubootaddr +$filesize && "			\
820f4c3917aSvijay rai 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
821f4c3917aSvijay rai 	"consoledev=ttyS0\0"					\
822f4c3917aSvijay rai 	"ramdiskaddr=2000000\0"					\
823f4c3917aSvijay rai 	"ramdiskfile=" __stringify(RAMDISKFILE) "\0"		\
824f4c3917aSvijay rai 	"fdtaddr=c00000\0"					\
825f4c3917aSvijay rai 	"fdtfile=" __stringify(FDTFILE) "\0"			\
8263246584dSKim Phillips 	"bdev=sda3\0"
827f4c3917aSvijay rai 
828f4c3917aSvijay rai #define CONFIG_LINUX                       \
829f4c3917aSvijay rai 	"setenv bootargs root=/dev/ram rw "            \
830f4c3917aSvijay rai 	"console=$consoledev,$baudrate $othbootargs;"  \
831f4c3917aSvijay rai 	"setenv ramdiskaddr 0x02000000;"               \
832f4c3917aSvijay rai 	"setenv fdtaddr 0x00c00000;"		       \
833f4c3917aSvijay rai 	"setenv loadaddr 0x1000000;"		       \
834f4c3917aSvijay rai 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
835f4c3917aSvijay rai 
836f4c3917aSvijay rai #define CONFIG_HDBOOT					\
837f4c3917aSvijay rai 	"setenv bootargs root=/dev/$bdev rw "		\
838f4c3917aSvijay rai 	"console=$consoledev,$baudrate $othbootargs;"	\
839f4c3917aSvijay rai 	"tftp $loadaddr $bootfile;"			\
840f4c3917aSvijay rai 	"tftp $fdtaddr $fdtfile;"			\
841f4c3917aSvijay rai 	"bootm $loadaddr - $fdtaddr"
842f4c3917aSvijay rai 
843f4c3917aSvijay rai #define CONFIG_NFSBOOTCOMMAND			\
844f4c3917aSvijay rai 	"setenv bootargs root=/dev/nfs rw "	\
845f4c3917aSvijay rai 	"nfsroot=$serverip:$rootpath "		\
846f4c3917aSvijay rai 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
847f4c3917aSvijay rai 	"console=$consoledev,$baudrate $othbootargs;"	\
848f4c3917aSvijay rai 	"tftp $loadaddr $bootfile;"		\
849f4c3917aSvijay rai 	"tftp $fdtaddr $fdtfile;"		\
850f4c3917aSvijay rai 	"bootm $loadaddr - $fdtaddr"
851f4c3917aSvijay rai 
852f4c3917aSvijay rai #define CONFIG_RAMBOOTCOMMAND				\
853f4c3917aSvijay rai 	"setenv bootargs root=/dev/ram rw "		\
854f4c3917aSvijay rai 	"console=$consoledev,$baudrate $othbootargs;"	\
855f4c3917aSvijay rai 	"tftp $ramdiskaddr $ramdiskfile;"		\
856f4c3917aSvijay rai 	"tftp $loadaddr $bootfile;"			\
857f4c3917aSvijay rai 	"tftp $fdtaddr $fdtfile;"			\
858f4c3917aSvijay rai 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
859f4c3917aSvijay rai 
860f4c3917aSvijay rai #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
861f4c3917aSvijay rai 
862f4c3917aSvijay rai #ifdef CONFIG_SECURE_BOOT
863f4c3917aSvijay rai #include <asm/fsl_secure_boot.h>
864f4c3917aSvijay rai #endif
865f4c3917aSvijay rai 
866f4c3917aSvijay rai #endif	/* __CONFIG_H */
867