1f4c3917aSvijay rai /* 2f4c3917aSvijay rai + * Copyright 2014 Freescale Semiconductor, Inc. 3f4c3917aSvijay rai + * 4f4c3917aSvijay rai + * SPDX-License-Identifier: GPL-2.0+ 5f4c3917aSvijay rai + */ 6f4c3917aSvijay rai 7f4c3917aSvijay rai #ifndef __CONFIG_H 8f4c3917aSvijay rai #define __CONFIG_H 9f4c3917aSvijay rai 10f4c3917aSvijay rai /* 11f4c3917aSvijay rai * T104x RDB board configuration file 12f4c3917aSvijay rai */ 13f4c3917aSvijay rai #define CONFIG_T104xRDB 14f4c3917aSvijay rai #define CONFIG_PHYS_64BIT 152aea6618Svijay rai #define CONFIG_SYS_GENERIC_BOARD 162aea6618Svijay rai #define CONFIG_DISPLAY_BOARDINFO 17f4c3917aSvijay rai 189f074e67SPrabhakar Kushwaha #define CONFIG_E500 /* BOOKE e500 family */ 199f074e67SPrabhakar Kushwaha #include <asm/config_mpc85xx.h> 209f074e67SPrabhakar Kushwaha 21f4c3917aSvijay rai #ifdef CONFIG_RAMBOOT_PBL 2218c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg 2318c01445SPrabhakar Kushwaha #ifdef CONFIG_T1040RDB 2418c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1040_rcw.cfg 2518c01445SPrabhakar Kushwaha #endif 2618c01445SPrabhakar Kushwaha #ifdef CONFIG_T1042RDB_PI 27d087e0e2Svijay rai #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_rcw.cfg 28d087e0e2Svijay rai #endif 29d087e0e2Svijay rai #ifdef CONFIG_T1042RDB 3018c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1042_rcw.cfg 3118c01445SPrabhakar Kushwaha #endif 3218c01445SPrabhakar Kushwaha 3318c01445SPrabhakar Kushwaha #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 3418c01445SPrabhakar Kushwaha #define CONFIG_SPL_ENV_SUPPORT 3518c01445SPrabhakar Kushwaha #define CONFIG_SPL_SERIAL_SUPPORT 3618c01445SPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE 3718c01445SPrabhakar Kushwaha #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 3818c01445SPrabhakar Kushwaha #define CONFIG_SPL_LIBGENERIC_SUPPORT 3918c01445SPrabhakar Kushwaha #define CONFIG_SPL_LIBCOMMON_SUPPORT 4018c01445SPrabhakar Kushwaha #define CONFIG_SPL_I2C_SUPPORT 4118c01445SPrabhakar Kushwaha #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 4218c01445SPrabhakar Kushwaha #define CONFIG_FSL_LAW /* Use common FSL init code */ 43ce249d95STang Yuantian #define CONFIG_SYS_TEXT_BASE 0x30001000 4418c01445SPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 4518c01445SPrabhakar Kushwaha #define CONFIG_SPL_PAD_TO 0x40000 4618c01445SPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE 0x28000 4718c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 4818c01445SPrabhakar Kushwaha #define CONFIG_SPL_SKIP_RELOCATE 4918c01445SPrabhakar Kushwaha #define CONFIG_SPL_COMMON_INIT_DDR 5018c01445SPrabhakar Kushwaha #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 5118c01445SPrabhakar Kushwaha #define CONFIG_SYS_NO_FLASH 5218c01445SPrabhakar Kushwaha #endif 5318c01445SPrabhakar Kushwaha #define RESET_VECTOR_OFFSET 0x27FFC 5418c01445SPrabhakar Kushwaha #define BOOT_PAGE_OFFSET 0x27000 5518c01445SPrabhakar Kushwaha 5618c01445SPrabhakar Kushwaha #ifdef CONFIG_NAND 5718c01445SPrabhakar Kushwaha #define CONFIG_SPL_NAND_SUPPORT 5818c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) 59ce249d95STang Yuantian #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000 60ce249d95STang Yuantian #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000 6118c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) 6218c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 6318c01445SPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT 6418c01445SPrabhakar Kushwaha #endif 6518c01445SPrabhakar Kushwaha 6618c01445SPrabhakar Kushwaha #ifdef CONFIG_SPIFLASH 67ce249d95STang Yuantian #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC 6818c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_SUPPORT 6918c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_FLASH_SUPPORT 7018c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_FLASH_MINIMAL 7118c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) 72ce249d95STang Yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000) 73ce249d95STang Yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000) 7418c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) 7518c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 7618c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD 7718c01445SPrabhakar Kushwaha #define CONFIG_SYS_MPC85XX_NO_RESETVEC 7818c01445SPrabhakar Kushwaha #endif 7918c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_BOOT 8018c01445SPrabhakar Kushwaha #endif 8118c01445SPrabhakar Kushwaha 8218c01445SPrabhakar Kushwaha #ifdef CONFIG_SDCARD 83ce249d95STang Yuantian #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC 8418c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_SUPPORT 8518c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_MINIMAL 8618c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) 87ce249d95STang Yuantian #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000) 88ce249d95STang Yuantian #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000) 8918c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) 9018c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 9118c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD 9218c01445SPrabhakar Kushwaha #define CONFIG_SYS_MPC85XX_NO_RESETVEC 9318c01445SPrabhakar Kushwaha #endif 9418c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_BOOT 9518c01445SPrabhakar Kushwaha #endif 9618c01445SPrabhakar Kushwaha 97f4c3917aSvijay rai #endif 98f4c3917aSvijay rai 99f4c3917aSvijay rai /* High Level Configuration Options */ 100f4c3917aSvijay rai #define CONFIG_BOOKE 101f4c3917aSvijay rai #define CONFIG_E500MC /* BOOKE e500mc family */ 102f4c3917aSvijay rai #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 103f4c3917aSvijay rai #define CONFIG_MP /* support multiple processors */ 104f4c3917aSvijay rai 1055303a3deSTang Yuantian /* support deep sleep */ 1065303a3deSTang Yuantian #define CONFIG_DEEP_SLEEP 1075303a3deSTang Yuantian #define CONFIG_SILENT_CONSOLE 1085303a3deSTang Yuantian 109f4c3917aSvijay rai #ifndef CONFIG_SYS_TEXT_BASE 110f4c3917aSvijay rai #define CONFIG_SYS_TEXT_BASE 0xeff40000 111f4c3917aSvijay rai #endif 112f4c3917aSvijay rai 113f4c3917aSvijay rai #ifndef CONFIG_RESET_VECTOR_ADDRESS 114f4c3917aSvijay rai #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 115f4c3917aSvijay rai #endif 116f4c3917aSvijay rai 117f4c3917aSvijay rai #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 118f4c3917aSvijay rai #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 119f4c3917aSvijay rai #define CONFIG_FSL_IFC /* Enable IFC Support */ 120737537efSRuchika Gupta #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 121f4c3917aSvijay rai #define CONFIG_PCI /* Enable PCI/PCIE */ 122f4c3917aSvijay rai #define CONFIG_PCI_INDIRECT_BRIDGE 123f4c3917aSvijay rai #define CONFIG_PCIE1 /* PCIE controler 1 */ 124f4c3917aSvijay rai #define CONFIG_PCIE2 /* PCIE controler 2 */ 125f4c3917aSvijay rai #define CONFIG_PCIE3 /* PCIE controler 3 */ 126f4c3917aSvijay rai #define CONFIG_PCIE4 /* PCIE controler 4 */ 127f4c3917aSvijay rai 128f4c3917aSvijay rai #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 129f4c3917aSvijay rai #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 130f4c3917aSvijay rai 131f4c3917aSvijay rai #define CONFIG_FSL_LAW /* Use common FSL init code */ 132f4c3917aSvijay rai 133f4c3917aSvijay rai #define CONFIG_ENV_OVERWRITE 134f4c3917aSvijay rai 13518c01445SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH 136f4c3917aSvijay rai #define CONFIG_FLASH_CFI_DRIVER 137f4c3917aSvijay rai #define CONFIG_SYS_FLASH_CFI 138f4c3917aSvijay rai #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 139f4c3917aSvijay rai #endif 140f4c3917aSvijay rai 141f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH) 142f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC 143f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_SPI_FLASH 144f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 145f4c3917aSvijay rai #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 146f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE 0x10000 147f4c3917aSvijay rai #elif defined(CONFIG_SDCARD) 148f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC 149f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_MMC 150f4c3917aSvijay rai #define CONFIG_SYS_MMC_ENV_DEV 0 151f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 15218c01445SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (512 * 0x800) 153f4c3917aSvijay rai #elif defined(CONFIG_NAND) 154f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC 155f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_NAND 15618c01445SPrabhakar Kushwaha #define CONFIG_ENV_SIZE 0x2000 157f4c3917aSvijay rai #define CONFIG_ENV_OFFSET (3 * CONFIG_SYS_NAND_BLOCK_SIZE) 158f4c3917aSvijay rai #else 159f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_FLASH 160f4c3917aSvijay rai #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 161f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 162f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 163f4c3917aSvijay rai #endif 164f4c3917aSvijay rai 165f4c3917aSvijay rai #define CONFIG_SYS_CLK_FREQ 100000000 166f4c3917aSvijay rai #define CONFIG_DDR_CLK_FREQ 66666666 167f4c3917aSvijay rai 168f4c3917aSvijay rai /* 169f4c3917aSvijay rai * These can be toggled for performance analysis, otherwise use default. 170f4c3917aSvijay rai */ 171f4c3917aSvijay rai #define CONFIG_SYS_CACHE_STASHING 172f4c3917aSvijay rai #define CONFIG_BACKSIDE_L2_CACHE 173f4c3917aSvijay rai #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 174f4c3917aSvijay rai #define CONFIG_BTB /* toggle branch predition */ 175f4c3917aSvijay rai #define CONFIG_DDR_ECC 176f4c3917aSvijay rai #ifdef CONFIG_DDR_ECC 177f4c3917aSvijay rai #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 178f4c3917aSvijay rai #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 179f4c3917aSvijay rai #endif 180f4c3917aSvijay rai 181f4c3917aSvijay rai #define CONFIG_ENABLE_36BIT_PHYS 182f4c3917aSvijay rai 183f4c3917aSvijay rai #define CONFIG_ADDR_MAP 184f4c3917aSvijay rai #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 185f4c3917aSvijay rai 186f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 187f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_END 0x00400000 188f4c3917aSvijay rai #define CONFIG_SYS_ALT_MEMTEST 189f4c3917aSvijay rai #define CONFIG_PANIC_HANG /* do not reset board on panic */ 190f4c3917aSvijay rai 191f4c3917aSvijay rai /* 192f4c3917aSvijay rai * Config the L3 Cache as L3 SRAM 193f4c3917aSvijay rai */ 194f4c3917aSvijay rai #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 19518c01445SPrabhakar Kushwaha #define CONFIG_SYS_L3_SIZE 256 << 10 19618c01445SPrabhakar Kushwaha #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024) 19718c01445SPrabhakar Kushwaha #ifdef CONFIG_RAMBOOT_PBL 19818c01445SPrabhakar Kushwaha #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) 19918c01445SPrabhakar Kushwaha #endif 20018c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) 20118c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10) 20218c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) 20318c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) 204f4c3917aSvijay rai 205f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR 0xf0000000 206f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 207f4c3917aSvijay rai 208f4c3917aSvijay rai /* 209f4c3917aSvijay rai * DDR Setup 210f4c3917aSvijay rai */ 211f4c3917aSvijay rai #define CONFIG_VERY_BIG_RAM 212f4c3917aSvijay rai #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 213f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 214f4c3917aSvijay rai 215f4c3917aSvijay rai /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */ 216f4c3917aSvijay rai #define CONFIG_DIMM_SLOTS_PER_CTLR 1 217f4c3917aSvijay rai #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 218f4c3917aSvijay rai 219f4c3917aSvijay rai #define CONFIG_DDR_SPD 220f4c3917aSvijay rai #define CONFIG_SYS_DDR_RAW_TIMING 221f4c3917aSvijay rai #define CONFIG_SYS_FSL_DDR3 222f4c3917aSvijay rai 223f4c3917aSvijay rai #define CONFIG_SYS_SPD_BUS_NUM 0 224f4c3917aSvijay rai #define SPD_EEPROM_ADDRESS 0x51 225f4c3917aSvijay rai 226f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 227f4c3917aSvijay rai 228f4c3917aSvijay rai /* 229f4c3917aSvijay rai * IFC Definitions 230f4c3917aSvijay rai */ 231f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE 0xe8000000 232f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 233f4c3917aSvijay rai 234f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR_EXT (0xf) 235f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \ 236f4c3917aSvijay rai CSPR_PORT_SIZE_16 | \ 237f4c3917aSvijay rai CSPR_MSEL_NOR | \ 238f4c3917aSvijay rai CSPR_V) 239f4c3917aSvijay rai #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 240377ffcfaSSandeep Singh 241377ffcfaSSandeep Singh /* 242377ffcfaSSandeep Singh * TDM Definition 243377ffcfaSSandeep Singh */ 244377ffcfaSSandeep Singh #define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000 245377ffcfaSSandeep Singh 246f4c3917aSvijay rai /* NOR Flash Timing Params */ 247f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 248f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 249f4c3917aSvijay rai FTIM0_NOR_TEADC(0x5) | \ 250f4c3917aSvijay rai FTIM0_NOR_TEAHC(0x5)) 251f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 252f4c3917aSvijay rai FTIM1_NOR_TRAD_NOR(0x1A) |\ 253f4c3917aSvijay rai FTIM1_NOR_TSEQRAD_NOR(0x13)) 254f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 255f4c3917aSvijay rai FTIM2_NOR_TCH(0x4) | \ 256f4c3917aSvijay rai FTIM2_NOR_TWPH(0x0E) | \ 257f4c3917aSvijay rai FTIM2_NOR_TWP(0x1c)) 258f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM3 0x0 259f4c3917aSvijay rai 260f4c3917aSvijay rai #define CONFIG_SYS_FLASH_QUIET_TEST 261f4c3917aSvijay rai #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 262f4c3917aSvijay rai 263f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 264f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 265f4c3917aSvijay rai #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 266f4c3917aSvijay rai #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 267f4c3917aSvijay rai 268f4c3917aSvijay rai #define CONFIG_SYS_FLASH_EMPTY_INFO 269f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 270f4c3917aSvijay rai 271f4c3917aSvijay rai /* CPLD on IFC */ 27255153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_MASK 0x3F 27355153d6cSPrabhakar Kushwaha #define CPLD_BANK_SEL_MASK 0x07 27455153d6cSPrabhakar Kushwaha #define CPLD_BANK_OVERRIDE 0x40 27555153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */ 27655153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */ 27755153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_RESET 0xFF 27855153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_SHIFT 0x03 279cf8ddacfSJason Jin #ifdef CONFIG_T1042RDB_PI 280cf8ddacfSJason Jin #define CPLD_DIU_SEL_DFP 0x80 281cf8ddacfSJason Jin #endif 28255153d6cSPrabhakar Kushwaha 283f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE 0xffdf0000 284f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE) 285f4c3917aSvijay rai #define CONFIG_SYS_CSPR2_EXT (0xf) 286f4c3917aSvijay rai #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \ 287f4c3917aSvijay rai | CSPR_PORT_SIZE_8 \ 288f4c3917aSvijay rai | CSPR_MSEL_GPCM \ 289f4c3917aSvijay rai | CSPR_V) 290f4c3917aSvijay rai #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) 291f4c3917aSvijay rai #define CONFIG_SYS_CSOR2 0x0 292f4c3917aSvijay rai /* CPLD Timing parameters for IFC CS2 */ 293f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 294f4c3917aSvijay rai FTIM0_GPCM_TEADC(0x0e) | \ 295f4c3917aSvijay rai FTIM0_GPCM_TEAHC(0x0e)) 296f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 297f4c3917aSvijay rai FTIM1_GPCM_TRAD(0x1f)) 298f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 299de519163SShaohui Xie FTIM2_GPCM_TCH(0x8) | \ 300f4c3917aSvijay rai FTIM2_GPCM_TWP(0x1f)) 301f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM3 0x0 302f4c3917aSvijay rai 303f4c3917aSvijay rai /* NAND Flash on IFC */ 304f4c3917aSvijay rai #define CONFIG_NAND_FSL_IFC 305f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE 0xff800000 306f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 307f4c3917aSvijay rai 308f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 309f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 310f4c3917aSvijay rai | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 311f4c3917aSvijay rai | CSPR_MSEL_NAND /* MSEL = NAND */ \ 312f4c3917aSvijay rai | CSPR_V) 313f4c3917aSvijay rai #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 314f4c3917aSvijay rai 315f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 316f4c3917aSvijay rai | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 317f4c3917aSvijay rai | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 318f4c3917aSvijay rai | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ 319f4c3917aSvijay rai | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ 320f4c3917aSvijay rai | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \ 321f4c3917aSvijay rai | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 322f4c3917aSvijay rai 323f4c3917aSvijay rai #define CONFIG_SYS_NAND_ONFI_DETECTION 324f4c3917aSvijay rai 325f4c3917aSvijay rai /* ONFI NAND Flash mode0 Timing Params */ 326f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 327f4c3917aSvijay rai FTIM0_NAND_TWP(0x18) | \ 328f4c3917aSvijay rai FTIM0_NAND_TWCHT(0x07) | \ 329f4c3917aSvijay rai FTIM0_NAND_TWH(0x0a)) 330f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 331f4c3917aSvijay rai FTIM1_NAND_TWBE(0x39) | \ 332f4c3917aSvijay rai FTIM1_NAND_TRR(0x0e) | \ 333f4c3917aSvijay rai FTIM1_NAND_TRP(0x18)) 334f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 335f4c3917aSvijay rai FTIM2_NAND_TREH(0x0a) | \ 336f4c3917aSvijay rai FTIM2_NAND_TWHRE(0x1e)) 337f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM3 0x0 338f4c3917aSvijay rai 339f4c3917aSvijay rai #define CONFIG_SYS_NAND_DDR_LAW 11 340f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 341f4c3917aSvijay rai #define CONFIG_SYS_MAX_NAND_DEVICE 1 342f4c3917aSvijay rai #define CONFIG_MTD_NAND_VERIFY_WRITE 343f4c3917aSvijay rai #define CONFIG_CMD_NAND 344f4c3917aSvijay rai 345f4c3917aSvijay rai #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024) 346f4c3917aSvijay rai 347f4c3917aSvijay rai #if defined(CONFIG_NAND) 348f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 349f4c3917aSvijay rai #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 350f4c3917aSvijay rai #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 351f4c3917aSvijay rai #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 352f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 353f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 354f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 355f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 356f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT 357f4c3917aSvijay rai #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR 358f4c3917aSvijay rai #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 359f4c3917aSvijay rai #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 360f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 361f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 362f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 363f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 364f4c3917aSvijay rai #else 365f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT 366f4c3917aSvijay rai #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR 367f4c3917aSvijay rai #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 368f4c3917aSvijay rai #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 369f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 370f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 371f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 372f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 373f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT 374f4c3917aSvijay rai #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 375f4c3917aSvijay rai #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 376f4c3917aSvijay rai #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 377f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 378f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 379f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 380f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 381f4c3917aSvijay rai #endif 382f4c3917aSvijay rai 38318c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 38418c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 38518c01445SPrabhakar Kushwaha #else 38618c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 38718c01445SPrabhakar Kushwaha #endif 388f4c3917aSvijay rai 389f4c3917aSvijay rai #if defined(CONFIG_RAMBOOT_PBL) 390f4c3917aSvijay rai #define CONFIG_SYS_RAMBOOT 391f4c3917aSvijay rai #endif 392f4c3917aSvijay rai 3939f074e67SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_ERRATUM_A008044 3949f074e67SPrabhakar Kushwaha #if defined(CONFIG_NAND) 3959f074e67SPrabhakar Kushwaha #define CONFIG_A008044_WORKAROUND 3969f074e67SPrabhakar Kushwaha #endif 3979f074e67SPrabhakar Kushwaha #endif 3989f074e67SPrabhakar Kushwaha 399f4c3917aSvijay rai #define CONFIG_BOARD_EARLY_INIT_R 400f4c3917aSvijay rai #define CONFIG_MISC_INIT_R 401f4c3917aSvijay rai 402f4c3917aSvijay rai #define CONFIG_HWCONFIG 403f4c3917aSvijay rai 404f4c3917aSvijay rai /* define to use L1 as initial stack */ 405f4c3917aSvijay rai #define CONFIG_L1_INIT_RAM 406f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_LOCK 407f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 408f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 409f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe0ec000 410f4c3917aSvijay rai /* The assembler doesn't like typecast */ 411f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 412f4c3917aSvijay rai ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 413f4c3917aSvijay rai CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 414f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 415f4c3917aSvijay rai 416f4c3917aSvijay rai #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 417f4c3917aSvijay rai GENERATED_GBL_DATA_SIZE) 418f4c3917aSvijay rai #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 419f4c3917aSvijay rai 4209307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 421f4c3917aSvijay rai #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) 422f4c3917aSvijay rai 423f4c3917aSvijay rai /* Serial Port - controlled on board with jumper J8 424f4c3917aSvijay rai * open - index 2 425f4c3917aSvijay rai * shorted - index 1 426f4c3917aSvijay rai */ 427f4c3917aSvijay rai #define CONFIG_CONS_INDEX 1 428f4c3917aSvijay rai #define CONFIG_SYS_NS16550 429f4c3917aSvijay rai #define CONFIG_SYS_NS16550_SERIAL 430f4c3917aSvijay rai #define CONFIG_SYS_NS16550_REG_SIZE 1 431f4c3917aSvijay rai #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 432f4c3917aSvijay rai 433f4c3917aSvijay rai #define CONFIG_SYS_BAUDRATE_TABLE \ 434f4c3917aSvijay rai {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 435f4c3917aSvijay rai 436f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 437f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 438f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 439f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 440f4c3917aSvijay rai #define CONFIG_SERIAL_MULTI /* Enable both serial ports */ 44118c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD 442f4c3917aSvijay rai #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */ 44318c01445SPrabhakar Kushwaha #endif 444f4c3917aSvijay rai 445f4c3917aSvijay rai /* Use the HUSH parser */ 446f4c3917aSvijay rai #define CONFIG_SYS_HUSH_PARSER 447f4c3917aSvijay rai #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 448f4c3917aSvijay rai 449cf8ddacfSJason Jin #ifdef CONFIG_T1042RDB_PI 450cf8ddacfSJason Jin /* Video */ 451cf8ddacfSJason Jin #define CONFIG_FSL_DIU_FB 452cf8ddacfSJason Jin 453cf8ddacfSJason Jin #ifdef CONFIG_FSL_DIU_FB 454cf8ddacfSJason Jin #define CONFIG_FSL_DIU_CH7301 455cf8ddacfSJason Jin #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000) 456cf8ddacfSJason Jin #define CONFIG_VIDEO 457cf8ddacfSJason Jin #define CONFIG_CMD_BMP 458cf8ddacfSJason Jin #define CONFIG_CFB_CONSOLE 459cf8ddacfSJason Jin #define CONFIG_CFB_CONSOLE_ANSI 460cf8ddacfSJason Jin #define CONFIG_VIDEO_SW_CURSOR 461cf8ddacfSJason Jin #define CONFIG_VGA_AS_SINGLE_DEVICE 462cf8ddacfSJason Jin #define CONFIG_VIDEO_LOGO 463cf8ddacfSJason Jin #define CONFIG_VIDEO_BMP_LOGO 464cf8ddacfSJason Jin #endif 465cf8ddacfSJason Jin #endif 466cf8ddacfSJason Jin 467f4c3917aSvijay rai /* pass open firmware flat tree */ 468f4c3917aSvijay rai #define CONFIG_OF_LIBFDT 469f4c3917aSvijay rai #define CONFIG_OF_BOARD_SETUP 470f4c3917aSvijay rai #define CONFIG_OF_STDOUT_VIA_ALIAS 471f4c3917aSvijay rai 472f4c3917aSvijay rai /* new uImage format support */ 473f4c3917aSvijay rai #define CONFIG_FIT 474f4c3917aSvijay rai #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 475f4c3917aSvijay rai 476f4c3917aSvijay rai /* I2C */ 477f4c3917aSvijay rai #define CONFIG_SYS_I2C 478f4c3917aSvijay rai #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */ 479f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */ 480b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED 400000 481b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SPEED 400000 482b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SPEED 400000 483f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 484f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 485b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F 486b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F 487f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 488b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 489b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000 490b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100 491f4c3917aSvijay rai 492f4c3917aSvijay rai /* I2C bus multiplexer */ 493f4c3917aSvijay rai #define I2C_MUX_PCA_ADDR 0x70 494363fb32aSvijay rai #if defined(CONFIG_T1040RDB) || defined(CONFIG_T1042RDB) 495f4c3917aSvijay rai #define I2C_MUX_CH_DEFAULT 0x8 496f4c3917aSvijay rai #endif 497f4c3917aSvijay rai 498f4c3917aSvijay rai #ifdef CONFIG_T1042RDB_PI 499cf8ddacfSJason Jin /* LDI/DVI Encoder for display */ 500cf8ddacfSJason Jin #define CONFIG_SYS_I2C_LDI_ADDR 0x38 501cf8ddacfSJason Jin #define CONFIG_SYS_I2C_DVI_ADDR 0x75 502cf8ddacfSJason Jin 503f4c3917aSvijay rai /* 504f4c3917aSvijay rai * RTC configuration 505f4c3917aSvijay rai */ 506f4c3917aSvijay rai #define RTC 507f4c3917aSvijay rai #define CONFIG_RTC_DS1337 1 508f4c3917aSvijay rai #define CONFIG_SYS_I2C_RTC_ADDR 0x68 509f4c3917aSvijay rai 510f4c3917aSvijay rai /*DVI encoder*/ 511f4c3917aSvijay rai #define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75 512f4c3917aSvijay rai #endif 513f4c3917aSvijay rai 514f4c3917aSvijay rai /* 515f4c3917aSvijay rai * eSPI - Enhanced SPI 516f4c3917aSvijay rai */ 517f4c3917aSvijay rai #define CONFIG_FSL_ESPI 518f4c3917aSvijay rai #define CONFIG_SPI_FLASH 519f4c3917aSvijay rai #define CONFIG_SPI_FLASH_STMICRO 5207172de33SZhiqiang Hou #define CONFIG_SPI_FLASH_BAR 521f4c3917aSvijay rai #define CONFIG_CMD_SF 522f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_SPEED 10000000 523f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_MODE 0 524f4c3917aSvijay rai #define CONFIG_ENV_SPI_BUS 0 525f4c3917aSvijay rai #define CONFIG_ENV_SPI_CS 0 526f4c3917aSvijay rai #define CONFIG_ENV_SPI_MAX_HZ 10000000 527f4c3917aSvijay rai #define CONFIG_ENV_SPI_MODE 0 528f4c3917aSvijay rai 529f4c3917aSvijay rai /* 530f4c3917aSvijay rai * General PCI 531f4c3917aSvijay rai * Memory space is mapped 1-1, but I/O space must start from 0. 532f4c3917aSvijay rai */ 533f4c3917aSvijay rai 534f4c3917aSvijay rai #ifdef CONFIG_PCI 535f4c3917aSvijay rai /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 536f4c3917aSvijay rai #ifdef CONFIG_PCIE1 537f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 538f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 539f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 540f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 541f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 542f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 543f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 544f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 545f4c3917aSvijay rai #endif 546f4c3917aSvijay rai 547f4c3917aSvijay rai /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 548f4c3917aSvijay rai #ifdef CONFIG_PCIE2 549f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000 550f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 551f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull 552f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 553f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 554f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 555f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 556f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 557f4c3917aSvijay rai #endif 558f4c3917aSvijay rai 559f4c3917aSvijay rai /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 560f4c3917aSvijay rai #ifdef CONFIG_PCIE3 561f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 562f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 563f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull 564f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */ 565f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 566f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 567f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 568f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 569f4c3917aSvijay rai #endif 570f4c3917aSvijay rai 571f4c3917aSvijay rai /* controller 4, Base address 203000 */ 572f4c3917aSvijay rai #ifdef CONFIG_PCIE4 573f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000 574f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 575f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull 576f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */ 577f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000 578f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 579f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 580f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 581f4c3917aSvijay rai #endif 582f4c3917aSvijay rai 583f4c3917aSvijay rai #define CONFIG_PCI_PNP /* do pci plug-and-play */ 584f4c3917aSvijay rai #define CONFIG_E1000 585f4c3917aSvijay rai 586f4c3917aSvijay rai #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 587f4c3917aSvijay rai #define CONFIG_DOS_PARTITION 588f4c3917aSvijay rai #endif /* CONFIG_PCI */ 589f4c3917aSvijay rai 590f4c3917aSvijay rai /* SATA */ 591f4c3917aSvijay rai #define CONFIG_FSL_SATA_V2 592f4c3917aSvijay rai #ifdef CONFIG_FSL_SATA_V2 593f4c3917aSvijay rai #define CONFIG_LIBATA 594f4c3917aSvijay rai #define CONFIG_FSL_SATA 595f4c3917aSvijay rai 596f4c3917aSvijay rai #define CONFIG_SYS_SATA_MAX_DEVICE 1 597f4c3917aSvijay rai #define CONFIG_SATA1 598f4c3917aSvijay rai #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 599f4c3917aSvijay rai #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 600f4c3917aSvijay rai 601f4c3917aSvijay rai #define CONFIG_LBA48 602f4c3917aSvijay rai #define CONFIG_CMD_SATA 603f4c3917aSvijay rai #define CONFIG_DOS_PARTITION 604f4c3917aSvijay rai #define CONFIG_CMD_EXT2 605f4c3917aSvijay rai #endif 606f4c3917aSvijay rai 607f4c3917aSvijay rai /* 608f4c3917aSvijay rai * USB 609f4c3917aSvijay rai */ 610f4c3917aSvijay rai #define CONFIG_HAS_FSL_DR_USB 611f4c3917aSvijay rai 612f4c3917aSvijay rai #ifdef CONFIG_HAS_FSL_DR_USB 613f4c3917aSvijay rai #define CONFIG_USB_EHCI 614f4c3917aSvijay rai 615f4c3917aSvijay rai #ifdef CONFIG_USB_EHCI 616f4c3917aSvijay rai #define CONFIG_CMD_USB 617f4c3917aSvijay rai #define CONFIG_USB_STORAGE 618f4c3917aSvijay rai #define CONFIG_USB_EHCI_FSL 619f4c3917aSvijay rai #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 620f4c3917aSvijay rai #define CONFIG_CMD_EXT2 621f4c3917aSvijay rai #endif 622f4c3917aSvijay rai #endif 623f4c3917aSvijay rai 624f4c3917aSvijay rai #define CONFIG_MMC 625f4c3917aSvijay rai 626f4c3917aSvijay rai #ifdef CONFIG_MMC 627f4c3917aSvijay rai #define CONFIG_FSL_ESDHC 628f4c3917aSvijay rai #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 629f4c3917aSvijay rai #define CONFIG_CMD_MMC 630f4c3917aSvijay rai #define CONFIG_GENERIC_MMC 631f4c3917aSvijay rai #define CONFIG_CMD_EXT2 632f4c3917aSvijay rai #define CONFIG_CMD_FAT 633f4c3917aSvijay rai #define CONFIG_DOS_PARTITION 634f4c3917aSvijay rai #endif 635f4c3917aSvijay rai 636f4c3917aSvijay rai /* Qman/Bman */ 637f4c3917aSvijay rai #ifndef CONFIG_NOBQFMAN 638f4c3917aSvijay rai #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 639*2a8b3422SJeffrey Ladouceur #define CONFIG_SYS_BMAN_NUM_PORTALS 10 640f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 641f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 642f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 6433fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 6443fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 6453fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 6463fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 6473fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 6483fa66db4SJeffrey Ladouceur CONFIG_SYS_BMAN_CENA_SIZE) 6493fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 6503fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 651*2a8b3422SJeffrey Ladouceur #define CONFIG_SYS_QMAN_NUM_PORTALS 10 652f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 653f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 654f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 6553fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 6563fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 6573fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 6583fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 6593fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 6603fa66db4SJeffrey Ladouceur CONFIG_SYS_QMAN_CENA_SIZE) 6613fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 6623fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 663f4c3917aSvijay rai 664f4c3917aSvijay rai #define CONFIG_SYS_DPAA_FMAN 665f4c3917aSvijay rai #define CONFIG_SYS_DPAA_PME 666f4c3917aSvijay rai 667363fb32aSvijay rai #if defined(CONFIG_T1040RDB) || defined(CONFIG_T1042RDB) 668f4c3917aSvijay rai #define CONFIG_QE 669f4c3917aSvijay rai #define CONFIG_U_QE 670099b86b7SPrabhakar Kushwaha #endif 671f4c3917aSvijay rai 672f4c3917aSvijay rai /* Default address of microcode for the Linux Fman driver */ 673f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH) 674f4c3917aSvijay rai /* 675f4c3917aSvijay rai * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 676f4c3917aSvijay rai * env, so we got 0x110000. 677f4c3917aSvijay rai */ 678f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_IN_SPIFLASH 679f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 680f4c3917aSvijay rai #elif defined(CONFIG_SDCARD) 681f4c3917aSvijay rai /* 682f4c3917aSvijay rai * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 68318c01445SPrabhakar Kushwaha * about 1MB (2048 blocks), Env is stored after the image, and the env size is 68418c01445SPrabhakar Kushwaha * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080. 685f4c3917aSvijay rai */ 686f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 68718c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 688f4c3917aSvijay rai #elif defined(CONFIG_NAND) 689f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 69018c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE) 691f4c3917aSvijay rai #else 692f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 693f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 69418c01445SPrabhakar Kushwaha #endif 69518c01445SPrabhakar Kushwaha 696363fb32aSvijay rai #if defined(CONFIG_T1040RDB) || defined(CONFIG_T1042RDB) 69718c01445SPrabhakar Kushwaha #if defined(CONFIG_SPIFLASH) 69818c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR 0x130000 69918c01445SPrabhakar Kushwaha #elif defined(CONFIG_SDCARD) 70018c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920) 70118c01445SPrabhakar Kushwaha #elif defined(CONFIG_NAND) 70218c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE) 70318c01445SPrabhakar Kushwaha #else 704f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_ADDR 0xEFF10000 705f4c3917aSvijay rai #endif 70618c01445SPrabhakar Kushwaha #endif 70718c01445SPrabhakar Kushwaha 70818c01445SPrabhakar Kushwaha 709f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 710f4c3917aSvijay rai #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 711f4c3917aSvijay rai #endif /* CONFIG_NOBQFMAN */ 712f4c3917aSvijay rai 713f4c3917aSvijay rai #ifdef CONFIG_SYS_DPAA_FMAN 714f4c3917aSvijay rai #define CONFIG_FMAN_ENET 715f4c3917aSvijay rai #define CONFIG_PHY_VITESSE 716f4c3917aSvijay rai #define CONFIG_PHY_REALTEK 717f4c3917aSvijay rai #endif 718f4c3917aSvijay rai 719f4c3917aSvijay rai #ifdef CONFIG_FMAN_ENET 720363fb32aSvijay rai #if defined(CONFIG_T1040RDB) || defined(CONFIG_T1042RDB) 721f4c3917aSvijay rai #define CONFIG_SYS_SGMII1_PHY_ADDR 0x03 722f4c3917aSvijay rai #endif 723f4c3917aSvijay rai #define CONFIG_SYS_RGMII1_PHY_ADDR 0x01 724f4c3917aSvijay rai #define CONFIG_SYS_RGMII2_PHY_ADDR 0x02 725f4c3917aSvijay rai 726f4c3917aSvijay rai #define CONFIG_MII /* MII PHY management */ 727f4c3917aSvijay rai #define CONFIG_ETHPRIME "FM1@DTSEC4" 728f4c3917aSvijay rai #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 729f4c3917aSvijay rai #endif 730f4c3917aSvijay rai 731f4c3917aSvijay rai /* 732f4c3917aSvijay rai * Environment 733f4c3917aSvijay rai */ 734f4c3917aSvijay rai #define CONFIG_LOADS_ECHO /* echo on for serial download */ 735f4c3917aSvijay rai #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 736f4c3917aSvijay rai 737f4c3917aSvijay rai /* 738f4c3917aSvijay rai * Command line configuration. 739f4c3917aSvijay rai */ 740f4c3917aSvijay rai #include <config_cmd_default.h> 741f4c3917aSvijay rai 742f4c3917aSvijay rai #ifdef CONFIG_T1042RDB_PI 743f4c3917aSvijay rai #define CONFIG_CMD_DATE 744f4c3917aSvijay rai #endif 745f4c3917aSvijay rai #define CONFIG_CMD_DHCP 746f4c3917aSvijay rai #define CONFIG_CMD_ELF 747f4c3917aSvijay rai #define CONFIG_CMD_ERRATA 748f4c3917aSvijay rai #define CONFIG_CMD_GREPENV 749f4c3917aSvijay rai #define CONFIG_CMD_IRQ 750f4c3917aSvijay rai #define CONFIG_CMD_I2C 751f4c3917aSvijay rai #define CONFIG_CMD_MII 752f4c3917aSvijay rai #define CONFIG_CMD_PING 753f4c3917aSvijay rai #define CONFIG_CMD_REGINFO 754f4c3917aSvijay rai #define CONFIG_CMD_SETEXPR 755f4c3917aSvijay rai 756f4c3917aSvijay rai #ifdef CONFIG_PCI 757f4c3917aSvijay rai #define CONFIG_CMD_PCI 758f4c3917aSvijay rai #define CONFIG_CMD_NET 759f4c3917aSvijay rai #endif 760f4c3917aSvijay rai 761737537efSRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 762737537efSRuchika Gupta #ifdef CONFIG_FSL_CAAM 763737537efSRuchika Gupta #define CONFIG_CMD_HASH 764737537efSRuchika Gupta #define CONFIG_SHA_HW_ACCEL 765737537efSRuchika Gupta #endif 766737537efSRuchika Gupta 767f4c3917aSvijay rai /* 768f4c3917aSvijay rai * Miscellaneous configurable options 769f4c3917aSvijay rai */ 770f4c3917aSvijay rai #define CONFIG_SYS_LONGHELP /* undef to save memory */ 771f4c3917aSvijay rai #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 772f4c3917aSvijay rai #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 773f4c3917aSvijay rai #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 774f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB 775f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 776f4c3917aSvijay rai #else 777f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 778f4c3917aSvijay rai #endif 779f4c3917aSvijay rai #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 780f4c3917aSvijay rai #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 781f4c3917aSvijay rai #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ 782f4c3917aSvijay rai 783f4c3917aSvijay rai /* 784f4c3917aSvijay rai * For booting Linux, the board info and command line data 785f4c3917aSvijay rai * have to be in the first 64 MB of memory, since this is 786f4c3917aSvijay rai * the maximum mapped by the Linux kernel during initialization. 787f4c3917aSvijay rai */ 788f4c3917aSvijay rai #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 789f4c3917aSvijay rai #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 790f4c3917aSvijay rai 791f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB 792f4c3917aSvijay rai #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 793f4c3917aSvijay rai #endif 794f4c3917aSvijay rai 795f4c3917aSvijay rai /* 79668b74739SPrabhakar Kushwaha * Dynamic MTD Partition support with mtdparts 79768b74739SPrabhakar Kushwaha */ 79868b74739SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH 79968b74739SPrabhakar Kushwaha #define CONFIG_MTD_DEVICE 80068b74739SPrabhakar Kushwaha #define CONFIG_MTD_PARTITIONS 80168b74739SPrabhakar Kushwaha #define CONFIG_CMD_MTDPARTS 80268b74739SPrabhakar Kushwaha #define CONFIG_FLASH_CFI_MTD 80368b74739SPrabhakar Kushwaha #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \ 80468b74739SPrabhakar Kushwaha "spi0=spife110000.0" 80568b74739SPrabhakar Kushwaha #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \ 80668b74739SPrabhakar Kushwaha "128k(dtb),96m(fs),-(user);"\ 80768b74739SPrabhakar Kushwaha "fff800000.flash:2m(uboot),9m(kernel),"\ 80868b74739SPrabhakar Kushwaha "128k(dtb),96m(fs),-(user);spife110000.0:" \ 80968b74739SPrabhakar Kushwaha "2m(uboot),9m(kernel),128k(dtb),-(user)" 81068b74739SPrabhakar Kushwaha #endif 81168b74739SPrabhakar Kushwaha 81268b74739SPrabhakar Kushwaha /* 813f4c3917aSvijay rai * Environment Configuration 814f4c3917aSvijay rai */ 815f4c3917aSvijay rai #define CONFIG_ROOTPATH "/opt/nfsroot" 816f4c3917aSvijay rai #define CONFIG_BOOTFILE "uImage" 817f4c3917aSvijay rai #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/ 818f4c3917aSvijay rai 819f4c3917aSvijay rai /* default location for tftp and bootm */ 820f4c3917aSvijay rai #define CONFIG_LOADADDR 1000000 821f4c3917aSvijay rai 822f4c3917aSvijay rai #define CONFIG_BOOTDELAY 10 /*-1 disables auto-boot*/ 823f4c3917aSvijay rai 824f4c3917aSvijay rai #define CONFIG_BAUDRATE 115200 825f4c3917aSvijay rai 826f4c3917aSvijay rai #define __USB_PHY_TYPE utmi 827363fb32aSvijay rai #define RAMDISKFILE "t104xrdb/ramdisk.uboot" 828f4c3917aSvijay rai 829f4c3917aSvijay rai #ifdef CONFIG_T1040RDB 830f4c3917aSvijay rai #define FDTFILE "t1040rdb/t1040rdb.dtb" 831363fb32aSvijay rai #elif defined(CONFIG_T1042RDB_PI) 832363fb32aSvijay rai #define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb" 833363fb32aSvijay rai #elif defined(CONFIG_T1042RDB) 834363fb32aSvijay rai #define FDTFILE "t1042rdb/t1042rdb.dtb" 835f4c3917aSvijay rai #endif 836f4c3917aSvijay rai 837cf8ddacfSJason Jin #ifdef CONFIG_FSL_DIU_FB 838cf8ddacfSJason Jin #define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi" 839cf8ddacfSJason Jin #else 840cf8ddacfSJason Jin #define DIU_ENVIRONMENT 841cf8ddacfSJason Jin #endif 842cf8ddacfSJason Jin 843f4c3917aSvijay rai #define CONFIG_EXTRA_ENV_SETTINGS \ 844f4c3917aSvijay rai "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \ 845f4c3917aSvijay rai "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\ 846f4c3917aSvijay rai "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 847f4c3917aSvijay rai "netdev=eth0\0" \ 848cf8ddacfSJason Jin "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \ 849f4c3917aSvijay rai "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 850f4c3917aSvijay rai "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 851f4c3917aSvijay rai "tftpflash=tftpboot $loadaddr $uboot && " \ 852f4c3917aSvijay rai "protect off $ubootaddr +$filesize && " \ 853f4c3917aSvijay rai "erase $ubootaddr +$filesize && " \ 854f4c3917aSvijay rai "cp.b $loadaddr $ubootaddr $filesize && " \ 855f4c3917aSvijay rai "protect on $ubootaddr +$filesize && " \ 856f4c3917aSvijay rai "cmp.b $loadaddr $ubootaddr $filesize\0" \ 857f4c3917aSvijay rai "consoledev=ttyS0\0" \ 858f4c3917aSvijay rai "ramdiskaddr=2000000\0" \ 859f4c3917aSvijay rai "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \ 860f4c3917aSvijay rai "fdtaddr=c00000\0" \ 861f4c3917aSvijay rai "fdtfile=" __stringify(FDTFILE) "\0" \ 8623246584dSKim Phillips "bdev=sda3\0" 863f4c3917aSvijay rai 864f4c3917aSvijay rai #define CONFIG_LINUX \ 865f4c3917aSvijay rai "setenv bootargs root=/dev/ram rw " \ 866f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 867f4c3917aSvijay rai "setenv ramdiskaddr 0x02000000;" \ 868f4c3917aSvijay rai "setenv fdtaddr 0x00c00000;" \ 869f4c3917aSvijay rai "setenv loadaddr 0x1000000;" \ 870f4c3917aSvijay rai "bootm $loadaddr $ramdiskaddr $fdtaddr" 871f4c3917aSvijay rai 872f4c3917aSvijay rai #define CONFIG_HDBOOT \ 873f4c3917aSvijay rai "setenv bootargs root=/dev/$bdev rw " \ 874f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 875f4c3917aSvijay rai "tftp $loadaddr $bootfile;" \ 876f4c3917aSvijay rai "tftp $fdtaddr $fdtfile;" \ 877f4c3917aSvijay rai "bootm $loadaddr - $fdtaddr" 878f4c3917aSvijay rai 879f4c3917aSvijay rai #define CONFIG_NFSBOOTCOMMAND \ 880f4c3917aSvijay rai "setenv bootargs root=/dev/nfs rw " \ 881f4c3917aSvijay rai "nfsroot=$serverip:$rootpath " \ 882f4c3917aSvijay rai "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 883f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 884f4c3917aSvijay rai "tftp $loadaddr $bootfile;" \ 885f4c3917aSvijay rai "tftp $fdtaddr $fdtfile;" \ 886f4c3917aSvijay rai "bootm $loadaddr - $fdtaddr" 887f4c3917aSvijay rai 888f4c3917aSvijay rai #define CONFIG_RAMBOOTCOMMAND \ 889f4c3917aSvijay rai "setenv bootargs root=/dev/ram rw " \ 890f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 891f4c3917aSvijay rai "tftp $ramdiskaddr $ramdiskfile;" \ 892f4c3917aSvijay rai "tftp $loadaddr $bootfile;" \ 893f4c3917aSvijay rai "tftp $fdtaddr $fdtfile;" \ 894f4c3917aSvijay rai "bootm $loadaddr $ramdiskaddr $fdtaddr" 895f4c3917aSvijay rai 896f4c3917aSvijay rai #define CONFIG_BOOTCOMMAND CONFIG_LINUX 897f4c3917aSvijay rai 898f4c3917aSvijay rai #ifdef CONFIG_SECURE_BOOT 899f4c3917aSvijay rai #include <asm/fsl_secure_boot.h> 900789490b6SRuchika Gupta #define CONFIG_CMD_BLOB 901f4c3917aSvijay rai #endif 902f4c3917aSvijay rai 903f4c3917aSvijay rai #endif /* __CONFIG_H */ 904