1f4c3917aSvijay rai /* 2f4c3917aSvijay rai + * Copyright 2014 Freescale Semiconductor, Inc. 3f4c3917aSvijay rai + * 4f4c3917aSvijay rai + * SPDX-License-Identifier: GPL-2.0+ 5f4c3917aSvijay rai + */ 6f4c3917aSvijay rai 7f4c3917aSvijay rai #ifndef __CONFIG_H 8f4c3917aSvijay rai #define __CONFIG_H 9f4c3917aSvijay rai 10f4c3917aSvijay rai /* 11f4c3917aSvijay rai * T104x RDB board configuration file 12f4c3917aSvijay rai */ 13f4c3917aSvijay rai #define CONFIG_T104xRDB 14f4c3917aSvijay rai #define CONFIG_PHYS_64BIT 15f4c3917aSvijay rai 16f4c3917aSvijay rai #ifdef CONFIG_RAMBOOT_PBL 17f4c3917aSvijay rai #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 18f4c3917aSvijay rai #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 19f4c3917aSvijay rai #endif 20f4c3917aSvijay rai 21f4c3917aSvijay rai /* High Level Configuration Options */ 22f4c3917aSvijay rai #define CONFIG_BOOKE 23f4c3917aSvijay rai #define CONFIG_E500 /* BOOKE e500 family */ 24f4c3917aSvijay rai #define CONFIG_E500MC /* BOOKE e500mc family */ 25f4c3917aSvijay rai #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 26f4c3917aSvijay rai #define CONFIG_MP /* support multiple processors */ 27f4c3917aSvijay rai 285303a3deSTang Yuantian /* support deep sleep */ 295303a3deSTang Yuantian #define CONFIG_DEEP_SLEEP 305303a3deSTang Yuantian #define CONFIG_SILENT_CONSOLE 315303a3deSTang Yuantian 32f4c3917aSvijay rai #ifndef CONFIG_SYS_TEXT_BASE 33f4c3917aSvijay rai #define CONFIG_SYS_TEXT_BASE 0xeff40000 34f4c3917aSvijay rai #endif 35f4c3917aSvijay rai 36f4c3917aSvijay rai #ifndef CONFIG_RESET_VECTOR_ADDRESS 37f4c3917aSvijay rai #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 38f4c3917aSvijay rai #endif 39f4c3917aSvijay rai 40f4c3917aSvijay rai #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 41f4c3917aSvijay rai #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 42f4c3917aSvijay rai #define CONFIG_FSL_IFC /* Enable IFC Support */ 43f4c3917aSvijay rai #define CONFIG_PCI /* Enable PCI/PCIE */ 44f4c3917aSvijay rai #define CONFIG_PCI_INDIRECT_BRIDGE 45f4c3917aSvijay rai #define CONFIG_PCIE1 /* PCIE controler 1 */ 46f4c3917aSvijay rai #define CONFIG_PCIE2 /* PCIE controler 2 */ 47f4c3917aSvijay rai #define CONFIG_PCIE3 /* PCIE controler 3 */ 48f4c3917aSvijay rai #define CONFIG_PCIE4 /* PCIE controler 4 */ 49f4c3917aSvijay rai 50f4c3917aSvijay rai #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 51f4c3917aSvijay rai #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 52f4c3917aSvijay rai 53f4c3917aSvijay rai #define CONFIG_FSL_LAW /* Use common FSL init code */ 54f4c3917aSvijay rai 55f4c3917aSvijay rai #define CONFIG_ENV_OVERWRITE 56f4c3917aSvijay rai 57f4c3917aSvijay rai #ifdef CONFIG_SYS_NO_FLASH 58f4c3917aSvijay rai #define CONFIG_ENV_IS_NOWHERE 59f4c3917aSvijay rai #else 60f4c3917aSvijay rai #define CONFIG_FLASH_CFI_DRIVER 61f4c3917aSvijay rai #define CONFIG_SYS_FLASH_CFI 62f4c3917aSvijay rai #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 63f4c3917aSvijay rai #endif 64f4c3917aSvijay rai 65f4c3917aSvijay rai #ifndef CONFIG_SYS_NO_FLASH 66f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH) 67f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC 68f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_SPI_FLASH 69f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 70f4c3917aSvijay rai #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 71f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE 0x10000 72f4c3917aSvijay rai #elif defined(CONFIG_SDCARD) 73f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC 74f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_MMC 75f4c3917aSvijay rai #define CONFIG_SYS_MMC_ENV_DEV 0 76f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 77f4c3917aSvijay rai #define CONFIG_ENV_OFFSET (512 * 1658) 78f4c3917aSvijay rai #elif defined(CONFIG_NAND) 79f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC 80f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_NAND 81f4c3917aSvijay rai #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 82f4c3917aSvijay rai #define CONFIG_ENV_OFFSET (3 * CONFIG_SYS_NAND_BLOCK_SIZE) 83f4c3917aSvijay rai #else 84f4c3917aSvijay rai #define CONFIG_ENV_IS_IN_FLASH 85f4c3917aSvijay rai #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 86f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 87f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 88f4c3917aSvijay rai #endif 89f4c3917aSvijay rai #else /* CONFIG_SYS_NO_FLASH */ 90f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 91f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 92f4c3917aSvijay rai #endif 93f4c3917aSvijay rai 94f4c3917aSvijay rai #define CONFIG_SYS_CLK_FREQ 100000000 95f4c3917aSvijay rai #define CONFIG_DDR_CLK_FREQ 66666666 96f4c3917aSvijay rai 97f4c3917aSvijay rai /* 98f4c3917aSvijay rai * These can be toggled for performance analysis, otherwise use default. 99f4c3917aSvijay rai */ 100f4c3917aSvijay rai #define CONFIG_SYS_CACHE_STASHING 101f4c3917aSvijay rai #define CONFIG_BACKSIDE_L2_CACHE 102f4c3917aSvijay rai #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 103f4c3917aSvijay rai #define CONFIG_BTB /* toggle branch predition */ 104f4c3917aSvijay rai #define CONFIG_DDR_ECC 105f4c3917aSvijay rai #ifdef CONFIG_DDR_ECC 106f4c3917aSvijay rai #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 107f4c3917aSvijay rai #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 108f4c3917aSvijay rai #endif 109f4c3917aSvijay rai 110f4c3917aSvijay rai #define CONFIG_ENABLE_36BIT_PHYS 111f4c3917aSvijay rai 112f4c3917aSvijay rai #define CONFIG_ADDR_MAP 113f4c3917aSvijay rai #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 114f4c3917aSvijay rai 115f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 116f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_END 0x00400000 117f4c3917aSvijay rai #define CONFIG_SYS_ALT_MEMTEST 118f4c3917aSvijay rai #define CONFIG_PANIC_HANG /* do not reset board on panic */ 119f4c3917aSvijay rai 120f4c3917aSvijay rai /* 121f4c3917aSvijay rai * Config the L3 Cache as L3 SRAM 122f4c3917aSvijay rai */ 123f4c3917aSvijay rai #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 124f4c3917aSvijay rai 125f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR 0xf0000000 126f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 127f4c3917aSvijay rai 128f4c3917aSvijay rai /* 129f4c3917aSvijay rai * DDR Setup 130f4c3917aSvijay rai */ 131f4c3917aSvijay rai #define CONFIG_VERY_BIG_RAM 132f4c3917aSvijay rai #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 133f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 134f4c3917aSvijay rai 135f4c3917aSvijay rai /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */ 136f4c3917aSvijay rai #define CONFIG_DIMM_SLOTS_PER_CTLR 1 137f4c3917aSvijay rai #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 138f4c3917aSvijay rai 139f4c3917aSvijay rai #define CONFIG_DDR_SPD 140f4c3917aSvijay rai #define CONFIG_SYS_DDR_RAW_TIMING 141f4c3917aSvijay rai #define CONFIG_SYS_FSL_DDR3 142f4c3917aSvijay rai 143f4c3917aSvijay rai #define CONFIG_SYS_SPD_BUS_NUM 0 144f4c3917aSvijay rai #define SPD_EEPROM_ADDRESS 0x51 145f4c3917aSvijay rai 146f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 147f4c3917aSvijay rai 148f4c3917aSvijay rai /* 149f4c3917aSvijay rai * IFC Definitions 150f4c3917aSvijay rai */ 151f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE 0xe8000000 152f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 153f4c3917aSvijay rai 154f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR_EXT (0xf) 155f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \ 156f4c3917aSvijay rai CSPR_PORT_SIZE_16 | \ 157f4c3917aSvijay rai CSPR_MSEL_NOR | \ 158f4c3917aSvijay rai CSPR_V) 159f4c3917aSvijay rai #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 160f4c3917aSvijay rai /* NOR Flash Timing Params */ 161f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 162f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 163f4c3917aSvijay rai FTIM0_NOR_TEADC(0x5) | \ 164f4c3917aSvijay rai FTIM0_NOR_TEAHC(0x5)) 165f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 166f4c3917aSvijay rai FTIM1_NOR_TRAD_NOR(0x1A) |\ 167f4c3917aSvijay rai FTIM1_NOR_TSEQRAD_NOR(0x13)) 168f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 169f4c3917aSvijay rai FTIM2_NOR_TCH(0x4) | \ 170f4c3917aSvijay rai FTIM2_NOR_TWPH(0x0E) | \ 171f4c3917aSvijay rai FTIM2_NOR_TWP(0x1c)) 172f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM3 0x0 173f4c3917aSvijay rai 174f4c3917aSvijay rai #define CONFIG_SYS_FLASH_QUIET_TEST 175f4c3917aSvijay rai #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 176f4c3917aSvijay rai 177f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 178f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 179f4c3917aSvijay rai #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 180f4c3917aSvijay rai #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 181f4c3917aSvijay rai 182f4c3917aSvijay rai #define CONFIG_SYS_FLASH_EMPTY_INFO 183f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 184f4c3917aSvijay rai 185f4c3917aSvijay rai /* CPLD on IFC */ 18655153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_MASK 0x3F 18755153d6cSPrabhakar Kushwaha #define CPLD_BANK_SEL_MASK 0x07 18855153d6cSPrabhakar Kushwaha #define CPLD_BANK_OVERRIDE 0x40 18955153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */ 19055153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */ 19155153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_RESET 0xFF 19255153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_SHIFT 0x03 19355153d6cSPrabhakar Kushwaha 194f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE 0xffdf0000 195f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE) 196f4c3917aSvijay rai #define CONFIG_SYS_CSPR2_EXT (0xf) 197f4c3917aSvijay rai #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \ 198f4c3917aSvijay rai | CSPR_PORT_SIZE_8 \ 199f4c3917aSvijay rai | CSPR_MSEL_GPCM \ 200f4c3917aSvijay rai | CSPR_V) 201f4c3917aSvijay rai #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) 202f4c3917aSvijay rai #define CONFIG_SYS_CSOR2 0x0 203f4c3917aSvijay rai /* CPLD Timing parameters for IFC CS2 */ 204f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 205f4c3917aSvijay rai FTIM0_GPCM_TEADC(0x0e) | \ 206f4c3917aSvijay rai FTIM0_GPCM_TEAHC(0x0e)) 207f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 208f4c3917aSvijay rai FTIM1_GPCM_TRAD(0x1f)) 209f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 210f4c3917aSvijay rai FTIM2_GPCM_TCH(0x0) | \ 211f4c3917aSvijay rai FTIM2_GPCM_TWP(0x1f)) 212f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM3 0x0 213f4c3917aSvijay rai 214f4c3917aSvijay rai /* NAND Flash on IFC */ 215f4c3917aSvijay rai #define CONFIG_NAND_FSL_IFC 216f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE 0xff800000 217f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 218f4c3917aSvijay rai 219f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 220f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 221f4c3917aSvijay rai | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 222f4c3917aSvijay rai | CSPR_MSEL_NAND /* MSEL = NAND */ \ 223f4c3917aSvijay rai | CSPR_V) 224f4c3917aSvijay rai #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 225f4c3917aSvijay rai 226f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 227f4c3917aSvijay rai | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 228f4c3917aSvijay rai | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 229f4c3917aSvijay rai | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ 230f4c3917aSvijay rai | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ 231f4c3917aSvijay rai | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \ 232f4c3917aSvijay rai | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 233f4c3917aSvijay rai 234f4c3917aSvijay rai #define CONFIG_SYS_NAND_ONFI_DETECTION 235f4c3917aSvijay rai 236f4c3917aSvijay rai /* ONFI NAND Flash mode0 Timing Params */ 237f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 238f4c3917aSvijay rai FTIM0_NAND_TWP(0x18) | \ 239f4c3917aSvijay rai FTIM0_NAND_TWCHT(0x07) | \ 240f4c3917aSvijay rai FTIM0_NAND_TWH(0x0a)) 241f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 242f4c3917aSvijay rai FTIM1_NAND_TWBE(0x39) | \ 243f4c3917aSvijay rai FTIM1_NAND_TRR(0x0e) | \ 244f4c3917aSvijay rai FTIM1_NAND_TRP(0x18)) 245f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 246f4c3917aSvijay rai FTIM2_NAND_TREH(0x0a) | \ 247f4c3917aSvijay rai FTIM2_NAND_TWHRE(0x1e)) 248f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM3 0x0 249f4c3917aSvijay rai 250f4c3917aSvijay rai #define CONFIG_SYS_NAND_DDR_LAW 11 251f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 252f4c3917aSvijay rai #define CONFIG_SYS_MAX_NAND_DEVICE 1 253f4c3917aSvijay rai #define CONFIG_MTD_NAND_VERIFY_WRITE 254f4c3917aSvijay rai #define CONFIG_CMD_NAND 255f4c3917aSvijay rai 256f4c3917aSvijay rai #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024) 257f4c3917aSvijay rai 258f4c3917aSvijay rai #if defined(CONFIG_NAND) 259f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 260f4c3917aSvijay rai #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 261f4c3917aSvijay rai #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 262f4c3917aSvijay rai #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 263f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 264f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 265f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 266f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 267f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT 268f4c3917aSvijay rai #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR 269f4c3917aSvijay rai #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 270f4c3917aSvijay rai #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 271f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 272f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 273f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 274f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 275f4c3917aSvijay rai #else 276f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT 277f4c3917aSvijay rai #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR 278f4c3917aSvijay rai #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 279f4c3917aSvijay rai #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 280f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 281f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 282f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 283f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 284f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT 285f4c3917aSvijay rai #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 286f4c3917aSvijay rai #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 287f4c3917aSvijay rai #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 288f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 289f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 290f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 291f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 292f4c3917aSvijay rai #endif 293f4c3917aSvijay rai 294f4c3917aSvijay rai #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE 295f4c3917aSvijay rai 296f4c3917aSvijay rai #if defined(CONFIG_RAMBOOT_PBL) 297f4c3917aSvijay rai #define CONFIG_SYS_RAMBOOT 298f4c3917aSvijay rai #endif 299f4c3917aSvijay rai 300f4c3917aSvijay rai #define CONFIG_BOARD_EARLY_INIT_R 301f4c3917aSvijay rai #define CONFIG_MISC_INIT_R 302f4c3917aSvijay rai 303f4c3917aSvijay rai #define CONFIG_HWCONFIG 304f4c3917aSvijay rai 305f4c3917aSvijay rai /* define to use L1 as initial stack */ 306f4c3917aSvijay rai #define CONFIG_L1_INIT_RAM 307f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_LOCK 308f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 309f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 310f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe0ec000 311f4c3917aSvijay rai /* The assembler doesn't like typecast */ 312f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 313f4c3917aSvijay rai ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 314f4c3917aSvijay rai CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 315f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 316f4c3917aSvijay rai 317f4c3917aSvijay rai #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 318f4c3917aSvijay rai GENERATED_GBL_DATA_SIZE) 319f4c3917aSvijay rai #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 320f4c3917aSvijay rai 321f4c3917aSvijay rai #define CONFIG_SYS_MONITOR_LEN (512 * 1024) 322f4c3917aSvijay rai #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) 323f4c3917aSvijay rai 324f4c3917aSvijay rai /* Serial Port - controlled on board with jumper J8 325f4c3917aSvijay rai * open - index 2 326f4c3917aSvijay rai * shorted - index 1 327f4c3917aSvijay rai */ 328f4c3917aSvijay rai #define CONFIG_CONS_INDEX 1 329f4c3917aSvijay rai #define CONFIG_SYS_NS16550 330f4c3917aSvijay rai #define CONFIG_SYS_NS16550_SERIAL 331f4c3917aSvijay rai #define CONFIG_SYS_NS16550_REG_SIZE 1 332f4c3917aSvijay rai #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 333f4c3917aSvijay rai 334f4c3917aSvijay rai #define CONFIG_SYS_BAUDRATE_TABLE \ 335f4c3917aSvijay rai {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 336f4c3917aSvijay rai 337f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 338f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 339f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 340f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 341f4c3917aSvijay rai #define CONFIG_SERIAL_MULTI /* Enable both serial ports */ 342f4c3917aSvijay rai #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */ 343f4c3917aSvijay rai 344f4c3917aSvijay rai /* Use the HUSH parser */ 345f4c3917aSvijay rai #define CONFIG_SYS_HUSH_PARSER 346f4c3917aSvijay rai #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 347f4c3917aSvijay rai 348f4c3917aSvijay rai /* pass open firmware flat tree */ 349f4c3917aSvijay rai #define CONFIG_OF_LIBFDT 350f4c3917aSvijay rai #define CONFIG_OF_BOARD_SETUP 351f4c3917aSvijay rai #define CONFIG_OF_STDOUT_VIA_ALIAS 352f4c3917aSvijay rai 353f4c3917aSvijay rai /* new uImage format support */ 354f4c3917aSvijay rai #define CONFIG_FIT 355f4c3917aSvijay rai #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 356f4c3917aSvijay rai 357f4c3917aSvijay rai /* I2C */ 358f4c3917aSvijay rai #define CONFIG_SYS_I2C 359f4c3917aSvijay rai #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */ 360f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */ 361f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 362f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C2_SPEED 400000 /* I2C speed in Hz */ 363f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 364f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 365f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C2_OFFSET 0x119000 366f4c3917aSvijay rai 367f4c3917aSvijay rai /* I2C bus multiplexer */ 368f4c3917aSvijay rai #define I2C_MUX_PCA_ADDR 0x70 369f4c3917aSvijay rai #ifdef CONFIG_T1040RDB 370f4c3917aSvijay rai #define I2C_MUX_CH_DEFAULT 0x8 371f4c3917aSvijay rai #endif 372f4c3917aSvijay rai 373f4c3917aSvijay rai #ifdef CONFIG_T1042RDB_PI 374f4c3917aSvijay rai /* 375f4c3917aSvijay rai * RTC configuration 376f4c3917aSvijay rai */ 377f4c3917aSvijay rai #define RTC 378f4c3917aSvijay rai #define CONFIG_RTC_DS1337 1 379f4c3917aSvijay rai #define CONFIG_SYS_I2C_RTC_ADDR 0x68 380f4c3917aSvijay rai 381f4c3917aSvijay rai /*DVI encoder*/ 382f4c3917aSvijay rai #define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75 383f4c3917aSvijay rai #endif 384f4c3917aSvijay rai 385f4c3917aSvijay rai /* 386f4c3917aSvijay rai * eSPI - Enhanced SPI 387f4c3917aSvijay rai */ 388f4c3917aSvijay rai #define CONFIG_FSL_ESPI 389f4c3917aSvijay rai #define CONFIG_SPI_FLASH 390f4c3917aSvijay rai #define CONFIG_SPI_FLASH_STMICRO 391f4c3917aSvijay rai #define CONFIG_CMD_SF 392f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_SPEED 10000000 393f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_MODE 0 394f4c3917aSvijay rai #define CONFIG_ENV_SPI_BUS 0 395f4c3917aSvijay rai #define CONFIG_ENV_SPI_CS 0 396f4c3917aSvijay rai #define CONFIG_ENV_SPI_MAX_HZ 10000000 397f4c3917aSvijay rai #define CONFIG_ENV_SPI_MODE 0 398f4c3917aSvijay rai 399f4c3917aSvijay rai /* 400f4c3917aSvijay rai * General PCI 401f4c3917aSvijay rai * Memory space is mapped 1-1, but I/O space must start from 0. 402f4c3917aSvijay rai */ 403f4c3917aSvijay rai 404f4c3917aSvijay rai #ifdef CONFIG_PCI 405f4c3917aSvijay rai /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 406f4c3917aSvijay rai #ifdef CONFIG_PCIE1 407f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 408f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 409f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 410f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 411f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 412f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 413f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 414f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 415f4c3917aSvijay rai #endif 416f4c3917aSvijay rai 417f4c3917aSvijay rai /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 418f4c3917aSvijay rai #ifdef CONFIG_PCIE2 419f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000 420f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 421f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull 422f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 423f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 424f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 425f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 426f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 427f4c3917aSvijay rai #endif 428f4c3917aSvijay rai 429f4c3917aSvijay rai /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 430f4c3917aSvijay rai #ifdef CONFIG_PCIE3 431f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 432f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 433f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull 434f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */ 435f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 436f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 437f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 438f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 439f4c3917aSvijay rai #endif 440f4c3917aSvijay rai 441f4c3917aSvijay rai /* controller 4, Base address 203000 */ 442f4c3917aSvijay rai #ifdef CONFIG_PCIE4 443f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000 444f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 445f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull 446f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */ 447f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000 448f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 449f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 450f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 451f4c3917aSvijay rai #endif 452f4c3917aSvijay rai 453f4c3917aSvijay rai #define CONFIG_PCI_PNP /* do pci plug-and-play */ 454f4c3917aSvijay rai #define CONFIG_E1000 455f4c3917aSvijay rai 456f4c3917aSvijay rai #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 457f4c3917aSvijay rai #define CONFIG_DOS_PARTITION 458f4c3917aSvijay rai #endif /* CONFIG_PCI */ 459f4c3917aSvijay rai 460f4c3917aSvijay rai /* SATA */ 461f4c3917aSvijay rai #define CONFIG_FSL_SATA_V2 462f4c3917aSvijay rai #ifdef CONFIG_FSL_SATA_V2 463f4c3917aSvijay rai #define CONFIG_LIBATA 464f4c3917aSvijay rai #define CONFIG_FSL_SATA 465f4c3917aSvijay rai 466f4c3917aSvijay rai #define CONFIG_SYS_SATA_MAX_DEVICE 1 467f4c3917aSvijay rai #define CONFIG_SATA1 468f4c3917aSvijay rai #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 469f4c3917aSvijay rai #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 470f4c3917aSvijay rai 471f4c3917aSvijay rai #define CONFIG_LBA48 472f4c3917aSvijay rai #define CONFIG_CMD_SATA 473f4c3917aSvijay rai #define CONFIG_DOS_PARTITION 474f4c3917aSvijay rai #define CONFIG_CMD_EXT2 475f4c3917aSvijay rai #endif 476f4c3917aSvijay rai 477f4c3917aSvijay rai /* 478f4c3917aSvijay rai * USB 479f4c3917aSvijay rai */ 480f4c3917aSvijay rai #define CONFIG_HAS_FSL_DR_USB 481f4c3917aSvijay rai 482f4c3917aSvijay rai #ifdef CONFIG_HAS_FSL_DR_USB 483f4c3917aSvijay rai #define CONFIG_USB_EHCI 484f4c3917aSvijay rai 485f4c3917aSvijay rai #ifdef CONFIG_USB_EHCI 486f4c3917aSvijay rai #define CONFIG_CMD_USB 487f4c3917aSvijay rai #define CONFIG_USB_STORAGE 488f4c3917aSvijay rai #define CONFIG_USB_EHCI_FSL 489f4c3917aSvijay rai #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 490f4c3917aSvijay rai #define CONFIG_CMD_EXT2 491f4c3917aSvijay rai #endif 492f4c3917aSvijay rai #endif 493f4c3917aSvijay rai 494f4c3917aSvijay rai #define CONFIG_MMC 495f4c3917aSvijay rai 496f4c3917aSvijay rai #ifdef CONFIG_MMC 497f4c3917aSvijay rai #define CONFIG_FSL_ESDHC 498f4c3917aSvijay rai #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 499f4c3917aSvijay rai #define CONFIG_CMD_MMC 500f4c3917aSvijay rai #define CONFIG_GENERIC_MMC 501f4c3917aSvijay rai #define CONFIG_CMD_EXT2 502f4c3917aSvijay rai #define CONFIG_CMD_FAT 503f4c3917aSvijay rai #define CONFIG_DOS_PARTITION 504f4c3917aSvijay rai #endif 505f4c3917aSvijay rai 506f4c3917aSvijay rai /* Qman/Bman */ 507f4c3917aSvijay rai #ifndef CONFIG_NOBQFMAN 508f4c3917aSvijay rai #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 509f4c3917aSvijay rai #define CONFIG_SYS_BMAN_NUM_PORTALS 25 510f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 511f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 512f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 513f4c3917aSvijay rai #define CONFIG_SYS_QMAN_NUM_PORTALS 25 514f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 515f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 516f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 517f4c3917aSvijay rai 518f4c3917aSvijay rai #define CONFIG_SYS_DPAA_FMAN 519f4c3917aSvijay rai #define CONFIG_SYS_DPAA_PME 520f4c3917aSvijay rai 521*099b86b7SPrabhakar Kushwaha #ifdef CONFIG_T1040RDB 522f4c3917aSvijay rai #define CONFIG_QE 523f4c3917aSvijay rai #define CONFIG_U_QE 524*099b86b7SPrabhakar Kushwaha #endif 525f4c3917aSvijay rai 526f4c3917aSvijay rai /* Default address of microcode for the Linux Fman driver */ 527f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH) 528f4c3917aSvijay rai /* 529f4c3917aSvijay rai * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 530f4c3917aSvijay rai * env, so we got 0x110000. 531f4c3917aSvijay rai */ 532f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_IN_SPIFLASH 533f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 534f4c3917aSvijay rai #elif defined(CONFIG_SDCARD) 535f4c3917aSvijay rai /* 536f4c3917aSvijay rai * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 537f4c3917aSvijay rai * about 825KB (1650 blocks), Env is stored after the image, and the env size is 538f4c3917aSvijay rai * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680. 539f4c3917aSvijay rai */ 540f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 541f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680) 542f4c3917aSvijay rai #elif defined(CONFIG_NAND) 543f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 544f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR (4 * CONFIG_SYS_NAND_BLOCK_SIZE) 545f4c3917aSvijay rai #else 546f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 547f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 548f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_ADDR 0xEFF10000 549f4c3917aSvijay rai #endif 550f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 551f4c3917aSvijay rai #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 552f4c3917aSvijay rai #endif /* CONFIG_NOBQFMAN */ 553f4c3917aSvijay rai 554f4c3917aSvijay rai #ifdef CONFIG_SYS_DPAA_FMAN 555f4c3917aSvijay rai #define CONFIG_FMAN_ENET 556f4c3917aSvijay rai #define CONFIG_PHY_VITESSE 557f4c3917aSvijay rai #define CONFIG_PHY_REALTEK 558f4c3917aSvijay rai #endif 559f4c3917aSvijay rai 560f4c3917aSvijay rai #ifdef CONFIG_FMAN_ENET 561f4c3917aSvijay rai #ifdef CONFIG_T1040RDB 562f4c3917aSvijay rai #define CONFIG_SYS_SGMII1_PHY_ADDR 0x03 563f4c3917aSvijay rai #endif 564f4c3917aSvijay rai #define CONFIG_SYS_RGMII1_PHY_ADDR 0x01 565f4c3917aSvijay rai #define CONFIG_SYS_RGMII2_PHY_ADDR 0x02 566f4c3917aSvijay rai 567f4c3917aSvijay rai #define CONFIG_MII /* MII PHY management */ 568f4c3917aSvijay rai #define CONFIG_ETHPRIME "FM1@DTSEC4" 569f4c3917aSvijay rai #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 570f4c3917aSvijay rai #endif 571f4c3917aSvijay rai 572f4c3917aSvijay rai /* 573f4c3917aSvijay rai * Environment 574f4c3917aSvijay rai */ 575f4c3917aSvijay rai #define CONFIG_LOADS_ECHO /* echo on for serial download */ 576f4c3917aSvijay rai #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 577f4c3917aSvijay rai 578f4c3917aSvijay rai /* 579f4c3917aSvijay rai * Command line configuration. 580f4c3917aSvijay rai */ 581f4c3917aSvijay rai #include <config_cmd_default.h> 582f4c3917aSvijay rai 583f4c3917aSvijay rai #ifdef CONFIG_T1042RDB_PI 584f4c3917aSvijay rai #define CONFIG_CMD_DATE 585f4c3917aSvijay rai #endif 586f4c3917aSvijay rai #define CONFIG_CMD_DHCP 587f4c3917aSvijay rai #define CONFIG_CMD_ELF 588f4c3917aSvijay rai #define CONFIG_CMD_ERRATA 589f4c3917aSvijay rai #define CONFIG_CMD_GREPENV 590f4c3917aSvijay rai #define CONFIG_CMD_IRQ 591f4c3917aSvijay rai #define CONFIG_CMD_I2C 592f4c3917aSvijay rai #define CONFIG_CMD_MII 593f4c3917aSvijay rai #define CONFIG_CMD_PING 594f4c3917aSvijay rai #define CONFIG_CMD_REGINFO 595f4c3917aSvijay rai #define CONFIG_CMD_SETEXPR 596f4c3917aSvijay rai 597f4c3917aSvijay rai #ifdef CONFIG_PCI 598f4c3917aSvijay rai #define CONFIG_CMD_PCI 599f4c3917aSvijay rai #define CONFIG_CMD_NET 600f4c3917aSvijay rai #endif 601f4c3917aSvijay rai 602f4c3917aSvijay rai /* 603f4c3917aSvijay rai * Miscellaneous configurable options 604f4c3917aSvijay rai */ 605f4c3917aSvijay rai #define CONFIG_SYS_LONGHELP /* undef to save memory */ 606f4c3917aSvijay rai #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 607f4c3917aSvijay rai #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 608f4c3917aSvijay rai #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 609f4c3917aSvijay rai #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 610f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB 611f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 612f4c3917aSvijay rai #else 613f4c3917aSvijay rai #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 614f4c3917aSvijay rai #endif 615f4c3917aSvijay rai #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 616f4c3917aSvijay rai #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 617f4c3917aSvijay rai #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ 618f4c3917aSvijay rai 619f4c3917aSvijay rai /* 620f4c3917aSvijay rai * For booting Linux, the board info and command line data 621f4c3917aSvijay rai * have to be in the first 64 MB of memory, since this is 622f4c3917aSvijay rai * the maximum mapped by the Linux kernel during initialization. 623f4c3917aSvijay rai */ 624f4c3917aSvijay rai #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 625f4c3917aSvijay rai #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 626f4c3917aSvijay rai 627f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB 628f4c3917aSvijay rai #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 629f4c3917aSvijay rai #endif 630f4c3917aSvijay rai 631f4c3917aSvijay rai /* 63268b74739SPrabhakar Kushwaha * Dynamic MTD Partition support with mtdparts 63368b74739SPrabhakar Kushwaha */ 63468b74739SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH 63568b74739SPrabhakar Kushwaha #define CONFIG_MTD_DEVICE 63668b74739SPrabhakar Kushwaha #define CONFIG_MTD_PARTITIONS 63768b74739SPrabhakar Kushwaha #define CONFIG_CMD_MTDPARTS 63868b74739SPrabhakar Kushwaha #define CONFIG_FLASH_CFI_MTD 63968b74739SPrabhakar Kushwaha #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \ 64068b74739SPrabhakar Kushwaha "spi0=spife110000.0" 64168b74739SPrabhakar Kushwaha #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \ 64268b74739SPrabhakar Kushwaha "128k(dtb),96m(fs),-(user);"\ 64368b74739SPrabhakar Kushwaha "fff800000.flash:2m(uboot),9m(kernel),"\ 64468b74739SPrabhakar Kushwaha "128k(dtb),96m(fs),-(user);spife110000.0:" \ 64568b74739SPrabhakar Kushwaha "2m(uboot),9m(kernel),128k(dtb),-(user)" 64668b74739SPrabhakar Kushwaha #endif 64768b74739SPrabhakar Kushwaha 64868b74739SPrabhakar Kushwaha /* 649f4c3917aSvijay rai * Environment Configuration 650f4c3917aSvijay rai */ 651f4c3917aSvijay rai #define CONFIG_ROOTPATH "/opt/nfsroot" 652f4c3917aSvijay rai #define CONFIG_BOOTFILE "uImage" 653f4c3917aSvijay rai #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/ 654f4c3917aSvijay rai 655f4c3917aSvijay rai /* default location for tftp and bootm */ 656f4c3917aSvijay rai #define CONFIG_LOADADDR 1000000 657f4c3917aSvijay rai 658f4c3917aSvijay rai #define CONFIG_BOOTDELAY 10 /*-1 disables auto-boot*/ 659f4c3917aSvijay rai 660f4c3917aSvijay rai #define CONFIG_BAUDRATE 115200 661f4c3917aSvijay rai 662f4c3917aSvijay rai #define __USB_PHY_TYPE utmi 663f4c3917aSvijay rai 664f4c3917aSvijay rai #ifdef CONFIG_T1040RDB 665f4c3917aSvijay rai #define FDTFILE "t1040rdb/t1040rdb.dtb" 666f4c3917aSvijay rai #define RAMDISKFILE "t1040rdb/ramdisk.uboot" 667f4c3917aSvijay rai #elif CONFIG_T1042RDB_PI 668f4c3917aSvijay rai #define FDTFILE "t1040rdb_pi/t1040rdb_pi.dtb" 669f4c3917aSvijay rai #define RAMDISKFILE "t1040rdb_pi/ramdisk.uboot" 670f4c3917aSvijay rai #endif 671f4c3917aSvijay rai 672f4c3917aSvijay rai #define CONFIG_EXTRA_ENV_SETTINGS \ 673f4c3917aSvijay rai "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \ 674f4c3917aSvijay rai "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\ 675f4c3917aSvijay rai "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 676f4c3917aSvijay rai "netdev=eth0\0" \ 677f4c3917aSvijay rai "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 678f4c3917aSvijay rai "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 679f4c3917aSvijay rai "tftpflash=tftpboot $loadaddr $uboot && " \ 680f4c3917aSvijay rai "protect off $ubootaddr +$filesize && " \ 681f4c3917aSvijay rai "erase $ubootaddr +$filesize && " \ 682f4c3917aSvijay rai "cp.b $loadaddr $ubootaddr $filesize && " \ 683f4c3917aSvijay rai "protect on $ubootaddr +$filesize && " \ 684f4c3917aSvijay rai "cmp.b $loadaddr $ubootaddr $filesize\0" \ 685f4c3917aSvijay rai "consoledev=ttyS0\0" \ 686f4c3917aSvijay rai "ramdiskaddr=2000000\0" \ 687f4c3917aSvijay rai "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \ 688f4c3917aSvijay rai "fdtaddr=c00000\0" \ 689f4c3917aSvijay rai "fdtfile=" __stringify(FDTFILE) "\0" \ 690f4c3917aSvijay rai "bdev=sda3\0" \ 691f4c3917aSvijay rai "c=ffe\0" 692f4c3917aSvijay rai 693f4c3917aSvijay rai #define CONFIG_LINUX \ 694f4c3917aSvijay rai "setenv bootargs root=/dev/ram rw " \ 695f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 696f4c3917aSvijay rai "setenv ramdiskaddr 0x02000000;" \ 697f4c3917aSvijay rai "setenv fdtaddr 0x00c00000;" \ 698f4c3917aSvijay rai "setenv loadaddr 0x1000000;" \ 699f4c3917aSvijay rai "bootm $loadaddr $ramdiskaddr $fdtaddr" 700f4c3917aSvijay rai 701f4c3917aSvijay rai #define CONFIG_HDBOOT \ 702f4c3917aSvijay rai "setenv bootargs root=/dev/$bdev rw " \ 703f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 704f4c3917aSvijay rai "tftp $loadaddr $bootfile;" \ 705f4c3917aSvijay rai "tftp $fdtaddr $fdtfile;" \ 706f4c3917aSvijay rai "bootm $loadaddr - $fdtaddr" 707f4c3917aSvijay rai 708f4c3917aSvijay rai #define CONFIG_NFSBOOTCOMMAND \ 709f4c3917aSvijay rai "setenv bootargs root=/dev/nfs rw " \ 710f4c3917aSvijay rai "nfsroot=$serverip:$rootpath " \ 711f4c3917aSvijay rai "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 712f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 713f4c3917aSvijay rai "tftp $loadaddr $bootfile;" \ 714f4c3917aSvijay rai "tftp $fdtaddr $fdtfile;" \ 715f4c3917aSvijay rai "bootm $loadaddr - $fdtaddr" 716f4c3917aSvijay rai 717f4c3917aSvijay rai #define CONFIG_RAMBOOTCOMMAND \ 718f4c3917aSvijay rai "setenv bootargs root=/dev/ram rw " \ 719f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 720f4c3917aSvijay rai "tftp $ramdiskaddr $ramdiskfile;" \ 721f4c3917aSvijay rai "tftp $loadaddr $bootfile;" \ 722f4c3917aSvijay rai "tftp $fdtaddr $fdtfile;" \ 723f4c3917aSvijay rai "bootm $loadaddr $ramdiskaddr $fdtaddr" 724f4c3917aSvijay rai 725f4c3917aSvijay rai #define CONFIG_BOOTCOMMAND CONFIG_LINUX 726f4c3917aSvijay rai 727f4c3917aSvijay rai #ifdef CONFIG_SECURE_BOOT 728f4c3917aSvijay rai #include <asm/fsl_secure_boot.h> 729f4c3917aSvijay rai #endif 730f4c3917aSvijay rai 731f4c3917aSvijay rai #endif /* __CONFIG_H */ 732