1f4c3917aSvijay rai /* 2f4c3917aSvijay rai + * Copyright 2014 Freescale Semiconductor, Inc. 3f4c3917aSvijay rai + * 4f4c3917aSvijay rai + * SPDX-License-Identifier: GPL-2.0+ 5f4c3917aSvijay rai + */ 6f4c3917aSvijay rai 7f4c3917aSvijay rai #ifndef __CONFIG_H 8f4c3917aSvijay rai #define __CONFIG_H 9f4c3917aSvijay rai 10f4c3917aSvijay rai /* 11f4c3917aSvijay rai * T104x RDB board configuration file 12f4c3917aSvijay rai */ 139f074e67SPrabhakar Kushwaha #include <asm/config_mpc85xx.h> 149f074e67SPrabhakar Kushwaha 15f4c3917aSvijay rai #ifdef CONFIG_RAMBOOT_PBL 16aa36c84eSSumit Garg 17aa36c84eSSumit Garg #ifndef CONFIG_SECURE_BOOT 1818c01445SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg 19aa36c84eSSumit Garg #else 20aa36c84eSSumit Garg #define CONFIG_SYS_FSL_PBL_PBI \ 21aa36c84eSSumit Garg $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg 22aa36c84eSSumit Garg #endif 23aa36c84eSSumit Garg 2418c01445SPrabhakar Kushwaha #define CONFIG_SPL_FLUSH_IMAGE 2518c01445SPrabhakar Kushwaha #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 26ce249d95STang Yuantian #define CONFIG_SYS_TEXT_BASE 0x30001000 2718c01445SPrabhakar Kushwaha #define CONFIG_SPL_TEXT_BASE 0xFFFD8000 2818c01445SPrabhakar Kushwaha #define CONFIG_SPL_PAD_TO 0x40000 2918c01445SPrabhakar Kushwaha #define CONFIG_SPL_MAX_SIZE 0x28000 3018c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 3118c01445SPrabhakar Kushwaha #define CONFIG_SPL_SKIP_RELOCATE 3218c01445SPrabhakar Kushwaha #define CONFIG_SPL_COMMON_INIT_DDR 3318c01445SPrabhakar Kushwaha #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE 3418c01445SPrabhakar Kushwaha #endif 3518c01445SPrabhakar Kushwaha #define RESET_VECTOR_OFFSET 0x27FFC 3618c01445SPrabhakar Kushwaha #define BOOT_PAGE_OFFSET 0x27000 3718c01445SPrabhakar Kushwaha 3818c01445SPrabhakar Kushwaha #ifdef CONFIG_NAND 39aa36c84eSSumit Garg #ifdef CONFIG_SECURE_BOOT 40aa36c84eSSumit Garg #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) 41aa36c84eSSumit Garg /* 42aa36c84eSSumit Garg * HDR would be appended at end of image and copied to DDR along 43aa36c84eSSumit Garg * with U-Boot image. 44aa36c84eSSumit Garg */ 45aa36c84eSSumit Garg #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \ 46aa36c84eSSumit Garg CONFIG_U_BOOT_HDR_SIZE) 47aa36c84eSSumit Garg #else 4818c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) 49aa36c84eSSumit Garg #endif 50ce249d95STang Yuantian #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000 51ce249d95STang Yuantian #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000 5218c01445SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) 5318c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 546fcddd09SYork Sun #ifdef CONFIG_TARGET_T1040RDB 55ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 56ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040_nand_rcw.cfg 57ec90ac73SZhao Qiang #endif 5855ed8ae3SYork Sun #ifdef CONFIG_TARGET_T1042RDB_PI 59ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 60ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_nand_rcw.cfg 61ec90ac73SZhao Qiang #endif 620167369cSYork Sun #ifdef CONFIG_TARGET_T1042RDB 63ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 64ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_nand_rcw.cfg 65ec90ac73SZhao Qiang #endif 66a016735cSYork Sun #ifdef CONFIG_TARGET_T1040D4RDB 67ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 68ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040d4_nand_rcw.cfg 69ec90ac73SZhao Qiang #endif 70319ed24aSYork Sun #ifdef CONFIG_TARGET_T1042D4RDB 71ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 72ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042d4_nand_rcw.cfg 73ec90ac73SZhao Qiang #endif 7418c01445SPrabhakar Kushwaha #define CONFIG_SPL_NAND_BOOT 7518c01445SPrabhakar Kushwaha #endif 7618c01445SPrabhakar Kushwaha 7718c01445SPrabhakar Kushwaha #ifdef CONFIG_SPIFLASH 78ce249d95STang Yuantian #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC 7918c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_FLASH_MINIMAL 8018c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) 81ce249d95STang Yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000) 82ce249d95STang Yuantian #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000) 8318c01445SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) 8418c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 8518c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD 8618c01445SPrabhakar Kushwaha #define CONFIG_SYS_MPC85XX_NO_RESETVEC 8718c01445SPrabhakar Kushwaha #endif 886fcddd09SYork Sun #ifdef CONFIG_TARGET_T1040RDB 89ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 90ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040_spi_rcw.cfg 91ec90ac73SZhao Qiang #endif 9255ed8ae3SYork Sun #ifdef CONFIG_TARGET_T1042RDB_PI 93ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 94ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_spi_rcw.cfg 95ec90ac73SZhao Qiang #endif 960167369cSYork Sun #ifdef CONFIG_TARGET_T1042RDB 97ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 98ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_spi_rcw.cfg 99ec90ac73SZhao Qiang #endif 100a016735cSYork Sun #ifdef CONFIG_TARGET_T1040D4RDB 101ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 102ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040d4_spi_rcw.cfg 103ec90ac73SZhao Qiang #endif 104319ed24aSYork Sun #ifdef CONFIG_TARGET_T1042D4RDB 105ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 106ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042d4_spi_rcw.cfg 107ec90ac73SZhao Qiang #endif 10818c01445SPrabhakar Kushwaha #define CONFIG_SPL_SPI_BOOT 10918c01445SPrabhakar Kushwaha #endif 11018c01445SPrabhakar Kushwaha 11118c01445SPrabhakar Kushwaha #ifdef CONFIG_SDCARD 112ce249d95STang Yuantian #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC 11318c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_MINIMAL 11418c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) 115ce249d95STang Yuantian #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000) 116ce249d95STang Yuantian #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000) 11718c01445SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) 11818c01445SPrabhakar Kushwaha #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds" 11918c01445SPrabhakar Kushwaha #ifndef CONFIG_SPL_BUILD 12018c01445SPrabhakar Kushwaha #define CONFIG_SYS_MPC85XX_NO_RESETVEC 12118c01445SPrabhakar Kushwaha #endif 1226fcddd09SYork Sun #ifdef CONFIG_TARGET_T1040RDB 123ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 124ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040_sd_rcw.cfg 125ec90ac73SZhao Qiang #endif 12655ed8ae3SYork Sun #ifdef CONFIG_TARGET_T1042RDB_PI 127ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 128ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_sd_rcw.cfg 129ec90ac73SZhao Qiang #endif 1300167369cSYork Sun #ifdef CONFIG_TARGET_T1042RDB 131ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 132ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042_sd_rcw.cfg 133ec90ac73SZhao Qiang #endif 134a016735cSYork Sun #ifdef CONFIG_TARGET_T1040D4RDB 135ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 136ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1040d4_sd_rcw.cfg 137ec90ac73SZhao Qiang #endif 138319ed24aSYork Sun #ifdef CONFIG_TARGET_T1042D4RDB 139ec90ac73SZhao Qiang #define CONFIG_SYS_FSL_PBL_RCW \ 140ec90ac73SZhao Qiang $(SRCTREE)/board/freescale/t104xrdb/t1042d4_sd_rcw.cfg 141ec90ac73SZhao Qiang #endif 14218c01445SPrabhakar Kushwaha #define CONFIG_SPL_MMC_BOOT 14318c01445SPrabhakar Kushwaha #endif 14418c01445SPrabhakar Kushwaha 145f4c3917aSvijay rai #endif 146f4c3917aSvijay rai 147f4c3917aSvijay rai /* High Level Configuration Options */ 148f4c3917aSvijay rai #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 149f4c3917aSvijay rai #define CONFIG_MP /* support multiple processors */ 150f4c3917aSvijay rai 1515303a3deSTang Yuantian /* support deep sleep */ 1525303a3deSTang Yuantian #define CONFIG_DEEP_SLEEP 1535303a3deSTang Yuantian 154f4c3917aSvijay rai #ifndef CONFIG_SYS_TEXT_BASE 155f4c3917aSvijay rai #define CONFIG_SYS_TEXT_BASE 0xeff40000 156f4c3917aSvijay rai #endif 157f4c3917aSvijay rai 158f4c3917aSvijay rai #ifndef CONFIG_RESET_VECTOR_ADDRESS 159f4c3917aSvijay rai #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 160f4c3917aSvijay rai #endif 161f4c3917aSvijay rai 162f4c3917aSvijay rai #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 16351370d56SYork Sun #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS 164f4c3917aSvijay rai #define CONFIG_PCI_INDIRECT_BRIDGE 165b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 */ 166b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 /* PCIE controller 2 */ 167b38eaec5SRobert P. J. Day #define CONFIG_PCIE3 /* PCIE controller 3 */ 168b38eaec5SRobert P. J. Day #define CONFIG_PCIE4 /* PCIE controller 4 */ 169f4c3917aSvijay rai 170f4c3917aSvijay rai #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 171f4c3917aSvijay rai #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 172f4c3917aSvijay rai 173f4c3917aSvijay rai #define CONFIG_ENV_OVERWRITE 174f4c3917aSvijay rai 175e856bdcfSMasahiro Yamada #ifdef CONFIG_MTD_NOR_FLASH 176f4c3917aSvijay rai #define CONFIG_FLASH_CFI_DRIVER 177f4c3917aSvijay rai #define CONFIG_SYS_FLASH_CFI 178f4c3917aSvijay rai #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 179f4c3917aSvijay rai #endif 180f4c3917aSvijay rai 181f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH) 182f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC 183f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 184f4c3917aSvijay rai #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 185f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE 0x10000 186f4c3917aSvijay rai #elif defined(CONFIG_SDCARD) 187f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC 188f4c3917aSvijay rai #define CONFIG_SYS_MMC_ENV_DEV 0 189f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 19018c01445SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (512 * 0x800) 191f4c3917aSvijay rai #elif defined(CONFIG_NAND) 192aa36c84eSSumit Garg #ifdef CONFIG_SECURE_BOOT 193aa36c84eSSumit Garg #define CONFIG_RAMBOOT_NAND 194aa36c84eSSumit Garg #define CONFIG_BOOTSCRIPT_COPY_RAM 195aa36c84eSSumit Garg #endif 196f4c3917aSvijay rai #define CONFIG_SYS_EXTRA_ENV_RELOC 19718c01445SPrabhakar Kushwaha #define CONFIG_ENV_SIZE 0x2000 198f4c3917aSvijay rai #define CONFIG_ENV_OFFSET (3 * CONFIG_SYS_NAND_BLOCK_SIZE) 199f4c3917aSvijay rai #else 200f4c3917aSvijay rai #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 201f4c3917aSvijay rai #define CONFIG_ENV_SIZE 0x2000 202f4c3917aSvijay rai #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 203f4c3917aSvijay rai #endif 204f4c3917aSvijay rai 205f4c3917aSvijay rai #define CONFIG_SYS_CLK_FREQ 100000000 206f4c3917aSvijay rai #define CONFIG_DDR_CLK_FREQ 66666666 207f4c3917aSvijay rai 208f4c3917aSvijay rai /* 209f4c3917aSvijay rai * These can be toggled for performance analysis, otherwise use default. 210f4c3917aSvijay rai */ 211f4c3917aSvijay rai #define CONFIG_SYS_CACHE_STASHING 212f4c3917aSvijay rai #define CONFIG_BACKSIDE_L2_CACHE 213f4c3917aSvijay rai #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 214f4c3917aSvijay rai #define CONFIG_BTB /* toggle branch predition */ 215f4c3917aSvijay rai #define CONFIG_DDR_ECC 216f4c3917aSvijay rai #ifdef CONFIG_DDR_ECC 217f4c3917aSvijay rai #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 218f4c3917aSvijay rai #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 219f4c3917aSvijay rai #endif 220f4c3917aSvijay rai 221f4c3917aSvijay rai #define CONFIG_ENABLE_36BIT_PHYS 222f4c3917aSvijay rai 223f4c3917aSvijay rai #define CONFIG_ADDR_MAP 224f4c3917aSvijay rai #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 225f4c3917aSvijay rai 226f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 227f4c3917aSvijay rai #define CONFIG_SYS_MEMTEST_END 0x00400000 228f4c3917aSvijay rai #define CONFIG_SYS_ALT_MEMTEST 229f4c3917aSvijay rai 230f4c3917aSvijay rai /* 231f4c3917aSvijay rai * Config the L3 Cache as L3 SRAM 232f4c3917aSvijay rai */ 233f4c3917aSvijay rai #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 234aa36c84eSSumit Garg /* 235aa36c84eSSumit Garg * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence 236aa36c84eSSumit Garg * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address 237aa36c84eSSumit Garg * (CONFIG_SYS_INIT_L3_VADDR) will be different. 238aa36c84eSSumit Garg */ 239aa36c84eSSumit Garg #define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000 24018c01445SPrabhakar Kushwaha #define CONFIG_SYS_L3_SIZE 256 << 10 241aa36c84eSSumit Garg #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024) 24218c01445SPrabhakar Kushwaha #ifdef CONFIG_RAMBOOT_PBL 24318c01445SPrabhakar Kushwaha #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) 24418c01445SPrabhakar Kushwaha #endif 24518c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) 24618c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10) 24718c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) 24818c01445SPrabhakar Kushwaha #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10) 249f4c3917aSvijay rai 250f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR 0xf0000000 251f4c3917aSvijay rai #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 252f4c3917aSvijay rai 253f4c3917aSvijay rai /* 254f4c3917aSvijay rai * DDR Setup 255f4c3917aSvijay rai */ 256f4c3917aSvijay rai #define CONFIG_VERY_BIG_RAM 257f4c3917aSvijay rai #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 258f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 259f4c3917aSvijay rai 260f4c3917aSvijay rai #define CONFIG_DIMM_SLOTS_PER_CTLR 1 261f4c3917aSvijay rai #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) 262f4c3917aSvijay rai 263f4c3917aSvijay rai #define CONFIG_DDR_SPD 264f4c3917aSvijay rai 265f4c3917aSvijay rai #define CONFIG_SYS_SPD_BUS_NUM 0 266f4c3917aSvijay rai #define SPD_EEPROM_ADDRESS 0x51 267f4c3917aSvijay rai 268f4c3917aSvijay rai #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 269f4c3917aSvijay rai 270f4c3917aSvijay rai /* 271f4c3917aSvijay rai * IFC Definitions 272f4c3917aSvijay rai */ 273f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE 0xe8000000 274f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 275f4c3917aSvijay rai 276f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR_EXT (0xf) 277f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \ 278f4c3917aSvijay rai CSPR_PORT_SIZE_16 | \ 279f4c3917aSvijay rai CSPR_MSEL_NOR | \ 280f4c3917aSvijay rai CSPR_V) 281f4c3917aSvijay rai #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 282377ffcfaSSandeep Singh 283377ffcfaSSandeep Singh /* 284377ffcfaSSandeep Singh * TDM Definition 285377ffcfaSSandeep Singh */ 286377ffcfaSSandeep Singh #define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000 287377ffcfaSSandeep Singh 288f4c3917aSvijay rai /* NOR Flash Timing Params */ 289f4c3917aSvijay rai #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 290f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 291f4c3917aSvijay rai FTIM0_NOR_TEADC(0x5) | \ 292f4c3917aSvijay rai FTIM0_NOR_TEAHC(0x5)) 293f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 294f4c3917aSvijay rai FTIM1_NOR_TRAD_NOR(0x1A) |\ 295f4c3917aSvijay rai FTIM1_NOR_TSEQRAD_NOR(0x13)) 296f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 297f4c3917aSvijay rai FTIM2_NOR_TCH(0x4) | \ 298f4c3917aSvijay rai FTIM2_NOR_TWPH(0x0E) | \ 299f4c3917aSvijay rai FTIM2_NOR_TWP(0x1c)) 300f4c3917aSvijay rai #define CONFIG_SYS_NOR_FTIM3 0x0 301f4c3917aSvijay rai 302f4c3917aSvijay rai #define CONFIG_SYS_FLASH_QUIET_TEST 303f4c3917aSvijay rai #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 304f4c3917aSvijay rai 305f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 306f4c3917aSvijay rai #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 307f4c3917aSvijay rai #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 308f4c3917aSvijay rai #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 309f4c3917aSvijay rai 310f4c3917aSvijay rai #define CONFIG_SYS_FLASH_EMPTY_INFO 311f4c3917aSvijay rai #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 312f4c3917aSvijay rai 313f4c3917aSvijay rai /* CPLD on IFC */ 31455153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_MASK 0x3F 31555153d6cSPrabhakar Kushwaha #define CPLD_BANK_SEL_MASK 0x07 31655153d6cSPrabhakar Kushwaha #define CPLD_BANK_OVERRIDE 0x40 31755153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */ 31855153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */ 31955153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_RESET 0xFF 32055153d6cSPrabhakar Kushwaha #define CPLD_LBMAP_SHIFT 0x03 3214b6067aeSPriyanka Jain 32255ed8ae3SYork Sun #if defined(CONFIG_TARGET_T1042RDB_PI) 323cf8ddacfSJason Jin #define CPLD_DIU_SEL_DFP 0x80 324319ed24aSYork Sun #elif defined(CONFIG_TARGET_T1042D4RDB) 3254b6067aeSPriyanka Jain #define CPLD_DIU_SEL_DFP 0xc0 3264b6067aeSPriyanka Jain #endif 3274b6067aeSPriyanka Jain 328a016735cSYork Sun #if defined(CONFIG_TARGET_T1040D4RDB) 3294b6067aeSPriyanka Jain #define CPLD_INT_MASK_ALL 0xFF 3304b6067aeSPriyanka Jain #define CPLD_INT_MASK_THERM 0x80 3314b6067aeSPriyanka Jain #define CPLD_INT_MASK_DVI_DFP 0x40 3324b6067aeSPriyanka Jain #define CPLD_INT_MASK_QSGMII1 0x20 3334b6067aeSPriyanka Jain #define CPLD_INT_MASK_QSGMII2 0x10 3344b6067aeSPriyanka Jain #define CPLD_INT_MASK_SGMI1 0x08 3354b6067aeSPriyanka Jain #define CPLD_INT_MASK_SGMI2 0x04 3364b6067aeSPriyanka Jain #define CPLD_INT_MASK_TDMR1 0x02 3374b6067aeSPriyanka Jain #define CPLD_INT_MASK_TDMR2 0x01 338cf8ddacfSJason Jin #endif 33955153d6cSPrabhakar Kushwaha 340f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE 0xffdf0000 341f4c3917aSvijay rai #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE) 342f4c3917aSvijay rai #define CONFIG_SYS_CSPR2_EXT (0xf) 343f4c3917aSvijay rai #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \ 344f4c3917aSvijay rai | CSPR_PORT_SIZE_8 \ 345f4c3917aSvijay rai | CSPR_MSEL_GPCM \ 346f4c3917aSvijay rai | CSPR_V) 347f4c3917aSvijay rai #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) 348f4c3917aSvijay rai #define CONFIG_SYS_CSOR2 0x0 349f4c3917aSvijay rai /* CPLD Timing parameters for IFC CS2 */ 350f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 351f4c3917aSvijay rai FTIM0_GPCM_TEADC(0x0e) | \ 352f4c3917aSvijay rai FTIM0_GPCM_TEAHC(0x0e)) 353f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 354f4c3917aSvijay rai FTIM1_GPCM_TRAD(0x1f)) 355f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 356de519163SShaohui Xie FTIM2_GPCM_TCH(0x8) | \ 357f4c3917aSvijay rai FTIM2_GPCM_TWP(0x1f)) 358f4c3917aSvijay rai #define CONFIG_SYS_CS2_FTIM3 0x0 359f4c3917aSvijay rai 360f4c3917aSvijay rai /* NAND Flash on IFC */ 361f4c3917aSvijay rai #define CONFIG_NAND_FSL_IFC 362f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE 0xff800000 363f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 364f4c3917aSvijay rai 365f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 366f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 367f4c3917aSvijay rai | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 368f4c3917aSvijay rai | CSPR_MSEL_NAND /* MSEL = NAND */ \ 369f4c3917aSvijay rai | CSPR_V) 370f4c3917aSvijay rai #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 371f4c3917aSvijay rai 372f4c3917aSvijay rai #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 373f4c3917aSvijay rai | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 374f4c3917aSvijay rai | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 375f4c3917aSvijay rai | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ 376f4c3917aSvijay rai | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ 377f4c3917aSvijay rai | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \ 378f4c3917aSvijay rai | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 379f4c3917aSvijay rai 380f4c3917aSvijay rai #define CONFIG_SYS_NAND_ONFI_DETECTION 381f4c3917aSvijay rai 382f4c3917aSvijay rai /* ONFI NAND Flash mode0 Timing Params */ 383f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 384f4c3917aSvijay rai FTIM0_NAND_TWP(0x18) | \ 385f4c3917aSvijay rai FTIM0_NAND_TWCHT(0x07) | \ 386f4c3917aSvijay rai FTIM0_NAND_TWH(0x0a)) 387f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 388f4c3917aSvijay rai FTIM1_NAND_TWBE(0x39) | \ 389f4c3917aSvijay rai FTIM1_NAND_TRR(0x0e) | \ 390f4c3917aSvijay rai FTIM1_NAND_TRP(0x18)) 391f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 392f4c3917aSvijay rai FTIM2_NAND_TREH(0x0a) | \ 393f4c3917aSvijay rai FTIM2_NAND_TWHRE(0x1e)) 394f4c3917aSvijay rai #define CONFIG_SYS_NAND_FTIM3 0x0 395f4c3917aSvijay rai 396f4c3917aSvijay rai #define CONFIG_SYS_NAND_DDR_LAW 11 397f4c3917aSvijay rai #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 398f4c3917aSvijay rai #define CONFIG_SYS_MAX_NAND_DEVICE 1 399f4c3917aSvijay rai 400f4c3917aSvijay rai #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024) 401f4c3917aSvijay rai 402f4c3917aSvijay rai #if defined(CONFIG_NAND) 403f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 404f4c3917aSvijay rai #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 405f4c3917aSvijay rai #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 406f4c3917aSvijay rai #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 407f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 408f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 409f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 410f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 411f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT 412f4c3917aSvijay rai #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR 413f4c3917aSvijay rai #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 414f4c3917aSvijay rai #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 415f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 416f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 417f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 418f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 419f4c3917aSvijay rai #else 420f4c3917aSvijay rai #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT 421f4c3917aSvijay rai #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR 422f4c3917aSvijay rai #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 423f4c3917aSvijay rai #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 424f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 425f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 426f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 427f4c3917aSvijay rai #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 428f4c3917aSvijay rai #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT 429f4c3917aSvijay rai #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 430f4c3917aSvijay rai #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 431f4c3917aSvijay rai #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 432f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 433f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 434f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 435f4c3917aSvijay rai #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 436f4c3917aSvijay rai #endif 437f4c3917aSvijay rai 43818c01445SPrabhakar Kushwaha #ifdef CONFIG_SPL_BUILD 43918c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 44018c01445SPrabhakar Kushwaha #else 44118c01445SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 44218c01445SPrabhakar Kushwaha #endif 443f4c3917aSvijay rai 444f4c3917aSvijay rai #if defined(CONFIG_RAMBOOT_PBL) 445f4c3917aSvijay rai #define CONFIG_SYS_RAMBOOT 446f4c3917aSvijay rai #endif 447f4c3917aSvijay rai 4489f074e67SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_ERRATUM_A008044 4499f074e67SPrabhakar Kushwaha #if defined(CONFIG_NAND) 4509f074e67SPrabhakar Kushwaha #define CONFIG_A008044_WORKAROUND 4519f074e67SPrabhakar Kushwaha #endif 4529f074e67SPrabhakar Kushwaha #endif 4539f074e67SPrabhakar Kushwaha 454f4c3917aSvijay rai #define CONFIG_BOARD_EARLY_INIT_R 455f4c3917aSvijay rai #define CONFIG_MISC_INIT_R 456f4c3917aSvijay rai 457f4c3917aSvijay rai #define CONFIG_HWCONFIG 458f4c3917aSvijay rai 459f4c3917aSvijay rai /* define to use L1 as initial stack */ 460f4c3917aSvijay rai #define CONFIG_L1_INIT_RAM 461f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_LOCK 462f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 463f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 464b3142e2cSYork Sun #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 465f4c3917aSvijay rai /* The assembler doesn't like typecast */ 466f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 467f4c3917aSvijay rai ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 468f4c3917aSvijay rai CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 469f4c3917aSvijay rai #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 470f4c3917aSvijay rai 471f4c3917aSvijay rai #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 472f4c3917aSvijay rai GENERATED_GBL_DATA_SIZE) 473f4c3917aSvijay rai #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 474f4c3917aSvijay rai 4759307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 476f4c3917aSvijay rai #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) 477f4c3917aSvijay rai 478f4c3917aSvijay rai /* Serial Port - controlled on board with jumper J8 479f4c3917aSvijay rai * open - index 2 480f4c3917aSvijay rai * shorted - index 1 481f4c3917aSvijay rai */ 482f4c3917aSvijay rai #define CONFIG_CONS_INDEX 1 483f4c3917aSvijay rai #define CONFIG_SYS_NS16550_SERIAL 484f4c3917aSvijay rai #define CONFIG_SYS_NS16550_REG_SIZE 1 485f4c3917aSvijay rai #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 486f4c3917aSvijay rai 487f4c3917aSvijay rai #define CONFIG_SYS_BAUDRATE_TABLE \ 488f4c3917aSvijay rai {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 489f4c3917aSvijay rai 490f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 491f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 492f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 493f4c3917aSvijay rai #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 494f4c3917aSvijay rai 495319ed24aSYork Sun #if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB) 496cf8ddacfSJason Jin /* Video */ 497cf8ddacfSJason Jin #define CONFIG_FSL_DIU_FB 498cf8ddacfSJason Jin 499cf8ddacfSJason Jin #ifdef CONFIG_FSL_DIU_FB 500cf8ddacfSJason Jin #define CONFIG_FSL_DIU_CH7301 501cf8ddacfSJason Jin #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000) 502cf8ddacfSJason Jin #define CONFIG_VIDEO_LOGO 503cf8ddacfSJason Jin #define CONFIG_VIDEO_BMP_LOGO 504cf8ddacfSJason Jin #endif 505cf8ddacfSJason Jin #endif 506cf8ddacfSJason Jin 507f4c3917aSvijay rai /* I2C */ 508f4c3917aSvijay rai #define CONFIG_SYS_I2C 509f4c3917aSvijay rai #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */ 510f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */ 511b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_SPEED 400000 512b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SPEED 400000 513b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SPEED 400000 514f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 515f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 516b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F 517b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F 518f4c3917aSvijay rai #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 519b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 520b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000 521b0d97cd2SShengzhou Liu #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100 522f4c3917aSvijay rai 523f4c3917aSvijay rai /* I2C bus multiplexer */ 524f4c3917aSvijay rai #define I2C_MUX_PCA_ADDR 0x70 525f4c3917aSvijay rai #define I2C_MUX_CH_DEFAULT 0x8 526f4c3917aSvijay rai 52778e56995SYork Sun #if defined(CONFIG_TARGET_T1042RDB_PI) || \ 52878e56995SYork Sun defined(CONFIG_TARGET_T1040D4RDB) || \ 52978e56995SYork Sun defined(CONFIG_TARGET_T1042D4RDB) 530cf8ddacfSJason Jin /* LDI/DVI Encoder for display */ 531cf8ddacfSJason Jin #define CONFIG_SYS_I2C_LDI_ADDR 0x38 532cf8ddacfSJason Jin #define CONFIG_SYS_I2C_DVI_ADDR 0x75 533cf8ddacfSJason Jin 534f4c3917aSvijay rai /* 535f4c3917aSvijay rai * RTC configuration 536f4c3917aSvijay rai */ 537f4c3917aSvijay rai #define RTC 538f4c3917aSvijay rai #define CONFIG_RTC_DS1337 1 539f4c3917aSvijay rai #define CONFIG_SYS_I2C_RTC_ADDR 0x68 540f4c3917aSvijay rai 541f4c3917aSvijay rai /*DVI encoder*/ 542f4c3917aSvijay rai #define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75 543f4c3917aSvijay rai #endif 544f4c3917aSvijay rai 545f4c3917aSvijay rai /* 546f4c3917aSvijay rai * eSPI - Enhanced SPI 547f4c3917aSvijay rai */ 5487172de33SZhiqiang Hou #define CONFIG_SPI_FLASH_BAR 549f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_SPEED 10000000 550f4c3917aSvijay rai #define CONFIG_SF_DEFAULT_MODE 0 551f4c3917aSvijay rai #define CONFIG_ENV_SPI_BUS 0 552f4c3917aSvijay rai #define CONFIG_ENV_SPI_CS 0 553f4c3917aSvijay rai #define CONFIG_ENV_SPI_MAX_HZ 10000000 554f4c3917aSvijay rai #define CONFIG_ENV_SPI_MODE 0 555f4c3917aSvijay rai 556f4c3917aSvijay rai /* 557f4c3917aSvijay rai * General PCI 558f4c3917aSvijay rai * Memory space is mapped 1-1, but I/O space must start from 0. 559f4c3917aSvijay rai */ 560f4c3917aSvijay rai 561f4c3917aSvijay rai #ifdef CONFIG_PCI 562f4c3917aSvijay rai /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 563f4c3917aSvijay rai #ifdef CONFIG_PCIE1 564f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 565f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 566f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 567f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 568f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 569f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 570f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 571f4c3917aSvijay rai #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 572f4c3917aSvijay rai #endif 573f4c3917aSvijay rai 574f4c3917aSvijay rai /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 575f4c3917aSvijay rai #ifdef CONFIG_PCIE2 576f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000 577f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 578f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull 579f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 580f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 581f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 582f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 583f4c3917aSvijay rai #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 584f4c3917aSvijay rai #endif 585f4c3917aSvijay rai 586f4c3917aSvijay rai /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 587f4c3917aSvijay rai #ifdef CONFIG_PCIE3 588f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 589f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 590f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull 591f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */ 592f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 593f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 594f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 595f4c3917aSvijay rai #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 596f4c3917aSvijay rai #endif 597f4c3917aSvijay rai 598f4c3917aSvijay rai /* controller 4, Base address 203000 */ 599f4c3917aSvijay rai #ifdef CONFIG_PCIE4 600f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000 601f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 602f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull 603f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */ 604f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000 605f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 606f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 607f4c3917aSvijay rai #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 608f4c3917aSvijay rai #endif 609f4c3917aSvijay rai 610f4c3917aSvijay rai #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 611f4c3917aSvijay rai #endif /* CONFIG_PCI */ 612f4c3917aSvijay rai 613f4c3917aSvijay rai /* SATA */ 614f4c3917aSvijay rai #define CONFIG_FSL_SATA_V2 615f4c3917aSvijay rai #ifdef CONFIG_FSL_SATA_V2 616f4c3917aSvijay rai #define CONFIG_LIBATA 617f4c3917aSvijay rai #define CONFIG_FSL_SATA 618f4c3917aSvijay rai 619f4c3917aSvijay rai #define CONFIG_SYS_SATA_MAX_DEVICE 1 620f4c3917aSvijay rai #define CONFIG_SATA1 621f4c3917aSvijay rai #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 622f4c3917aSvijay rai #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 623f4c3917aSvijay rai 624f4c3917aSvijay rai #define CONFIG_LBA48 625f4c3917aSvijay rai #endif 626f4c3917aSvijay rai 627f4c3917aSvijay rai /* 628f4c3917aSvijay rai * USB 629f4c3917aSvijay rai */ 630f4c3917aSvijay rai #define CONFIG_HAS_FSL_DR_USB 631f4c3917aSvijay rai 632f4c3917aSvijay rai #ifdef CONFIG_HAS_FSL_DR_USB 633*8850c5d5STom Rini #ifdef CONFIG_USB_EHCI_HCD 634f4c3917aSvijay rai #define CONFIG_USB_EHCI_FSL 635f4c3917aSvijay rai #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 636f4c3917aSvijay rai #endif 637f4c3917aSvijay rai #endif 638f4c3917aSvijay rai 639f4c3917aSvijay rai #ifdef CONFIG_MMC 640f4c3917aSvijay rai #define CONFIG_FSL_ESDHC 641f4c3917aSvijay rai #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 642f4c3917aSvijay rai #endif 643f4c3917aSvijay rai 644f4c3917aSvijay rai /* Qman/Bman */ 645f4c3917aSvijay rai #ifndef CONFIG_NOBQFMAN 646f4c3917aSvijay rai #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 6472a8b3422SJeffrey Ladouceur #define CONFIG_SYS_BMAN_NUM_PORTALS 10 648f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 649f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 650f4c3917aSvijay rai #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 6513fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 6523fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 6533fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE 6543fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 6553fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ 6563fa66db4SJeffrey Ladouceur CONFIG_SYS_BMAN_CENA_SIZE) 6573fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) 6583fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 6592a8b3422SJeffrey Ladouceur #define CONFIG_SYS_QMAN_NUM_PORTALS 10 660f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 661f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 662f4c3917aSvijay rai #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 6633fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 6643fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 6653fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE 6663fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 6673fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ 6683fa66db4SJeffrey Ladouceur CONFIG_SYS_QMAN_CENA_SIZE) 6693fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) 6703fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 671f4c3917aSvijay rai 672f4c3917aSvijay rai #define CONFIG_SYS_DPAA_FMAN 673f4c3917aSvijay rai #define CONFIG_SYS_DPAA_PME 674f4c3917aSvijay rai 675f4c3917aSvijay rai #define CONFIG_QE 676f4c3917aSvijay rai #define CONFIG_U_QE 677f4c3917aSvijay rai 678f4c3917aSvijay rai /* Default address of microcode for the Linux Fman driver */ 679f4c3917aSvijay rai #if defined(CONFIG_SPIFLASH) 680f4c3917aSvijay rai /* 681f4c3917aSvijay rai * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 682f4c3917aSvijay rai * env, so we got 0x110000. 683f4c3917aSvijay rai */ 684f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_IN_SPIFLASH 685f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 686f4c3917aSvijay rai #elif defined(CONFIG_SDCARD) 687f4c3917aSvijay rai /* 688f4c3917aSvijay rai * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 68918c01445SPrabhakar Kushwaha * about 1MB (2048 blocks), Env is stored after the image, and the env size is 69018c01445SPrabhakar Kushwaha * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080. 691f4c3917aSvijay rai */ 692f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 69318c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 694f4c3917aSvijay rai #elif defined(CONFIG_NAND) 695f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 69618c01445SPrabhakar Kushwaha #define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE) 697f4c3917aSvijay rai #else 698f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 699f4c3917aSvijay rai #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 70018c01445SPrabhakar Kushwaha #endif 70118c01445SPrabhakar Kushwaha 70218c01445SPrabhakar Kushwaha #if defined(CONFIG_SPIFLASH) 70318c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR 0x130000 70418c01445SPrabhakar Kushwaha #elif defined(CONFIG_SDCARD) 70518c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920) 70618c01445SPrabhakar Kushwaha #elif defined(CONFIG_NAND) 70718c01445SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_ADDR (7 * CONFIG_SYS_NAND_BLOCK_SIZE) 70818c01445SPrabhakar Kushwaha #else 709f4c3917aSvijay rai #define CONFIG_SYS_QE_FW_ADDR 0xEFF10000 710f4c3917aSvijay rai #endif 71118c01445SPrabhakar Kushwaha 712f4c3917aSvijay rai #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 713f4c3917aSvijay rai #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 714f4c3917aSvijay rai #endif /* CONFIG_NOBQFMAN */ 715f4c3917aSvijay rai 716f4c3917aSvijay rai #ifdef CONFIG_SYS_DPAA_FMAN 717f4c3917aSvijay rai #define CONFIG_FMAN_ENET 718f4c3917aSvijay rai #define CONFIG_PHY_VITESSE 719f4c3917aSvijay rai #define CONFIG_PHY_REALTEK 720f4c3917aSvijay rai #endif 721f4c3917aSvijay rai 722f4c3917aSvijay rai #ifdef CONFIG_FMAN_ENET 7230167369cSYork Sun #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB) 724f4c3917aSvijay rai #define CONFIG_SYS_SGMII1_PHY_ADDR 0x03 725a016735cSYork Sun #elif defined(CONFIG_TARGET_T1040D4RDB) 72694af6842SCodrin Ciubotariu #define CONFIG_SYS_SGMII1_PHY_ADDR 0x01 727319ed24aSYork Sun #elif defined(CONFIG_TARGET_T1042D4RDB) 7284b6067aeSPriyanka Jain #define CONFIG_SYS_SGMII1_PHY_ADDR 0x02 7294b6067aeSPriyanka Jain #define CONFIG_SYS_SGMII2_PHY_ADDR 0x03 7304b6067aeSPriyanka Jain #define CONFIG_SYS_SGMII3_PHY_ADDR 0x01 731f4c3917aSvijay rai #endif 7324b6067aeSPriyanka Jain 73378e56995SYork Sun #if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB) 7344b6067aeSPriyanka Jain #define CONFIG_SYS_RGMII1_PHY_ADDR 0x04 7354b6067aeSPriyanka Jain #define CONFIG_SYS_RGMII2_PHY_ADDR 0x05 7364b6067aeSPriyanka Jain #else 737f4c3917aSvijay rai #define CONFIG_SYS_RGMII1_PHY_ADDR 0x01 738f4c3917aSvijay rai #define CONFIG_SYS_RGMII2_PHY_ADDR 0x02 7394b6067aeSPriyanka Jain #endif 740f4c3917aSvijay rai 741db4a1767SCodrin Ciubotariu /* Enable VSC9953 L2 Switch driver on T1040 SoC */ 7426fcddd09SYork Sun #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB) 743db4a1767SCodrin Ciubotariu #define CONFIG_VSC9953 7446fcddd09SYork Sun #ifdef CONFIG_TARGET_T1040RDB 745db4a1767SCodrin Ciubotariu #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04 746db4a1767SCodrin Ciubotariu #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08 7474b6067aeSPriyanka Jain #else 7484b6067aeSPriyanka Jain #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08 7494b6067aeSPriyanka Jain #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c 7504b6067aeSPriyanka Jain #endif 751db4a1767SCodrin Ciubotariu #endif 752db4a1767SCodrin Ciubotariu 753f4c3917aSvijay rai #define CONFIG_MII /* MII PHY management */ 754f4c3917aSvijay rai #define CONFIG_ETHPRIME "FM1@DTSEC4" 755f4c3917aSvijay rai #endif 756f4c3917aSvijay rai 757f4c3917aSvijay rai /* 758f4c3917aSvijay rai * Environment 759f4c3917aSvijay rai */ 760f4c3917aSvijay rai #define CONFIG_LOADS_ECHO /* echo on for serial download */ 761f4c3917aSvijay rai #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 762f4c3917aSvijay rai 763f4c3917aSvijay rai /* 764f4c3917aSvijay rai * Miscellaneous configurable options 765f4c3917aSvijay rai */ 766f4c3917aSvijay rai #define CONFIG_SYS_LONGHELP /* undef to save memory */ 767f4c3917aSvijay rai #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 768f4c3917aSvijay rai #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 769f4c3917aSvijay rai #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 770f4c3917aSvijay rai 771f4c3917aSvijay rai /* 772f4c3917aSvijay rai * For booting Linux, the board info and command line data 773f4c3917aSvijay rai * have to be in the first 64 MB of memory, since this is 774f4c3917aSvijay rai * the maximum mapped by the Linux kernel during initialization. 775f4c3917aSvijay rai */ 776f4c3917aSvijay rai #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 777f4c3917aSvijay rai #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 778f4c3917aSvijay rai 779f4c3917aSvijay rai #ifdef CONFIG_CMD_KGDB 780f4c3917aSvijay rai #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 781f4c3917aSvijay rai #endif 782f4c3917aSvijay rai 783f4c3917aSvijay rai /* 78468b74739SPrabhakar Kushwaha * Dynamic MTD Partition support with mtdparts 78568b74739SPrabhakar Kushwaha */ 786e856bdcfSMasahiro Yamada #ifdef CONFIG_MTD_NOR_FLASH 78768b74739SPrabhakar Kushwaha #define CONFIG_FLASH_CFI_MTD 78868b74739SPrabhakar Kushwaha #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \ 78968b74739SPrabhakar Kushwaha "spi0=spife110000.0" 79068b74739SPrabhakar Kushwaha #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \ 79168b74739SPrabhakar Kushwaha "128k(dtb),96m(fs),-(user);"\ 79268b74739SPrabhakar Kushwaha "fff800000.flash:2m(uboot),9m(kernel),"\ 79368b74739SPrabhakar Kushwaha "128k(dtb),96m(fs),-(user);spife110000.0:" \ 79468b74739SPrabhakar Kushwaha "2m(uboot),9m(kernel),128k(dtb),-(user)" 79568b74739SPrabhakar Kushwaha #endif 79668b74739SPrabhakar Kushwaha 79768b74739SPrabhakar Kushwaha /* 798f4c3917aSvijay rai * Environment Configuration 799f4c3917aSvijay rai */ 800f4c3917aSvijay rai #define CONFIG_ROOTPATH "/opt/nfsroot" 801f4c3917aSvijay rai #define CONFIG_BOOTFILE "uImage" 802f4c3917aSvijay rai #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/ 803f4c3917aSvijay rai 804f4c3917aSvijay rai /* default location for tftp and bootm */ 805f4c3917aSvijay rai #define CONFIG_LOADADDR 1000000 806f4c3917aSvijay rai 807f4c3917aSvijay rai #define __USB_PHY_TYPE utmi 808363fb32aSvijay rai #define RAMDISKFILE "t104xrdb/ramdisk.uboot" 809f4c3917aSvijay rai 8106fcddd09SYork Sun #ifdef CONFIG_TARGET_T1040RDB 811f4c3917aSvijay rai #define FDTFILE "t1040rdb/t1040rdb.dtb" 81255ed8ae3SYork Sun #elif defined(CONFIG_TARGET_T1042RDB_PI) 813363fb32aSvijay rai #define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb" 8140167369cSYork Sun #elif defined(CONFIG_TARGET_T1042RDB) 815363fb32aSvijay rai #define FDTFILE "t1042rdb/t1042rdb.dtb" 816a016735cSYork Sun #elif defined(CONFIG_TARGET_T1040D4RDB) 8174b6067aeSPriyanka Jain #define FDTFILE "t1042rdb/t1040d4rdb.dtb" 818319ed24aSYork Sun #elif defined(CONFIG_TARGET_T1042D4RDB) 8194b6067aeSPriyanka Jain #define FDTFILE "t1042rdb/t1042d4rdb.dtb" 820f4c3917aSvijay rai #endif 821f4c3917aSvijay rai 822cf8ddacfSJason Jin #ifdef CONFIG_FSL_DIU_FB 823cf8ddacfSJason Jin #define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi" 824cf8ddacfSJason Jin #else 825cf8ddacfSJason Jin #define DIU_ENVIRONMENT 826cf8ddacfSJason Jin #endif 827cf8ddacfSJason Jin 828f4c3917aSvijay rai #define CONFIG_EXTRA_ENV_SETTINGS \ 829f4c3917aSvijay rai "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \ 830f4c3917aSvijay rai "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\ 831f4c3917aSvijay rai "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 832f4c3917aSvijay rai "netdev=eth0\0" \ 833cf8ddacfSJason Jin "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \ 834f4c3917aSvijay rai "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 835f4c3917aSvijay rai "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 836f4c3917aSvijay rai "tftpflash=tftpboot $loadaddr $uboot && " \ 837f4c3917aSvijay rai "protect off $ubootaddr +$filesize && " \ 838f4c3917aSvijay rai "erase $ubootaddr +$filesize && " \ 839f4c3917aSvijay rai "cp.b $loadaddr $ubootaddr $filesize && " \ 840f4c3917aSvijay rai "protect on $ubootaddr +$filesize && " \ 841f4c3917aSvijay rai "cmp.b $loadaddr $ubootaddr $filesize\0" \ 842f4c3917aSvijay rai "consoledev=ttyS0\0" \ 843f4c3917aSvijay rai "ramdiskaddr=2000000\0" \ 844f4c3917aSvijay rai "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \ 845b24a4f62SScott Wood "fdtaddr=1e00000\0" \ 846f4c3917aSvijay rai "fdtfile=" __stringify(FDTFILE) "\0" \ 8473246584dSKim Phillips "bdev=sda3\0" 848f4c3917aSvijay rai 849f4c3917aSvijay rai #define CONFIG_LINUX \ 850f4c3917aSvijay rai "setenv bootargs root=/dev/ram rw " \ 851f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 852f4c3917aSvijay rai "setenv ramdiskaddr 0x02000000;" \ 853f4c3917aSvijay rai "setenv fdtaddr 0x00c00000;" \ 854f4c3917aSvijay rai "setenv loadaddr 0x1000000;" \ 855f4c3917aSvijay rai "bootm $loadaddr $ramdiskaddr $fdtaddr" 856f4c3917aSvijay rai 857f4c3917aSvijay rai #define CONFIG_HDBOOT \ 858f4c3917aSvijay rai "setenv bootargs root=/dev/$bdev rw " \ 859f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 860f4c3917aSvijay rai "tftp $loadaddr $bootfile;" \ 861f4c3917aSvijay rai "tftp $fdtaddr $fdtfile;" \ 862f4c3917aSvijay rai "bootm $loadaddr - $fdtaddr" 863f4c3917aSvijay rai 864f4c3917aSvijay rai #define CONFIG_NFSBOOTCOMMAND \ 865f4c3917aSvijay rai "setenv bootargs root=/dev/nfs rw " \ 866f4c3917aSvijay rai "nfsroot=$serverip:$rootpath " \ 867f4c3917aSvijay rai "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 868f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 869f4c3917aSvijay rai "tftp $loadaddr $bootfile;" \ 870f4c3917aSvijay rai "tftp $fdtaddr $fdtfile;" \ 871f4c3917aSvijay rai "bootm $loadaddr - $fdtaddr" 872f4c3917aSvijay rai 873f4c3917aSvijay rai #define CONFIG_RAMBOOTCOMMAND \ 874f4c3917aSvijay rai "setenv bootargs root=/dev/ram rw " \ 875f4c3917aSvijay rai "console=$consoledev,$baudrate $othbootargs;" \ 876f4c3917aSvijay rai "tftp $ramdiskaddr $ramdiskfile;" \ 877f4c3917aSvijay rai "tftp $loadaddr $bootfile;" \ 878f4c3917aSvijay rai "tftp $fdtaddr $fdtfile;" \ 879f4c3917aSvijay rai "bootm $loadaddr $ramdiskaddr $fdtaddr" 880f4c3917aSvijay rai 881f4c3917aSvijay rai #define CONFIG_BOOTCOMMAND CONFIG_LINUX 882f4c3917aSvijay rai 883f4c3917aSvijay rai #include <asm/fsl_secure_boot.h> 884ef6c55a2SAneesh Bansal 885f4c3917aSvijay rai #endif /* __CONFIG_H */ 886