1*7d436078SPrabhakar Kushwaha /* 2*7d436078SPrabhakar Kushwaha * Copyright 2013 Freescale Semiconductor, Inc. 3*7d436078SPrabhakar Kushwaha * 4*7d436078SPrabhakar Kushwaha * See file CREDITS for list of people who contributed to this 5*7d436078SPrabhakar Kushwaha * project. 6*7d436078SPrabhakar Kushwaha * 7*7d436078SPrabhakar Kushwaha * This program is free software; you can redistribute it and/or 8*7d436078SPrabhakar Kushwaha * modify it under the terms of the GNU General Public License as 9*7d436078SPrabhakar Kushwaha * published by the Free Software Foundation; either version 2 of 10*7d436078SPrabhakar Kushwaha * the License, or (at your option) any later version. 11*7d436078SPrabhakar Kushwaha * 12*7d436078SPrabhakar Kushwaha * This program is distributed in the hope that it will be useful, 13*7d436078SPrabhakar Kushwaha * but WITHOUT ANY WARRANTY; without even the implied warranty of 14*7d436078SPrabhakar Kushwaha * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15*7d436078SPrabhakar Kushwaha * GNU General Public License for more details. 16*7d436078SPrabhakar Kushwaha * 17*7d436078SPrabhakar Kushwaha * You should have received a copy of the GNU General Public License 18*7d436078SPrabhakar Kushwaha * along with this program; if not, write to the Free Software 19*7d436078SPrabhakar Kushwaha * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20*7d436078SPrabhakar Kushwaha * MA 02111-1307 USA 21*7d436078SPrabhakar Kushwaha */ 22*7d436078SPrabhakar Kushwaha 23*7d436078SPrabhakar Kushwaha #ifndef __CONFIG_H 24*7d436078SPrabhakar Kushwaha #define __CONFIG_H 25*7d436078SPrabhakar Kushwaha 26*7d436078SPrabhakar Kushwaha /* 27*7d436078SPrabhakar Kushwaha * T1040 QDS board configuration file 28*7d436078SPrabhakar Kushwaha */ 29*7d436078SPrabhakar Kushwaha #define CONFIG_T1040QDS 30*7d436078SPrabhakar Kushwaha #define CONFIG_PHYS_64BIT 31*7d436078SPrabhakar Kushwaha 32*7d436078SPrabhakar Kushwaha #ifdef CONFIG_RAMBOOT_PBL 33*7d436078SPrabhakar Kushwaha #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 34*7d436078SPrabhakar Kushwaha #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 35*7d436078SPrabhakar Kushwaha #endif 36*7d436078SPrabhakar Kushwaha 37*7d436078SPrabhakar Kushwaha /* High Level Configuration Options */ 38*7d436078SPrabhakar Kushwaha #define CONFIG_BOOKE 39*7d436078SPrabhakar Kushwaha #define CONFIG_E500 /* BOOKE e500 family */ 40*7d436078SPrabhakar Kushwaha #define CONFIG_E500MC /* BOOKE e500mc family */ 41*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 42*7d436078SPrabhakar Kushwaha #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */ 43*7d436078SPrabhakar Kushwaha #define CONFIG_MP /* support multiple processors */ 44*7d436078SPrabhakar Kushwaha 45*7d436078SPrabhakar Kushwaha #ifndef CONFIG_SYS_TEXT_BASE 46*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE 0xeff80000 47*7d436078SPrabhakar Kushwaha #endif 48*7d436078SPrabhakar Kushwaha 49*7d436078SPrabhakar Kushwaha #ifndef CONFIG_RESET_VECTOR_ADDRESS 50*7d436078SPrabhakar Kushwaha #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc 51*7d436078SPrabhakar Kushwaha #endif 52*7d436078SPrabhakar Kushwaha 53*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 54*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 55*7d436078SPrabhakar Kushwaha #define CONFIG_FSL_IFC /* Enable IFC Support */ 56*7d436078SPrabhakar Kushwaha #define CONFIG_PCI /* Enable PCI/PCIE */ 57*7d436078SPrabhakar Kushwaha #define CONFIG_PCI_INDIRECT_BRIDGE 58*7d436078SPrabhakar Kushwaha #define CONFIG_PCIE1 /* PCIE controler 1 */ 59*7d436078SPrabhakar Kushwaha #define CONFIG_PCIE2 /* PCIE controler 2 */ 60*7d436078SPrabhakar Kushwaha #define CONFIG_PCIE3 /* PCIE controler 3 */ 61*7d436078SPrabhakar Kushwaha #define CONFIG_PCIE4 /* PCIE controler 4 */ 62*7d436078SPrabhakar Kushwaha 63*7d436078SPrabhakar Kushwaha #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 64*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 65*7d436078SPrabhakar Kushwaha 66*7d436078SPrabhakar Kushwaha #define CONFIG_FSL_LAW /* Use common FSL init code */ 67*7d436078SPrabhakar Kushwaha 68*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_OVERWRITE 69*7d436078SPrabhakar Kushwaha 70*7d436078SPrabhakar Kushwaha #ifdef CONFIG_SYS_NO_FLASH 71*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_IS_NOWHERE 72*7d436078SPrabhakar Kushwaha #else 73*7d436078SPrabhakar Kushwaha #define CONFIG_FLASH_CFI_DRIVER 74*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_CFI 75*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 76*7d436078SPrabhakar Kushwaha #endif 77*7d436078SPrabhakar Kushwaha 78*7d436078SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH 79*7d436078SPrabhakar Kushwaha #if defined(CONFIG_SPIFLASH) 80*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_EXTRA_ENV_RELOC 81*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_IS_IN_SPI_FLASH 82*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_SPI_BUS 0 83*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_SPI_CS 0 84*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_SPI_MAX_HZ 10000000 85*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_SPI_MODE 0 86*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 87*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 88*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_SECT_SIZE 0x10000 89*7d436078SPrabhakar Kushwaha #elif defined(CONFIG_SDCARD) 90*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_EXTRA_ENV_RELOC 91*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_IS_IN_MMC 92*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_MMC_ENV_DEV 0 93*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_SIZE 0x2000 94*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (512 * 1105) 95*7d436078SPrabhakar Kushwaha #elif defined(CONFIG_NAND) 96*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_EXTRA_ENV_RELOC 97*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_IS_IN_NAND 98*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 99*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (5 * CONFIG_SYS_NAND_BLOCK_SIZE) 100*7d436078SPrabhakar Kushwaha #else 101*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_IS_IN_FLASH 102*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 103*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_SIZE 0x2000 104*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 105*7d436078SPrabhakar Kushwaha #endif 106*7d436078SPrabhakar Kushwaha #else /* CONFIG_SYS_NO_FLASH */ 107*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_SIZE 0x2000 108*7d436078SPrabhakar Kushwaha #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 109*7d436078SPrabhakar Kushwaha #endif 110*7d436078SPrabhakar Kushwaha 111*7d436078SPrabhakar Kushwaha #ifndef __ASSEMBLY__ 112*7d436078SPrabhakar Kushwaha unsigned long get_board_sys_clk(void); 113*7d436078SPrabhakar Kushwaha unsigned long get_board_ddr_clk(void); 114*7d436078SPrabhakar Kushwaha #endif 115*7d436078SPrabhakar Kushwaha 116*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */ 117*7d436078SPrabhakar Kushwaha #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 118*7d436078SPrabhakar Kushwaha 119*7d436078SPrabhakar Kushwaha /* 120*7d436078SPrabhakar Kushwaha * These can be toggled for performance analysis, otherwise use default. 121*7d436078SPrabhakar Kushwaha */ 122*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CACHE_STASHING 123*7d436078SPrabhakar Kushwaha #define CONFIG_BACKSIDE_L2_CACHE 124*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 125*7d436078SPrabhakar Kushwaha #define CONFIG_BTB /* toggle branch predition */ 126*7d436078SPrabhakar Kushwaha #define CONFIG_DDR_ECC 127*7d436078SPrabhakar Kushwaha #ifdef CONFIG_DDR_ECC 128*7d436078SPrabhakar Kushwaha #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 129*7d436078SPrabhakar Kushwaha #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 130*7d436078SPrabhakar Kushwaha #endif 131*7d436078SPrabhakar Kushwaha 132*7d436078SPrabhakar Kushwaha #define CONFIG_ENABLE_36BIT_PHYS 133*7d436078SPrabhakar Kushwaha 134*7d436078SPrabhakar Kushwaha #define CONFIG_ADDR_MAP 135*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 136*7d436078SPrabhakar Kushwaha 137*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ 138*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_MEMTEST_END 0x00400000 139*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_ALT_MEMTEST 140*7d436078SPrabhakar Kushwaha #define CONFIG_PANIC_HANG /* do not reset board on panic */ 141*7d436078SPrabhakar Kushwaha 142*7d436078SPrabhakar Kushwaha /* 143*7d436078SPrabhakar Kushwaha * Config the L3 Cache as L3 SRAM 144*7d436078SPrabhakar Kushwaha */ 145*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 146*7d436078SPrabhakar Kushwaha 147*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_DCSRBAR 0xf0000000 148*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 149*7d436078SPrabhakar Kushwaha 150*7d436078SPrabhakar Kushwaha /* EEPROM */ 151*7d436078SPrabhakar Kushwaha #define CONFIG_ID_EEPROM 152*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_I2C_EEPROM_NXID 153*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_EEPROM_BUS_NUM 0 154*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 155*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 156*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 157*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 158*7d436078SPrabhakar Kushwaha 159*7d436078SPrabhakar Kushwaha /* 160*7d436078SPrabhakar Kushwaha * DDR Setup 161*7d436078SPrabhakar Kushwaha */ 162*7d436078SPrabhakar Kushwaha #define CONFIG_VERY_BIG_RAM 163*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 164*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 165*7d436078SPrabhakar Kushwaha 166*7d436078SPrabhakar Kushwaha /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */ 167*7d436078SPrabhakar Kushwaha #define CONFIG_DIMM_SLOTS_PER_CTLR 1 168*7d436078SPrabhakar Kushwaha #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 169*7d436078SPrabhakar Kushwaha 170*7d436078SPrabhakar Kushwaha #define CONFIG_DDR_SPD 171*7d436078SPrabhakar Kushwaha #define CONFIG_FSL_DDR3 172*7d436078SPrabhakar Kushwaha #define CONFIG_FSL_DDR_INTERACTIVE 173*7d436078SPrabhakar Kushwaha 174*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_SPD_BUS_NUM 0 175*7d436078SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS 0x51 176*7d436078SPrabhakar Kushwaha 177*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 178*7d436078SPrabhakar Kushwaha 179*7d436078SPrabhakar Kushwaha /* 180*7d436078SPrabhakar Kushwaha * IFC Definitions 181*7d436078SPrabhakar Kushwaha */ 182*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_BASE 0xe0000000 183*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) 184*7d436078SPrabhakar Kushwaha 185*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NOR0_CSPR_EXT (0xf) 186*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 187*7d436078SPrabhakar Kushwaha + 0x8000000) | \ 188*7d436078SPrabhakar Kushwaha CSPR_PORT_SIZE_16 | \ 189*7d436078SPrabhakar Kushwaha CSPR_MSEL_NOR | \ 190*7d436078SPrabhakar Kushwaha CSPR_V) 191*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NOR1_CSPR_EXT (0xf) 192*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 193*7d436078SPrabhakar Kushwaha CSPR_PORT_SIZE_16 | \ 194*7d436078SPrabhakar Kushwaha CSPR_MSEL_NOR | \ 195*7d436078SPrabhakar Kushwaha CSPR_V) 196*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 197*7d436078SPrabhakar Kushwaha /* NOR Flash Timing Params */ 198*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 199*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 200*7d436078SPrabhakar Kushwaha FTIM0_NOR_TEADC(0x5) | \ 201*7d436078SPrabhakar Kushwaha FTIM0_NOR_TEAHC(0x5)) 202*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 203*7d436078SPrabhakar Kushwaha FTIM1_NOR_TRAD_NOR(0x1A) |\ 204*7d436078SPrabhakar Kushwaha FTIM1_NOR_TSEQRAD_NOR(0x13)) 205*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 206*7d436078SPrabhakar Kushwaha FTIM2_NOR_TCH(0x4) | \ 207*7d436078SPrabhakar Kushwaha FTIM2_NOR_TWPH(0x0E) | \ 208*7d436078SPrabhakar Kushwaha FTIM2_NOR_TWP(0x1c)) 209*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM3 0x0 210*7d436078SPrabhakar Kushwaha 211*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_QUIET_TEST 212*7d436078SPrabhakar Kushwaha #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 213*7d436078SPrabhakar Kushwaha 214*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 215*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 216*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 217*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 218*7d436078SPrabhakar Kushwaha 219*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_EMPTY_INFO 220*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \ 221*7d436078SPrabhakar Kushwaha + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS} 222*7d436078SPrabhakar Kushwaha #define CONFIG_FSL_QIXIS /* use common QIXIS code */ 223*7d436078SPrabhakar Kushwaha #define QIXIS_BASE 0xffdf0000 224*7d436078SPrabhakar Kushwaha #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE) 225*7d436078SPrabhakar Kushwaha #define QIXIS_LBMAP_SWITCH 0x06 226*7d436078SPrabhakar Kushwaha #define QIXIS_LBMAP_MASK 0x0f 227*7d436078SPrabhakar Kushwaha #define QIXIS_LBMAP_SHIFT 0 228*7d436078SPrabhakar Kushwaha #define QIXIS_LBMAP_DFLTBANK 0x00 229*7d436078SPrabhakar Kushwaha #define QIXIS_LBMAP_ALTBANK 0x04 230*7d436078SPrabhakar Kushwaha #define QIXIS_RST_CTL_RESET 0x31 231*7d436078SPrabhakar Kushwaha #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 232*7d436078SPrabhakar Kushwaha #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 233*7d436078SPrabhakar Kushwaha #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 234*7d436078SPrabhakar Kushwaha 235*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CSPR3_EXT (0xf) 236*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \ 237*7d436078SPrabhakar Kushwaha | CSPR_PORT_SIZE_8 \ 238*7d436078SPrabhakar Kushwaha | CSPR_MSEL_GPCM \ 239*7d436078SPrabhakar Kushwaha | CSPR_V) 240*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024) 241*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CSOR3 0x0 242*7d436078SPrabhakar Kushwaha /* QIXIS Timing parameters for IFC CS3 */ 243*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 244*7d436078SPrabhakar Kushwaha FTIM0_GPCM_TEADC(0x0e) | \ 245*7d436078SPrabhakar Kushwaha FTIM0_GPCM_TEAHC(0x0e)) 246*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ 247*7d436078SPrabhakar Kushwaha FTIM1_GPCM_TRAD(0x3f)) 248*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 249*7d436078SPrabhakar Kushwaha FTIM2_GPCM_TCH(0x0) | \ 250*7d436078SPrabhakar Kushwaha FTIM2_GPCM_TWP(0x1f)) 251*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS3_FTIM3 0x0 252*7d436078SPrabhakar Kushwaha 253*7d436078SPrabhakar Kushwaha #define CONFIG_NAND_FSL_IFC 254*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BASE 0xff800000 255*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) 256*7d436078SPrabhakar Kushwaha 257*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSPR_EXT (0xf) 258*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 259*7d436078SPrabhakar Kushwaha | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 260*7d436078SPrabhakar Kushwaha | CSPR_MSEL_NAND /* MSEL = NAND */ \ 261*7d436078SPrabhakar Kushwaha | CSPR_V) 262*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 263*7d436078SPrabhakar Kushwaha 264*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 265*7d436078SPrabhakar Kushwaha | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 266*7d436078SPrabhakar Kushwaha | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 267*7d436078SPrabhakar Kushwaha | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ 268*7d436078SPrabhakar Kushwaha | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 269*7d436078SPrabhakar Kushwaha | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \ 270*7d436078SPrabhakar Kushwaha | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 271*7d436078SPrabhakar Kushwaha 272*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NAND_ONFI_DETECTION 273*7d436078SPrabhakar Kushwaha 274*7d436078SPrabhakar Kushwaha /* ONFI NAND Flash mode0 Timing Params */ 275*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 276*7d436078SPrabhakar Kushwaha FTIM0_NAND_TWP(0x18) | \ 277*7d436078SPrabhakar Kushwaha FTIM0_NAND_TWCHT(0x07) | \ 278*7d436078SPrabhakar Kushwaha FTIM0_NAND_TWH(0x0a)) 279*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 280*7d436078SPrabhakar Kushwaha FTIM1_NAND_TWBE(0x39) | \ 281*7d436078SPrabhakar Kushwaha FTIM1_NAND_TRR(0x0e) | \ 282*7d436078SPrabhakar Kushwaha FTIM1_NAND_TRP(0x18)) 283*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 284*7d436078SPrabhakar Kushwaha FTIM2_NAND_TREH(0x0a) | \ 285*7d436078SPrabhakar Kushwaha FTIM2_NAND_TWHRE(0x1e)) 286*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM3 0x0 287*7d436078SPrabhakar Kushwaha 288*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NAND_DDR_LAW 11 289*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 290*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_MAX_NAND_DEVICE 1 291*7d436078SPrabhakar Kushwaha #define CONFIG_MTD_NAND_VERIFY_WRITE 292*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_NAND 293*7d436078SPrabhakar Kushwaha 294*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 295*7d436078SPrabhakar Kushwaha 296*7d436078SPrabhakar Kushwaha #if defined(CONFIG_NAND) 297*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 298*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 299*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 300*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 301*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 302*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 303*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 304*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 305*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 306*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR 307*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 308*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 309*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 310*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 311*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 312*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 313*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT 314*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR 315*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 316*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 317*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 318*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 319*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 320*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 321*7d436078SPrabhakar Kushwaha #else 322*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 323*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 324*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 325*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 326*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 327*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 328*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 329*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 330*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT 331*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR 332*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 333*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 334*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 335*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 336*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 337*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 338*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 339*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 340*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 341*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 342*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 343*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 344*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 345*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 346*7d436078SPrabhakar Kushwaha #endif 347*7d436078SPrabhakar Kushwaha 348*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE 349*7d436078SPrabhakar Kushwaha 350*7d436078SPrabhakar Kushwaha #if defined(CONFIG_RAMBOOT_PBL) 351*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_RAMBOOT 352*7d436078SPrabhakar Kushwaha #endif 353*7d436078SPrabhakar Kushwaha 354*7d436078SPrabhakar Kushwaha #define CONFIG_BOARD_EARLY_INIT_R 355*7d436078SPrabhakar Kushwaha #define CONFIG_MISC_INIT_R 356*7d436078SPrabhakar Kushwaha 357*7d436078SPrabhakar Kushwaha #define CONFIG_HWCONFIG 358*7d436078SPrabhakar Kushwaha 359*7d436078SPrabhakar Kushwaha /* define to use L1 as initial stack */ 360*7d436078SPrabhakar Kushwaha #define CONFIG_L1_INIT_RAM 361*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_INIT_RAM_LOCK 362*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ 363*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 364*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe0ec000 365*7d436078SPrabhakar Kushwaha /* The assembler doesn't like typecast */ 366*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 367*7d436078SPrabhakar Kushwaha ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 368*7d436078SPrabhakar Kushwaha CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 369*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 370*7d436078SPrabhakar Kushwaha 371*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 372*7d436078SPrabhakar Kushwaha GENERATED_GBL_DATA_SIZE) 373*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 374*7d436078SPrabhakar Kushwaha 375*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN (512 * 1024) 376*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) 377*7d436078SPrabhakar Kushwaha 378*7d436078SPrabhakar Kushwaha /* Serial Port - controlled on board with jumper J8 379*7d436078SPrabhakar Kushwaha * open - index 2 380*7d436078SPrabhakar Kushwaha * shorted - index 1 381*7d436078SPrabhakar Kushwaha */ 382*7d436078SPrabhakar Kushwaha #define CONFIG_CONS_INDEX 1 383*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NS16550 384*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NS16550_SERIAL 385*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NS16550_REG_SIZE 1 386*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 387*7d436078SPrabhakar Kushwaha 388*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_BAUDRATE_TABLE \ 389*7d436078SPrabhakar Kushwaha {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 390*7d436078SPrabhakar Kushwaha 391*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 392*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 393*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 394*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 395*7d436078SPrabhakar Kushwaha #define CONFIG_SERIAL_MULTI /* Enable both serial ports */ 396*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */ 397*7d436078SPrabhakar Kushwaha 398*7d436078SPrabhakar Kushwaha /* Use the HUSH parser */ 399*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_HUSH_PARSER 400*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 401*7d436078SPrabhakar Kushwaha 402*7d436078SPrabhakar Kushwaha /* pass open firmware flat tree */ 403*7d436078SPrabhakar Kushwaha #define CONFIG_OF_LIBFDT 404*7d436078SPrabhakar Kushwaha #define CONFIG_OF_BOARD_SETUP 405*7d436078SPrabhakar Kushwaha #define CONFIG_OF_STDOUT_VIA_ALIAS 406*7d436078SPrabhakar Kushwaha 407*7d436078SPrabhakar Kushwaha /* new uImage format support */ 408*7d436078SPrabhakar Kushwaha #define CONFIG_FIT 409*7d436078SPrabhakar Kushwaha #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 410*7d436078SPrabhakar Kushwaha 411*7d436078SPrabhakar Kushwaha /* I2C */ 412*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_I2C 413*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */ 414*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed in Hz */ 415*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 416*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FSL_I2C2_SPEED 400000 /* I2C speed in Hz */ 417*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 418*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 419*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FSL_I2C2_OFFSET 0x119000 420*7d436078SPrabhakar Kushwaha 421*7d436078SPrabhakar Kushwaha #define I2C_MUX_PCA_ADDR 0x77 422*7d436078SPrabhakar Kushwaha #define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/ 423*7d436078SPrabhakar Kushwaha 424*7d436078SPrabhakar Kushwaha 425*7d436078SPrabhakar Kushwaha /* I2C bus multiplexer */ 426*7d436078SPrabhakar Kushwaha #define I2C_MUX_CH_DEFAULT 0x8 427*7d436078SPrabhakar Kushwaha 428*7d436078SPrabhakar Kushwaha /* 429*7d436078SPrabhakar Kushwaha * RTC configuration 430*7d436078SPrabhakar Kushwaha */ 431*7d436078SPrabhakar Kushwaha #define RTC 432*7d436078SPrabhakar Kushwaha #define CONFIG_RTC_DS3231 1 433*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_I2C_RTC_ADDR 0x68 434*7d436078SPrabhakar Kushwaha 435*7d436078SPrabhakar Kushwaha /* 436*7d436078SPrabhakar Kushwaha * eSPI - Enhanced SPI 437*7d436078SPrabhakar Kushwaha */ 438*7d436078SPrabhakar Kushwaha #define CONFIG_FSL_ESPI 439*7d436078SPrabhakar Kushwaha #define CONFIG_SPI_FLASH 440*7d436078SPrabhakar Kushwaha #define CONFIG_SPI_FLASH_STMICRO 441*7d436078SPrabhakar Kushwaha #define CONFIG_SPI_FLASH_SST 442*7d436078SPrabhakar Kushwaha #define CONFIG_SPI_FLASH_EON 443*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_SF 444*7d436078SPrabhakar Kushwaha #define CONFIG_SF_DEFAULT_SPEED 10000000 445*7d436078SPrabhakar Kushwaha #define CONFIG_SF_DEFAULT_MODE 0 446*7d436078SPrabhakar Kushwaha 447*7d436078SPrabhakar Kushwaha /* 448*7d436078SPrabhakar Kushwaha * General PCI 449*7d436078SPrabhakar Kushwaha * Memory space is mapped 1-1, but I/O space must start from 0. 450*7d436078SPrabhakar Kushwaha */ 451*7d436078SPrabhakar Kushwaha 452*7d436078SPrabhakar Kushwaha #ifdef CONFIG_PCI 453*7d436078SPrabhakar Kushwaha /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 454*7d436078SPrabhakar Kushwaha #ifdef CONFIG_PCIE1 455*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 456*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 457*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 458*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 459*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 460*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 461*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 462*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 463*7d436078SPrabhakar Kushwaha #endif 464*7d436078SPrabhakar Kushwaha 465*7d436078SPrabhakar Kushwaha /* controller 2, Slot 2, tgtid 2, Base address 201000 */ 466*7d436078SPrabhakar Kushwaha #ifdef CONFIG_PCIE2 467*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000 468*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 469*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull 470*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ 471*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 472*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 473*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull 474*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ 475*7d436078SPrabhakar Kushwaha #endif 476*7d436078SPrabhakar Kushwaha 477*7d436078SPrabhakar Kushwaha /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 478*7d436078SPrabhakar Kushwaha #ifdef CONFIG_PCIE3 479*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 480*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 481*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull 482*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */ 483*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 484*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 485*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull 486*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 487*7d436078SPrabhakar Kushwaha #endif 488*7d436078SPrabhakar Kushwaha 489*7d436078SPrabhakar Kushwaha /* controller 4, Base address 203000 */ 490*7d436078SPrabhakar Kushwaha #ifdef CONFIG_PCIE4 491*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000 492*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 493*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull 494*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */ 495*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000 496*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 497*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull 498*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ 499*7d436078SPrabhakar Kushwaha #endif 500*7d436078SPrabhakar Kushwaha 501*7d436078SPrabhakar Kushwaha #define CONFIG_PCI_PNP /* do pci plug-and-play */ 502*7d436078SPrabhakar Kushwaha #define CONFIG_E1000 503*7d436078SPrabhakar Kushwaha 504*7d436078SPrabhakar Kushwaha #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 505*7d436078SPrabhakar Kushwaha #define CONFIG_DOS_PARTITION 506*7d436078SPrabhakar Kushwaha #endif /* CONFIG_PCI */ 507*7d436078SPrabhakar Kushwaha 508*7d436078SPrabhakar Kushwaha /* SATA */ 509*7d436078SPrabhakar Kushwaha #define CONFIG_FSL_SATA_V2 510*7d436078SPrabhakar Kushwaha #ifdef CONFIG_FSL_SATA_V2 511*7d436078SPrabhakar Kushwaha #define CONFIG_LIBATA 512*7d436078SPrabhakar Kushwaha #define CONFIG_FSL_SATA 513*7d436078SPrabhakar Kushwaha 514*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_SATA_MAX_DEVICE 2 515*7d436078SPrabhakar Kushwaha #define CONFIG_SATA1 516*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR 517*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA 518*7d436078SPrabhakar Kushwaha #define CONFIG_SATA2 519*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR 520*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA 521*7d436078SPrabhakar Kushwaha 522*7d436078SPrabhakar Kushwaha #define CONFIG_LBA48 523*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_SATA 524*7d436078SPrabhakar Kushwaha #define CONFIG_DOS_PARTITION 525*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_EXT2 526*7d436078SPrabhakar Kushwaha #endif 527*7d436078SPrabhakar Kushwaha 528*7d436078SPrabhakar Kushwaha /* 529*7d436078SPrabhakar Kushwaha * USB 530*7d436078SPrabhakar Kushwaha */ 531*7d436078SPrabhakar Kushwaha #define CONFIG_HAS_FSL_DR_USB 532*7d436078SPrabhakar Kushwaha 533*7d436078SPrabhakar Kushwaha #ifdef CONFIG_HAS_FSL_DR_USB 534*7d436078SPrabhakar Kushwaha #define CONFIG_USB_EHCI 535*7d436078SPrabhakar Kushwaha 536*7d436078SPrabhakar Kushwaha #ifdef CONFIG_USB_EHCI 537*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_USB 538*7d436078SPrabhakar Kushwaha #define CONFIG_USB_STORAGE 539*7d436078SPrabhakar Kushwaha #define CONFIG_USB_EHCI_FSL 540*7d436078SPrabhakar Kushwaha #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 541*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_EXT2 542*7d436078SPrabhakar Kushwaha #endif 543*7d436078SPrabhakar Kushwaha #endif 544*7d436078SPrabhakar Kushwaha 545*7d436078SPrabhakar Kushwaha #define CONFIG_MMC 546*7d436078SPrabhakar Kushwaha 547*7d436078SPrabhakar Kushwaha #ifdef CONFIG_MMC 548*7d436078SPrabhakar Kushwaha #define CONFIG_FSL_ESDHC 549*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 550*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_MMC 551*7d436078SPrabhakar Kushwaha #define CONFIG_GENERIC_MMC 552*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_EXT2 553*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_FAT 554*7d436078SPrabhakar Kushwaha #define CONFIG_DOS_PARTITION 555*7d436078SPrabhakar Kushwaha #endif 556*7d436078SPrabhakar Kushwaha 557*7d436078SPrabhakar Kushwaha /* Qman/Bman */ 558*7d436078SPrabhakar Kushwaha #ifndef CONFIG_NOBQFMAN 559*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 560*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_BMAN_NUM_PORTALS 25 561*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 562*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 563*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 564*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_QMAN_NUM_PORTALS 25 565*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 566*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull 567*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 568*7d436078SPrabhakar Kushwaha 569*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_DPAA_FMAN 570*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_DPAA_PME 571*7d436078SPrabhakar Kushwaha 572*7d436078SPrabhakar Kushwaha /* Default address of microcode for the Linux Fman driver */ 573*7d436078SPrabhakar Kushwaha #if defined(CONFIG_SPIFLASH) 574*7d436078SPrabhakar Kushwaha /* 575*7d436078SPrabhakar Kushwaha * env is stored at 0x100000, sector size is 0x10000, ucode is stored after 576*7d436078SPrabhakar Kushwaha * env, so we got 0x110000. 577*7d436078SPrabhakar Kushwaha */ 578*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_QE_FW_IN_SPIFLASH 579*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_QE_FMAN_FW_ADDR 0x110000 580*7d436078SPrabhakar Kushwaha #elif defined(CONFIG_SDCARD) 581*7d436078SPrabhakar Kushwaha /* 582*7d436078SPrabhakar Kushwaha * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 583*7d436078SPrabhakar Kushwaha * about 545KB (1089 blocks), Env is stored after the image, and the env size is 584*7d436078SPrabhakar Kushwaha * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130. 585*7d436078SPrabhakar Kushwaha */ 586*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 587*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_QE_FMAN_FW_ADDR (512 * 1130) 588*7d436078SPrabhakar Kushwaha #elif defined(CONFIG_NAND) 589*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 590*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_QE_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE) 591*7d436078SPrabhakar Kushwaha #else 592*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 593*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEFF40000 594*7d436078SPrabhakar Kushwaha #endif 595*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 596*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 597*7d436078SPrabhakar Kushwaha #endif /* CONFIG_NOBQFMAN */ 598*7d436078SPrabhakar Kushwaha 599*7d436078SPrabhakar Kushwaha #ifdef CONFIG_SYS_DPAA_FMAN 600*7d436078SPrabhakar Kushwaha #define CONFIG_FMAN_ENET 601*7d436078SPrabhakar Kushwaha #define CONFIG_PHYLIB_10G 602*7d436078SPrabhakar Kushwaha #define CONFIG_PHY_VITESSE 603*7d436078SPrabhakar Kushwaha #define CONFIG_PHY_REALTEK 604*7d436078SPrabhakar Kushwaha #define CONFIG_PHY_TERANETICS 605*7d436078SPrabhakar Kushwaha #define SGMII_CARD_PORT1_PHY_ADDR 0x1C 606*7d436078SPrabhakar Kushwaha #define SGMII_CARD_PORT2_PHY_ADDR 0x10 607*7d436078SPrabhakar Kushwaha #define SGMII_CARD_PORT3_PHY_ADDR 0x1E 608*7d436078SPrabhakar Kushwaha #define SGMII_CARD_PORT4_PHY_ADDR 0x11 609*7d436078SPrabhakar Kushwaha #endif 610*7d436078SPrabhakar Kushwaha 611*7d436078SPrabhakar Kushwaha #ifdef CONFIG_FMAN_ENET 612*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x10 613*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FM1_DTSEC6_PHY_ADDR 0x11 614*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4 615*7d436078SPrabhakar Kushwaha 616*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c 617*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d 618*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e 619*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f 620*7d436078SPrabhakar Kushwaha 621*7d436078SPrabhakar Kushwaha #define CONFIG_MII /* MII PHY management */ 622*7d436078SPrabhakar Kushwaha #define CONFIG_ETHPRIME "FM1@DTSEC1" 623*7d436078SPrabhakar Kushwaha #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 624*7d436078SPrabhakar Kushwaha #endif 625*7d436078SPrabhakar Kushwaha 626*7d436078SPrabhakar Kushwaha /* 627*7d436078SPrabhakar Kushwaha * Environment 628*7d436078SPrabhakar Kushwaha */ 629*7d436078SPrabhakar Kushwaha #define CONFIG_LOADS_ECHO /* echo on for serial download */ 630*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 631*7d436078SPrabhakar Kushwaha 632*7d436078SPrabhakar Kushwaha /* 633*7d436078SPrabhakar Kushwaha * Command line configuration. 634*7d436078SPrabhakar Kushwaha */ 635*7d436078SPrabhakar Kushwaha #include <config_cmd_default.h> 636*7d436078SPrabhakar Kushwaha 637*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_DATE 638*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_DHCP 639*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_EEPROM 640*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_ELF 641*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_ERRATA 642*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_GREPENV 643*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_IRQ 644*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_I2C 645*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_MII 646*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_PING 647*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_REGINFO 648*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_SETEXPR 649*7d436078SPrabhakar Kushwaha 650*7d436078SPrabhakar Kushwaha #ifdef CONFIG_PCI 651*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_PCI 652*7d436078SPrabhakar Kushwaha #define CONFIG_CMD_NET 653*7d436078SPrabhakar Kushwaha #endif 654*7d436078SPrabhakar Kushwaha 655*7d436078SPrabhakar Kushwaha /* 656*7d436078SPrabhakar Kushwaha * Miscellaneous configurable options 657*7d436078SPrabhakar Kushwaha */ 658*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_LONGHELP /* undef to save memory */ 659*7d436078SPrabhakar Kushwaha #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 660*7d436078SPrabhakar Kushwaha #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 661*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 662*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 663*7d436078SPrabhakar Kushwaha #ifdef CONFIG_CMD_KGDB 664*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 665*7d436078SPrabhakar Kushwaha #else 666*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 667*7d436078SPrabhakar Kushwaha #endif 668*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 669*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 670*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ 671*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks*/ 672*7d436078SPrabhakar Kushwaha 673*7d436078SPrabhakar Kushwaha /* 674*7d436078SPrabhakar Kushwaha * For booting Linux, the board info and command line data 675*7d436078SPrabhakar Kushwaha * have to be in the first 64 MB of memory, since this is 676*7d436078SPrabhakar Kushwaha * the maximum mapped by the Linux kernel during initialization. 677*7d436078SPrabhakar Kushwaha */ 678*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ 679*7d436078SPrabhakar Kushwaha #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 680*7d436078SPrabhakar Kushwaha 681*7d436078SPrabhakar Kushwaha #ifdef CONFIG_CMD_KGDB 682*7d436078SPrabhakar Kushwaha #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 683*7d436078SPrabhakar Kushwaha #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ 684*7d436078SPrabhakar Kushwaha #endif 685*7d436078SPrabhakar Kushwaha 686*7d436078SPrabhakar Kushwaha /* 687*7d436078SPrabhakar Kushwaha * Environment Configuration 688*7d436078SPrabhakar Kushwaha */ 689*7d436078SPrabhakar Kushwaha #define CONFIG_ROOTPATH "/opt/nfsroot" 690*7d436078SPrabhakar Kushwaha #define CONFIG_BOOTFILE "uImage" 691*7d436078SPrabhakar Kushwaha #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/ 692*7d436078SPrabhakar Kushwaha 693*7d436078SPrabhakar Kushwaha /* default location for tftp and bootm */ 694*7d436078SPrabhakar Kushwaha #define CONFIG_LOADADDR 1000000 695*7d436078SPrabhakar Kushwaha 696*7d436078SPrabhakar Kushwaha #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */ 697*7d436078SPrabhakar Kushwaha 698*7d436078SPrabhakar Kushwaha #define CONFIG_BAUDRATE 115200 699*7d436078SPrabhakar Kushwaha 700*7d436078SPrabhakar Kushwaha #define __USB_PHY_TYPE utmi 701*7d436078SPrabhakar Kushwaha 702*7d436078SPrabhakar Kushwaha #define CONFIG_EXTRA_ENV_SETTINGS \ 703*7d436078SPrabhakar Kushwaha "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ 704*7d436078SPrabhakar Kushwaha "bank_intlv=cs0_cs1;" \ 705*7d436078SPrabhakar Kushwaha "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ 706*7d436078SPrabhakar Kushwaha "netdev=eth0\0" \ 707*7d436078SPrabhakar Kushwaha "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ 708*7d436078SPrabhakar Kushwaha "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ 709*7d436078SPrabhakar Kushwaha "tftpflash=tftpboot $loadaddr $uboot && " \ 710*7d436078SPrabhakar Kushwaha "protect off $ubootaddr +$filesize && " \ 711*7d436078SPrabhakar Kushwaha "erase $ubootaddr +$filesize && " \ 712*7d436078SPrabhakar Kushwaha "cp.b $loadaddr $ubootaddr $filesize && " \ 713*7d436078SPrabhakar Kushwaha "protect on $ubootaddr +$filesize && " \ 714*7d436078SPrabhakar Kushwaha "cmp.b $loadaddr $ubootaddr $filesize\0" \ 715*7d436078SPrabhakar Kushwaha "consoledev=ttyS0\0" \ 716*7d436078SPrabhakar Kushwaha "ramdiskaddr=2000000\0" \ 717*7d436078SPrabhakar Kushwaha "ramdiskfile=t1040qds/ramdisk.uboot\0" \ 718*7d436078SPrabhakar Kushwaha "fdtaddr=c00000\0" \ 719*7d436078SPrabhakar Kushwaha "fdtfile=t1040qds/t1040qds.dtb\0" \ 720*7d436078SPrabhakar Kushwaha "bdev=sda3\0" \ 721*7d436078SPrabhakar Kushwaha "c=ffe\0" 722*7d436078SPrabhakar Kushwaha 723*7d436078SPrabhakar Kushwaha #define CONFIG_LINUX \ 724*7d436078SPrabhakar Kushwaha "setenv bootargs root=/dev/ram rw " \ 725*7d436078SPrabhakar Kushwaha "console=$consoledev,$baudrate $othbootargs;" \ 726*7d436078SPrabhakar Kushwaha "setenv ramdiskaddr 0x02000000;" \ 727*7d436078SPrabhakar Kushwaha "setenv fdtaddr 0x00c00000;" \ 728*7d436078SPrabhakar Kushwaha "setenv loadaddr 0x1000000;" \ 729*7d436078SPrabhakar Kushwaha "bootm $loadaddr $ramdiskaddr $fdtaddr" 730*7d436078SPrabhakar Kushwaha 731*7d436078SPrabhakar Kushwaha #define CONFIG_HDBOOT \ 732*7d436078SPrabhakar Kushwaha "setenv bootargs root=/dev/$bdev rw " \ 733*7d436078SPrabhakar Kushwaha "console=$consoledev,$baudrate $othbootargs;" \ 734*7d436078SPrabhakar Kushwaha "tftp $loadaddr $bootfile;" \ 735*7d436078SPrabhakar Kushwaha "tftp $fdtaddr $fdtfile;" \ 736*7d436078SPrabhakar Kushwaha "bootm $loadaddr - $fdtaddr" 737*7d436078SPrabhakar Kushwaha 738*7d436078SPrabhakar Kushwaha #define CONFIG_NFSBOOTCOMMAND \ 739*7d436078SPrabhakar Kushwaha "setenv bootargs root=/dev/nfs rw " \ 740*7d436078SPrabhakar Kushwaha "nfsroot=$serverip:$rootpath " \ 741*7d436078SPrabhakar Kushwaha "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 742*7d436078SPrabhakar Kushwaha "console=$consoledev,$baudrate $othbootargs;" \ 743*7d436078SPrabhakar Kushwaha "tftp $loadaddr $bootfile;" \ 744*7d436078SPrabhakar Kushwaha "tftp $fdtaddr $fdtfile;" \ 745*7d436078SPrabhakar Kushwaha "bootm $loadaddr - $fdtaddr" 746*7d436078SPrabhakar Kushwaha 747*7d436078SPrabhakar Kushwaha #define CONFIG_RAMBOOTCOMMAND \ 748*7d436078SPrabhakar Kushwaha "setenv bootargs root=/dev/ram rw " \ 749*7d436078SPrabhakar Kushwaha "console=$consoledev,$baudrate $othbootargs;" \ 750*7d436078SPrabhakar Kushwaha "tftp $ramdiskaddr $ramdiskfile;" \ 751*7d436078SPrabhakar Kushwaha "tftp $loadaddr $bootfile;" \ 752*7d436078SPrabhakar Kushwaha "tftp $fdtaddr $fdtfile;" \ 753*7d436078SPrabhakar Kushwaha "bootm $loadaddr $ramdiskaddr $fdtaddr" 754*7d436078SPrabhakar Kushwaha 755*7d436078SPrabhakar Kushwaha #define CONFIG_BOOTCOMMAND CONFIG_LINUX 756*7d436078SPrabhakar Kushwaha 757*7d436078SPrabhakar Kushwaha #ifdef CONFIG_SECURE_BOOT 758*7d436078SPrabhakar Kushwaha #include <asm/fsl_secure_boot.h> 759*7d436078SPrabhakar Kushwaha #endif 760*7d436078SPrabhakar Kushwaha 761*7d436078SPrabhakar Kushwaha #endif /* __CONFIG_H */ 762